KL17 Sub-Family Reference Manual

Supports: MKL17Z32VFM4, MKL17Z64VFM4, MKL17Z32VLH4, MKL17Z64VLH4, MKL17Z32VDA4, MKL17Z64VDA4, MKL17Z32VFT4, MKL17Z64VFT4, MKL17Z32VMP4, MKL17Z64VMP4

Document Number: KL17P64M48SF2RM
Rev. 4.1, 07/2016
## Contents

<table>
<thead>
<tr>
<th>Section number</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td><strong>Chapter 1</strong></td>
<td></td>
</tr>
<tr>
<td>1.1</td>
<td>About This Document</td>
<td></td>
</tr>
<tr>
<td>1.1.1</td>
<td>Overview</td>
<td>35</td>
</tr>
<tr>
<td>1.1.2</td>
<td>Purpose</td>
<td>35</td>
</tr>
<tr>
<td>1.1.2</td>
<td>Audience</td>
<td>35</td>
</tr>
<tr>
<td>1.2</td>
<td>Conventions</td>
<td>35</td>
</tr>
<tr>
<td>1.2.1</td>
<td>Numbering systems</td>
<td>35</td>
</tr>
<tr>
<td>1.2.2</td>
<td>Typographic notation</td>
<td>36</td>
</tr>
<tr>
<td>1.2.3</td>
<td>Special terms</td>
<td>36</td>
</tr>
<tr>
<td></td>
<td><strong>Chapter 2</strong></td>
<td></td>
</tr>
<tr>
<td>2.1</td>
<td>Introduction</td>
<td></td>
</tr>
<tr>
<td>2.1.1</td>
<td>Overview</td>
<td>37</td>
</tr>
<tr>
<td>2.2</td>
<td>Module functional categories</td>
<td></td>
</tr>
<tr>
<td>2.2.1</td>
<td>ARM Cortex-M0+ core modules</td>
<td>38</td>
</tr>
<tr>
<td>2.2.2</td>
<td>System modules</td>
<td>39</td>
</tr>
<tr>
<td>2.2.3</td>
<td>Memories and memory interfaces</td>
<td>40</td>
</tr>
<tr>
<td>2.2.4</td>
<td>Clocks</td>
<td>40</td>
</tr>
<tr>
<td>2.2.5</td>
<td>Security and integrity modules</td>
<td>41</td>
</tr>
<tr>
<td>2.2.6</td>
<td>Analog modules</td>
<td>41</td>
</tr>
<tr>
<td>2.2.7</td>
<td>Timer modules</td>
<td>41</td>
</tr>
<tr>
<td>2.2.8</td>
<td>Communication interfaces</td>
<td>42</td>
</tr>
<tr>
<td>2.2.9</td>
<td>Human-machine interfaces</td>
<td>42</td>
</tr>
<tr>
<td>2.3</td>
<td>Module to module interconnects</td>
<td></td>
</tr>
<tr>
<td>2.3.1</td>
<td>Interconnection overview</td>
<td>43</td>
</tr>
<tr>
<td>2.3.2</td>
<td>Analog reference options</td>
<td>45</td>
</tr>
<tr>
<td></td>
<td><strong>Chapter 3</strong></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Core Overview</td>
<td></td>
</tr>
</tbody>
</table>

KL17 Sub-Family Reference Manual, Rev. 4.1, 07/2016

NXP Semiconductors
<table>
<thead>
<tr>
<th>Section number</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>3.1</td>
<td>ARM Cortex-M0+ core introduction</td>
<td>47</td>
</tr>
<tr>
<td>3.1.1</td>
<td>Buses, interconnects, and interfaces</td>
<td>47</td>
</tr>
<tr>
<td>3.1.2</td>
<td>System tick timer</td>
<td>47</td>
</tr>
<tr>
<td>3.1.3</td>
<td>Debug facilities</td>
<td>47</td>
</tr>
<tr>
<td>3.1.4</td>
<td>Core privilege levels</td>
<td>48</td>
</tr>
<tr>
<td>3.2</td>
<td>Nested vectored interrupt controller (NVIC)</td>
<td>48</td>
</tr>
<tr>
<td>3.2.1</td>
<td>Interrupt priority levels</td>
<td>48</td>
</tr>
<tr>
<td>3.2.2</td>
<td>Non-maskable interrupt</td>
<td>48</td>
</tr>
<tr>
<td>3.2.3</td>
<td>Interrupt channel assignments</td>
<td>48</td>
</tr>
<tr>
<td>3.3</td>
<td>AWIC introduction</td>
<td>51</td>
</tr>
<tr>
<td>3.3.1</td>
<td>Wake-up sources</td>
<td>51</td>
</tr>
<tr>
<td>4.1</td>
<td>Introduction</td>
<td>53</td>
</tr>
<tr>
<td>4.2</td>
<td>System memory map</td>
<td>53</td>
</tr>
<tr>
<td>4.3</td>
<td>Bit Manipulation Engine</td>
<td>54</td>
</tr>
<tr>
<td>4.4</td>
<td>Peripheral bridge (AIPS-Lite) memory map</td>
<td>54</td>
</tr>
<tr>
<td>4.4.1</td>
<td>Peripheral bridge (AIPS-Lite) memory map</td>
<td>55</td>
</tr>
<tr>
<td>4.5</td>
<td>Interrupts</td>
<td>59</td>
</tr>
<tr>
<td>4.5.1</td>
<td>Interrupt priority levels</td>
<td>59</td>
</tr>
<tr>
<td>4.5.2</td>
<td>Non-maskable interrupt</td>
<td>59</td>
</tr>
<tr>
<td>4.5.3</td>
<td>Interrupt channel assignments</td>
<td>59</td>
</tr>
<tr>
<td>4.6</td>
<td>SRAM sizes</td>
<td>61</td>
</tr>
<tr>
<td>4.7</td>
<td>Flash memory</td>
<td>62</td>
</tr>
<tr>
<td>4.8</td>
<td>System Register file</td>
<td>62</td>
</tr>
<tr>
<td>5.1</td>
<td>Introduction</td>
<td>63</td>
</tr>
<tr>
<td>5.2</td>
<td>Programming model</td>
<td>63</td>
</tr>
<tr>
<td>Section number</td>
<td>Title</td>
<td>Page</td>
</tr>
<tr>
<td>----------------</td>
<td>----------------------------------------------------------------------</td>
<td>------</td>
</tr>
<tr>
<td>5.3</td>
<td>High-level device clocking diagram</td>
<td>63</td>
</tr>
<tr>
<td>5.4</td>
<td>Clock definitions</td>
<td>64</td>
</tr>
<tr>
<td>5.4.1</td>
<td>Device clock summary</td>
<td>65</td>
</tr>
<tr>
<td>5.5</td>
<td>Internal clocking requirements</td>
<td>67</td>
</tr>
<tr>
<td>5.5.1</td>
<td>Clock divider values after reset</td>
<td>68</td>
</tr>
<tr>
<td>5.5.2</td>
<td>VLPR mode clocking</td>
<td>68</td>
</tr>
<tr>
<td>5.6</td>
<td>Clock gating</td>
<td>68</td>
</tr>
<tr>
<td>5.7</td>
<td>Module clocks</td>
<td>69</td>
</tr>
<tr>
<td>5.7.1</td>
<td>PMC 1-kHz LPO clock</td>
<td>70</td>
</tr>
<tr>
<td>5.7.2</td>
<td>COP clocking</td>
<td>70</td>
</tr>
<tr>
<td>5.7.3</td>
<td>RTC clocking</td>
<td>70</td>
</tr>
<tr>
<td>5.7.4</td>
<td>RTC_CLKOUT and CLKOUT32K clocking</td>
<td>71</td>
</tr>
<tr>
<td>5.7.5</td>
<td>LPTMR clocking</td>
<td>72</td>
</tr>
<tr>
<td>5.7.6</td>
<td>TPM clocking</td>
<td>73</td>
</tr>
<tr>
<td>5.7.7</td>
<td>LPUART clocking</td>
<td>73</td>
</tr>
<tr>
<td>5.7.8</td>
<td>FlexIO clocking</td>
<td>74</td>
</tr>
</tbody>
</table>

**Chapter 6**

**Reset and Boot**

<table>
<thead>
<tr>
<th>Section number</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>6.1</td>
<td>Introduction</td>
<td>75</td>
</tr>
<tr>
<td>6.2</td>
<td>Reset</td>
<td>75</td>
</tr>
<tr>
<td>6.2.1</td>
<td>Power-on reset (POR)</td>
<td>76</td>
</tr>
<tr>
<td>6.2.2</td>
<td>System reset sources</td>
<td>76</td>
</tr>
<tr>
<td>6.2.3</td>
<td>MCU resets</td>
<td>79</td>
</tr>
<tr>
<td>6.2.4</td>
<td>RESET pin</td>
<td>80</td>
</tr>
<tr>
<td>6.3</td>
<td>Boot</td>
<td>80</td>
</tr>
<tr>
<td>6.3.1</td>
<td>Boot sources</td>
<td>81</td>
</tr>
<tr>
<td>6.3.2</td>
<td>FOPT boot options</td>
<td>81</td>
</tr>
<tr>
<td>6.3.3</td>
<td>Boot sequence</td>
<td>83</td>
</tr>
</tbody>
</table>

**Chapter 7**
<table>
<thead>
<tr>
<th>Section number</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>7.1</td>
<td>Introduction</td>
<td>87</td>
</tr>
<tr>
<td>7.2</td>
<td>Clocking modes</td>
<td>87</td>
</tr>
<tr>
<td>7.2.1</td>
<td>Partial Stop</td>
<td>87</td>
</tr>
<tr>
<td>7.2.2</td>
<td>DMA Wakeup</td>
<td>88</td>
</tr>
<tr>
<td>7.2.3</td>
<td>Compute Operation</td>
<td>89</td>
</tr>
<tr>
<td>7.2.4</td>
<td>Peripheral Doze</td>
<td>90</td>
</tr>
<tr>
<td>7.2.5</td>
<td>Clock gating</td>
<td>91</td>
</tr>
<tr>
<td>7.3</td>
<td>Power modes</td>
<td>91</td>
</tr>
<tr>
<td>7.4</td>
<td>Entering and exiting power modes</td>
<td>93</td>
</tr>
<tr>
<td>7.5</td>
<td>Module operation in low-power modes</td>
<td>94</td>
</tr>
<tr>
<td></td>
<td><strong>Chapter 8</strong></td>
<td></td>
</tr>
<tr>
<td>8.1</td>
<td>Introduction</td>
<td>99</td>
</tr>
<tr>
<td>8.1.1</td>
<td>Flash security</td>
<td>99</td>
</tr>
<tr>
<td>8.1.2</td>
<td>Security interactions with other modules</td>
<td>99</td>
</tr>
<tr>
<td></td>
<td><strong>Chapter 9</strong></td>
<td></td>
</tr>
<tr>
<td>9.1</td>
<td>Introduction</td>
<td>101</td>
</tr>
<tr>
<td>9.2</td>
<td>Debug port pin descriptions</td>
<td>101</td>
</tr>
<tr>
<td>9.3</td>
<td>SWD status and control registers</td>
<td>102</td>
</tr>
<tr>
<td>9.3.1</td>
<td>MDM-AP Control Register</td>
<td>103</td>
</tr>
<tr>
<td>9.3.2</td>
<td>MDM-AP Status Register</td>
<td>104</td>
</tr>
<tr>
<td>9.4</td>
<td>Debug resets</td>
<td>106</td>
</tr>
<tr>
<td>9.5</td>
<td>Micro Trace Buffer (MTB)</td>
<td>106</td>
</tr>
<tr>
<td>9.6</td>
<td>Debug in low-power modes</td>
<td>107</td>
</tr>
<tr>
<td>9.7</td>
<td>Debug and security</td>
<td>108</td>
</tr>
<tr>
<td></td>
<td><strong>Chapter 10</strong></td>
<td></td>
</tr>
<tr>
<td>10.1</td>
<td>Introduction</td>
<td>109</td>
</tr>
</tbody>
</table>
Section number | Title | Page
--- | --- | ---
10.2 | Signal multiplexing integration | 109
  10.2.1 | Clock gating | 110
  10.2.2 | Signal multiplexing constraints | 110
10.3 | KL17 Signal Multiplexing and Pin Assignments | 110
10.4 | KL17 Family Pinouts | 113
10.5 | Module Signal Description Tables | 117
  10.5.1 | Core modules | 117
  10.5.2 | System modules | 117
  10.5.3 | Clock modules | 118
  10.5.4 | Memories and memory interfaces | 118
  10.5.5 | Analog | 118
  10.5.6 | Timer Modules | 119
  10.5.7 | Communication interfaces | 120
  10.5.8 | Human-machine interfaces (HMI) | 121

Chapter 11
Port Control and Interrupts (PORT)

11.1 | Chip-specific PORT information | 123
11.2 | Port control and interrupt summary | 124
11.3 | Introduction | 125
11.4 | Overview | 125
  11.4.1 | Features | 125
  11.4.2 | Modes of operation | 126
11.5 | External signal description | 127
11.6 | Detailed signal description | 127
11.7 | Memory map and register definition | 127
  11.7.1 | Pin Control Register n (PORTx_PCRn) | 133
  11.7.2 | Global Pin Control Low Register (PORTx_GPCLR) | 136
  11.7.3 | Global Pin Control High Register (PORTx_GPCHR) | 136
  11.7.4 | Interrupt Status Flag Register (PORTx_ISFR) | 137
<table>
<thead>
<tr>
<th>Section number</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>11.8</td>
<td>Functional description</td>
<td>137</td>
</tr>
<tr>
<td>11.8.1</td>
<td>Pin control</td>
<td>137</td>
</tr>
<tr>
<td>11.8.2</td>
<td>Global pin control</td>
<td>138</td>
</tr>
<tr>
<td>11.8.3</td>
<td>External interrupts</td>
<td>138</td>
</tr>
</tbody>
</table>

**Chapter 12**  
**System Integration Module (SIM)**

<table>
<thead>
<tr>
<th>Section number</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>12.1</td>
<td>Chip-specific SIM information</td>
<td>141</td>
</tr>
<tr>
<td>12.1.1</td>
<td>COP clocks</td>
<td>141</td>
</tr>
<tr>
<td>12.2</td>
<td>Introduction</td>
<td>141</td>
</tr>
<tr>
<td>12.2.1</td>
<td>Features</td>
<td>141</td>
</tr>
<tr>
<td>12.3</td>
<td>Memory map and register definition</td>
<td>142</td>
</tr>
<tr>
<td>12.3.1</td>
<td>System Options Register 1 (SIM_SOPT1)</td>
<td>143</td>
</tr>
<tr>
<td>12.3.2</td>
<td>System Options Register 2 (SIM_SOPT2)</td>
<td>144</td>
</tr>
<tr>
<td>12.3.3</td>
<td>System Options Register 4 (SIM_SOPT4)</td>
<td>146</td>
</tr>
<tr>
<td>12.3.4</td>
<td>System Options Register 5 (SIM_SOPT5)</td>
<td>147</td>
</tr>
<tr>
<td>12.3.5</td>
<td>System Options Register 7 (SIM_SOPT7)</td>
<td>149</td>
</tr>
<tr>
<td>12.3.6</td>
<td>System Device Identification Register (SIM_SDID)</td>
<td>150</td>
</tr>
<tr>
<td>12.3.7</td>
<td>System Clock Gating Control Register 4 (SIM_SCGC4)</td>
<td>151</td>
</tr>
<tr>
<td>12.3.8</td>
<td>System Clock Gating Control Register 5 (SIM_SCGC5)</td>
<td>153</td>
</tr>
<tr>
<td>12.3.9</td>
<td>System Clock Gating Control Register 6 (SIM_SCGC6)</td>
<td>155</td>
</tr>
<tr>
<td>12.3.10</td>
<td>System Clock Gating Control Register 7 (SIM_SCGC7)</td>
<td>157</td>
</tr>
<tr>
<td>12.3.11</td>
<td>System Clock Divider Register 1 (SIM_CLKDIV1)</td>
<td>157</td>
</tr>
<tr>
<td>12.3.12</td>
<td>Flash Configuration Register 1 (SIM_FCFG1)</td>
<td>159</td>
</tr>
<tr>
<td>12.3.13</td>
<td>Flash Configuration Register 2 (SIM_FCFG2)</td>
<td>161</td>
</tr>
<tr>
<td>12.3.14</td>
<td>Unique Identification Register Mid-High (SIM_UIDMH)</td>
<td>162</td>
</tr>
<tr>
<td>12.3.15</td>
<td>Unique Identification Register Mid Low (SIM_UIDML)</td>
<td>162</td>
</tr>
<tr>
<td>12.3.16</td>
<td>Unique Identification Register Low (SIM_UIDL)</td>
<td>163</td>
</tr>
<tr>
<td>12.3.17</td>
<td>COP Control Register (SIM_COPC)</td>
<td>163</td>
</tr>
<tr>
<td>12.3.18</td>
<td>Service COP (SIM_SRVCOP)</td>
<td>165</td>
</tr>
<tr>
<td>Section number</td>
<td>Title</td>
<td>Page</td>
</tr>
<tr>
<td>----------------</td>
<td>-------</td>
<td>------</td>
</tr>
<tr>
<td>12.4</td>
<td>Functional description</td>
<td>165</td>
</tr>
<tr>
<td>12.4.1</td>
<td>COP watchdog operation</td>
<td>165</td>
</tr>
<tr>
<td>Chapter 13</td>
<td>Kinetis ROM Bootloader</td>
<td></td>
</tr>
<tr>
<td>13.1</td>
<td>Chip-Specific Information</td>
<td>169</td>
</tr>
<tr>
<td>13.2</td>
<td>Introduction</td>
<td>169</td>
</tr>
<tr>
<td>13.3</td>
<td>Functional Description</td>
<td>171</td>
</tr>
<tr>
<td>13.3.1</td>
<td>Memory Maps</td>
<td>171</td>
</tr>
<tr>
<td>13.3.2</td>
<td>The Kinetis Bootloader Configuration Area (BCA)</td>
<td>172</td>
</tr>
<tr>
<td>13.3.3</td>
<td>Start-up Process</td>
<td>173</td>
</tr>
<tr>
<td>13.3.4</td>
<td>Clock Configuration</td>
<td>175</td>
</tr>
<tr>
<td>13.3.5</td>
<td>Bootloader Entry Point</td>
<td>176</td>
</tr>
<tr>
<td>13.3.6</td>
<td>Bootloader Protocol</td>
<td>177</td>
</tr>
<tr>
<td>13.3.7</td>
<td>Bootloader Packet Types</td>
<td>182</td>
</tr>
<tr>
<td>13.3.8</td>
<td>Bootloader Command API</td>
<td>189</td>
</tr>
<tr>
<td>13.3.9</td>
<td>Bootloader Exit state</td>
<td>203</td>
</tr>
<tr>
<td>13.4</td>
<td>Peripherals Supported</td>
<td>204</td>
</tr>
<tr>
<td>13.4.1</td>
<td>I2C Peripheral</td>
<td>204</td>
</tr>
<tr>
<td>13.4.2</td>
<td>SPI Peripheral</td>
<td>206</td>
</tr>
<tr>
<td>13.4.3</td>
<td>LPUART Peripheral</td>
<td>208</td>
</tr>
<tr>
<td>13.5</td>
<td>Get/SetProperty Command Properties</td>
<td>211</td>
</tr>
<tr>
<td>13.5.1</td>
<td>Property Definitions</td>
<td>212</td>
</tr>
<tr>
<td>13.6</td>
<td>Kinetis Bootloader Status Error Codes</td>
<td>213</td>
</tr>
</tbody>
</table>

<p>| Chapter 14     | System Mode Controller (SMC) | |
| 14.1           | Chip-specific SMC information | 217 |
| 14.2           | Introduction | 217 |
| 14.3           | Modes of operation | 217 |
| 14.4           | Memory map and register descriptions | 219 |</p>
<table>
<thead>
<tr>
<th>Section number</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>14.4.1</td>
<td>Power Mode Protection register (SMC_PMPROT)</td>
<td>220</td>
</tr>
<tr>
<td>14.4.2</td>
<td>Power Mode Control register (SMC_PMCTRL)</td>
<td>221</td>
</tr>
<tr>
<td>14.4.3</td>
<td>Stop Control Register (SMC_STOPCTRL)</td>
<td>223</td>
</tr>
<tr>
<td>14.4.4</td>
<td>Power Mode Status register (SMC_PMSTAT)</td>
<td>224</td>
</tr>
<tr>
<td>14.5</td>
<td>Functional description</td>
<td>225</td>
</tr>
<tr>
<td>14.5.1</td>
<td>Power mode transitions</td>
<td>225</td>
</tr>
<tr>
<td>14.5.2</td>
<td>Power mode entry/exit sequencing</td>
<td>228</td>
</tr>
<tr>
<td>14.5.3</td>
<td>Run modes</td>
<td>230</td>
</tr>
<tr>
<td>14.5.4</td>
<td>Wait modes</td>
<td>232</td>
</tr>
<tr>
<td>14.5.5</td>
<td>Stop modes</td>
<td>233</td>
</tr>
<tr>
<td>14.5.6</td>
<td>Debug in low power modes</td>
<td>236</td>
</tr>
</tbody>
</table>

**Chapter 15**

Power Management Controller (PMC)

<table>
<thead>
<tr>
<th>Section number</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>15.1</td>
<td>Introduction</td>
<td>239</td>
</tr>
<tr>
<td>15.2</td>
<td>Features</td>
<td>239</td>
</tr>
<tr>
<td>15.3</td>
<td>Low-voltage detect (LVD) system</td>
<td>239</td>
</tr>
<tr>
<td>15.3.1</td>
<td>LVD reset operation</td>
<td>240</td>
</tr>
<tr>
<td>15.3.2</td>
<td>LVD interrupt operation</td>
<td>240</td>
</tr>
<tr>
<td>15.3.3</td>
<td>Low-voltage warning (LVW) interrupt operation</td>
<td>240</td>
</tr>
<tr>
<td>15.4</td>
<td>I/O retention</td>
<td>241</td>
</tr>
<tr>
<td>15.5</td>
<td>Memory map and register descriptions</td>
<td>241</td>
</tr>
<tr>
<td>15.5.1</td>
<td>Low Voltage Detect Status And Control 1 register (PMC_LVDSC1)</td>
<td>242</td>
</tr>
<tr>
<td>15.5.2</td>
<td>Low Voltage Detect Status And Control 2 register (PMC_LVDSC2)</td>
<td>243</td>
</tr>
<tr>
<td>15.5.3</td>
<td>Regulator Status And Control register (PMC_REGSC)</td>
<td>244</td>
</tr>
</tbody>
</table>

**Chapter 16**

Crossbar Switch Lite (AXBS-Lite)

<table>
<thead>
<tr>
<th>Section number</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>16.1</td>
<td>Chip-specific AXBS-Lite information</td>
<td>247</td>
</tr>
<tr>
<td>16.1.1</td>
<td>Crossbar-light switch master assignments</td>
<td>247</td>
</tr>
<tr>
<td>16.1.2</td>
<td>Crossbar switch slave assignments</td>
<td>247</td>
</tr>
<tr>
<td>Section number</td>
<td>Title</td>
<td>Page</td>
</tr>
<tr>
<td>----------------</td>
<td>----------------------------------------------------------------------</td>
<td>------</td>
</tr>
<tr>
<td>16.2</td>
<td>Introduction ...................................................................................</td>
<td>247</td>
</tr>
<tr>
<td>16.2.1</td>
<td>Features .......................................................................................</td>
<td>248</td>
</tr>
<tr>
<td>16.3</td>
<td>Memory Map / Register Definition ...............................................</td>
<td>248</td>
</tr>
<tr>
<td>16.4</td>
<td>Functional Description ...................................................................</td>
<td>248</td>
</tr>
<tr>
<td>16.4.1</td>
<td>General operation .......................................................................</td>
<td>248</td>
</tr>
<tr>
<td></td>
<td><strong>Chapter 17</strong></td>
<td></td>
</tr>
<tr>
<td></td>
<td><strong>Peripheral Bridge (AIPS-Lite)</strong></td>
<td></td>
</tr>
<tr>
<td>17.1</td>
<td>Chip-specific AIPS-Lite information ...........................................</td>
<td>251</td>
</tr>
<tr>
<td>17.1.1</td>
<td>Number of peripheral bridges ....................................................</td>
<td>251</td>
</tr>
<tr>
<td>17.1.2</td>
<td>Memory maps .................................................................................</td>
<td>251</td>
</tr>
<tr>
<td>17.2</td>
<td>Introduction ..............................................................................</td>
<td>251</td>
</tr>
<tr>
<td>17.2.1</td>
<td>Features .....................................................................................</td>
<td>251</td>
</tr>
<tr>
<td>17.2.2</td>
<td>General operation .......................................................................</td>
<td>252</td>
</tr>
<tr>
<td>17.3</td>
<td>Functional description ..................................................................</td>
<td>252</td>
</tr>
<tr>
<td>17.3.1</td>
<td>Access support ............................................................................</td>
<td>252</td>
</tr>
<tr>
<td></td>
<td><strong>Chapter 18</strong></td>
<td></td>
</tr>
<tr>
<td></td>
<td><strong>Low-Leakage Wakeup Unit (LLWU)</strong></td>
<td></td>
</tr>
<tr>
<td>18.1</td>
<td>Chip-specific LLWU information ................................................</td>
<td>253</td>
</tr>
<tr>
<td>18.1.1</td>
<td>LLWU interrupt ...........................................................................</td>
<td>253</td>
</tr>
<tr>
<td>18.1.2</td>
<td>Wake-up Sources ...........................................................................</td>
<td>253</td>
</tr>
<tr>
<td>18.2</td>
<td>Introduction ..............................................................................</td>
<td>254</td>
</tr>
<tr>
<td>18.2.1</td>
<td>Features .....................................................................................</td>
<td>254</td>
</tr>
<tr>
<td>18.2.2</td>
<td>Modes of operation .....................................................................</td>
<td>255</td>
</tr>
<tr>
<td>18.2.3</td>
<td>Block diagram ............................................................................</td>
<td>256</td>
</tr>
<tr>
<td>18.3</td>
<td>LLWU signal descriptions ................................................................</td>
<td>257</td>
</tr>
<tr>
<td>18.4</td>
<td>Memory map/register definition ..................................................</td>
<td>257</td>
</tr>
<tr>
<td>18.4.1</td>
<td>LLWU Pin Enable 1 register (LLWU_PE1) .......................................</td>
<td>258</td>
</tr>
<tr>
<td>18.4.2</td>
<td>LLWU Pin Enable 2 register (LLWU_PE2) .......................................</td>
<td>259</td>
</tr>
<tr>
<td>18.4.3</td>
<td>LLWU Pin Enable 3 register (LLWU_PE3) .......................................</td>
<td>260</td>
</tr>
<tr>
<td>Section number</td>
<td>Title</td>
<td>Page</td>
</tr>
<tr>
<td>----------------</td>
<td>-------</td>
<td>------</td>
</tr>
<tr>
<td>18.4.4</td>
<td>LLWU Pin Enable 4 register (LLWU_PE4)</td>
<td>261</td>
</tr>
<tr>
<td>18.4.5</td>
<td>LLWU Module Enable register (LLWU_ME)</td>
<td>262</td>
</tr>
<tr>
<td>18.4.6</td>
<td>LLWU Flag 1 register (LLWU_F1)</td>
<td>264</td>
</tr>
<tr>
<td>18.4.7</td>
<td>LLWU Flag 2 register (LLWU_F2)</td>
<td>266</td>
</tr>
<tr>
<td>18.4.8</td>
<td>LLWU Flag 3 register (LLWU_F3)</td>
<td>267</td>
</tr>
<tr>
<td>18.4.9</td>
<td>LLWU Pin Filter 1 register (LLWU_FILT1)</td>
<td>269</td>
</tr>
<tr>
<td>18.4.10</td>
<td>LLWU Pin Filter 2 register (LLWU_FILT2)</td>
<td>270</td>
</tr>
<tr>
<td>18.5</td>
<td>Functional description</td>
<td>271</td>
</tr>
<tr>
<td>18.5.1</td>
<td>LLS mode</td>
<td>272</td>
</tr>
<tr>
<td>18.5.2</td>
<td>VLLS modes</td>
<td>272</td>
</tr>
<tr>
<td>18.5.3</td>
<td>Initialization</td>
<td>272</td>
</tr>
</tbody>
</table>

**Chapter 19**

Direct Memory Access Multiplexer (DMAMUX)

<table>
<thead>
<tr>
<th>Section number</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>19.1</td>
<td>Chip-specific DMAMUX information</td>
<td>273</td>
</tr>
<tr>
<td>19.1.1</td>
<td>DMA MUX Request Sources</td>
<td>273</td>
</tr>
<tr>
<td>19.1.2</td>
<td>DMA transfers via PIT trigger</td>
<td>275</td>
</tr>
<tr>
<td>19.2</td>
<td>Introduction</td>
<td>275</td>
</tr>
<tr>
<td>19.2.1</td>
<td>Overview</td>
<td>275</td>
</tr>
<tr>
<td>19.2.2</td>
<td>Features</td>
<td>276</td>
</tr>
<tr>
<td>19.2.3</td>
<td>Modes of operation</td>
<td>276</td>
</tr>
<tr>
<td>19.3</td>
<td>External signal description</td>
<td>277</td>
</tr>
<tr>
<td>19.4</td>
<td>Memory map/register definition</td>
<td>277</td>
</tr>
<tr>
<td>19.4.1</td>
<td>Channel Configuration register (DMAMUX_x_CHCFGn)</td>
<td>277</td>
</tr>
<tr>
<td>19.5</td>
<td>Functional description</td>
<td>278</td>
</tr>
<tr>
<td>19.5.1</td>
<td>DMA channels with periodic triggering capability</td>
<td>279</td>
</tr>
<tr>
<td>19.5.2</td>
<td>DMA channels with no triggering capability</td>
<td>281</td>
</tr>
<tr>
<td>19.5.3</td>
<td>Always-enabled DMA sources</td>
<td>281</td>
</tr>
<tr>
<td>19.6</td>
<td>Initialization/application information</td>
<td>283</td>
</tr>
<tr>
<td>19.6.1</td>
<td>Reset</td>
<td>283</td>
</tr>
<tr>
<td>Section number</td>
<td>Title</td>
<td>Page</td>
</tr>
<tr>
<td>----------------</td>
<td>------------------------------------------------------------------------</td>
<td>------</td>
</tr>
<tr>
<td>19.6.2</td>
<td>Enabling and configuring sources..................................................</td>
<td>283</td>
</tr>
<tr>
<td>20.1</td>
<td>Introduction.....................................................................................</td>
<td>287</td>
</tr>
<tr>
<td>20.2</td>
<td>Reset memory map and register descriptions....................................</td>
<td>287</td>
</tr>
<tr>
<td>20.2.1</td>
<td>System Reset Status Register 0 (RCM_SRS0).....................................</td>
<td>288</td>
</tr>
<tr>
<td>20.2.2</td>
<td>System Reset Status Register 1 (RCM_SRS1).....................................</td>
<td>289</td>
</tr>
<tr>
<td>20.2.3</td>
<td>Reset Pin Filter Control register (RCM_RPFC)..................................</td>
<td>290</td>
</tr>
<tr>
<td>20.2.4</td>
<td>Reset Pin Filter Width register (RCM_RPFW)...................................</td>
<td>291</td>
</tr>
<tr>
<td>20.2.5</td>
<td>Force Mode Register (RCM_FM)......................................................</td>
<td>293</td>
</tr>
<tr>
<td>20.2.6</td>
<td>Mode Register (RCM_MR)....................................................................</td>
<td>293</td>
</tr>
<tr>
<td>20.2.7</td>
<td>Sticky System Reset Status Register 0 (RCM_SSRS0)..........................</td>
<td>294</td>
</tr>
<tr>
<td>20.2.8</td>
<td>Sticky System Reset Status Register 1 (RCM_SSRS1)..........................</td>
<td>295</td>
</tr>
<tr>
<td>21.1</td>
<td>Introduction.....................................................................................</td>
<td>297</td>
</tr>
<tr>
<td>21.1.1</td>
<td>Overview..........................................................................................</td>
<td>297</td>
</tr>
<tr>
<td>21.1.2</td>
<td>Features...........................................................................................</td>
<td>298</td>
</tr>
<tr>
<td>21.2</td>
<td>DMA Transfer Overview......................................................................</td>
<td>299</td>
</tr>
<tr>
<td>21.3</td>
<td>Memory Map/Register Definition.....................................................</td>
<td>300</td>
</tr>
<tr>
<td>21.3.1</td>
<td>Source Address Register (DMA_SARn).............................................</td>
<td>301</td>
</tr>
<tr>
<td>21.3.2</td>
<td>Destination Address Register (DMA_DARn)......................................</td>
<td>302</td>
</tr>
<tr>
<td>21.3.3</td>
<td>DMA Status Register / Byte Count Register (DMA_DSR_BCRn)................</td>
<td>303</td>
</tr>
<tr>
<td>21.3.4</td>
<td>DMA Control Register (DMA_DCRn)..................................................</td>
<td>305</td>
</tr>
<tr>
<td>21.4</td>
<td>Functional Description......................................................................</td>
<td>309</td>
</tr>
<tr>
<td>21.4.1</td>
<td>Transfer requests (Cycle-Steal and Continuous modes).....................</td>
<td>309</td>
</tr>
<tr>
<td>21.4.2</td>
<td>Channel initialization and startup................................................</td>
<td>310</td>
</tr>
<tr>
<td>21.4.3</td>
<td>Dual-Address Data Transfer Mode...................................................</td>
<td>311</td>
</tr>
<tr>
<td>21.4.4</td>
<td>Advanced Data Transfer Controls: Auto-Alignment.............................</td>
<td>312</td>
</tr>
<tr>
<td>Section number</td>
<td>Title</td>
<td>Page</td>
</tr>
<tr>
<td>---------------</td>
<td>----------------------------------------------------------------------</td>
<td>------</td>
</tr>
<tr>
<td>21.4.5</td>
<td>Termination</td>
<td>313</td>
</tr>
<tr>
<td></td>
<td><strong>Chapter 22</strong></td>
<td></td>
</tr>
<tr>
<td></td>
<td><strong>Miscellaneous Control Module (MCM)</strong></td>
<td></td>
</tr>
<tr>
<td>22.1</td>
<td>Introduction</td>
<td>315</td>
</tr>
<tr>
<td>22.1.1</td>
<td>Features</td>
<td>315</td>
</tr>
<tr>
<td>22.2</td>
<td>Memory map/register descriptions</td>
<td>315</td>
</tr>
<tr>
<td>22.2.1</td>
<td>Crossbar Switch (AXBS) Slave Configuration (MCM_PLASC)</td>
<td>316</td>
</tr>
<tr>
<td>22.2.2</td>
<td>Crossbar Switch (AXBS) Master Configuration (MCM_PLAMC)</td>
<td>316</td>
</tr>
<tr>
<td>22.2.3</td>
<td>Platform Control Register (MCM_PLACR)</td>
<td>317</td>
</tr>
<tr>
<td>22.2.4</td>
<td>Compute Operation Control Register (MCM_CPO)</td>
<td>320</td>
</tr>
<tr>
<td></td>
<td><strong>Chapter 23</strong></td>
<td></td>
</tr>
<tr>
<td></td>
<td><strong>Timer/PWM Module (TPM)</strong></td>
<td></td>
</tr>
<tr>
<td>23.1</td>
<td>Chip-specific TPM information</td>
<td>323</td>
</tr>
<tr>
<td>23.1.1</td>
<td>TPM instantiation information</td>
<td>323</td>
</tr>
<tr>
<td>23.1.2</td>
<td>Clock options</td>
<td>324</td>
</tr>
<tr>
<td>23.1.3</td>
<td>Trigger options</td>
<td>324</td>
</tr>
<tr>
<td>23.1.4</td>
<td>Global timebase</td>
<td>325</td>
</tr>
<tr>
<td>23.1.5</td>
<td>TPM interrupts</td>
<td>325</td>
</tr>
<tr>
<td>23.2</td>
<td>Introduction</td>
<td>326</td>
</tr>
<tr>
<td>23.2.1</td>
<td>TPM Philosophy</td>
<td>326</td>
</tr>
<tr>
<td>23.2.2</td>
<td>Features</td>
<td>326</td>
</tr>
<tr>
<td>23.2.3</td>
<td>Modes of operation</td>
<td>327</td>
</tr>
<tr>
<td>23.2.4</td>
<td>Block diagram</td>
<td>327</td>
</tr>
<tr>
<td>23.3</td>
<td>TPM Signal Descriptions</td>
<td>328</td>
</tr>
<tr>
<td>23.3.1</td>
<td>TPM_EXTCLK — TPM External Clock</td>
<td>328</td>
</tr>
<tr>
<td>23.3.2</td>
<td>TPM_CHn — TPM Channel (n) I/O Pin</td>
<td>329</td>
</tr>
<tr>
<td>23.4</td>
<td>Memory Map and Register Definition</td>
<td>329</td>
</tr>
<tr>
<td>23.4.1</td>
<td>Status and Control (TPMx_SC)</td>
<td>331</td>
</tr>
<tr>
<td>23.4.2</td>
<td>Counter (TPMx_CNT)</td>
<td>332</td>
</tr>
<tr>
<td>Section number</td>
<td>Title</td>
<td>Page</td>
</tr>
<tr>
<td>----------------</td>
<td>----------------------------------------------------------------------</td>
<td>------</td>
</tr>
<tr>
<td>23.4.3</td>
<td>Modulo (TPMx_MOD)</td>
<td>333</td>
</tr>
<tr>
<td>23.4.4</td>
<td>Channel (n) Status and Control (TPMx_CnSC)</td>
<td>334</td>
</tr>
<tr>
<td>23.4.5</td>
<td>Channel (n) Value (TPMx_CnV)</td>
<td>336</td>
</tr>
<tr>
<td>23.4.6</td>
<td>Capture and Compare Status (TPMx_STATUS)</td>
<td>336</td>
</tr>
<tr>
<td>23.4.7</td>
<td>Channel Polarity (TPMx_POL)</td>
<td>338</td>
</tr>
<tr>
<td>23.4.8</td>
<td>Configuration (TPMx_CONF)</td>
<td>339</td>
</tr>
<tr>
<td>23.5</td>
<td>Functional description</td>
<td>342</td>
</tr>
<tr>
<td>23.5.1</td>
<td>Clock domains</td>
<td>342</td>
</tr>
<tr>
<td>23.5.2</td>
<td>Prescaler</td>
<td>343</td>
</tr>
<tr>
<td>23.5.3</td>
<td>Counter</td>
<td>343</td>
</tr>
<tr>
<td>23.5.4</td>
<td>Input Capture Mode</td>
<td>346</td>
</tr>
<tr>
<td>23.5.5</td>
<td>Output Compare Mode</td>
<td>347</td>
</tr>
<tr>
<td>23.5.6</td>
<td>Edge-Aligned PWM (EPWM) Mode</td>
<td>348</td>
</tr>
<tr>
<td>23.5.7</td>
<td>Center-Aligned PWM (CPWM) Mode</td>
<td>350</td>
</tr>
<tr>
<td>23.5.8</td>
<td>Registers Updated from Write Buffers</td>
<td>352</td>
</tr>
<tr>
<td>23.5.9</td>
<td>DMA</td>
<td>352</td>
</tr>
<tr>
<td>23.5.10</td>
<td>Output triggers</td>
<td>353</td>
</tr>
<tr>
<td>23.5.11</td>
<td>Reset Overview</td>
<td>353</td>
</tr>
<tr>
<td>23.5.12</td>
<td>TPM Interrupts</td>
<td>354</td>
</tr>
<tr>
<td>24.1</td>
<td>Chip-specific ADC information</td>
<td>355</td>
</tr>
<tr>
<td>24.1.1</td>
<td>ADC instantiation information</td>
<td>355</td>
</tr>
<tr>
<td>24.1.2</td>
<td>DMA Support on ADC</td>
<td>356</td>
</tr>
<tr>
<td>24.1.3</td>
<td>ADC0 connections/channel assignment</td>
<td>356</td>
</tr>
<tr>
<td>24.1.4</td>
<td>ADC analog supply and reference connections</td>
<td>357</td>
</tr>
<tr>
<td>24.1.5</td>
<td>ADC Reference Options</td>
<td>358</td>
</tr>
<tr>
<td>24.1.6</td>
<td>Alternate clock</td>
<td>358</td>
</tr>
<tr>
<td>24.2</td>
<td>Introduction</td>
<td>358</td>
</tr>
</tbody>
</table>

**Chapter 24**

**Analog-to-Digital Converter (ADC)**

24.1 Chip-specific ADC information

24.1.1 ADC instantiation information

24.1.2 DMA Support on ADC

24.1.3 ADC0 connections/channel assignment

24.1.4 ADC analog supply and reference connections

24.1.5 ADC Reference Options

24.1.6 Alternate clock

24.2 Introduction
<table>
<thead>
<tr>
<th>Section number</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>24.2.1</td>
<td>Features</td>
<td>359</td>
</tr>
<tr>
<td>24.2.2</td>
<td>Block diagram</td>
<td>359</td>
</tr>
<tr>
<td>24.3</td>
<td>ADC signal descriptions</td>
<td>360</td>
</tr>
<tr>
<td>24.3.1</td>
<td>Analog Power (VDDA)</td>
<td>361</td>
</tr>
<tr>
<td>24.3.2</td>
<td>Analog Ground (VSSA)</td>
<td>361</td>
</tr>
<tr>
<td>24.3.3</td>
<td>Voltage Reference Select</td>
<td>361</td>
</tr>
<tr>
<td>24.3.4</td>
<td>Analog Channel Inputs (ADx)</td>
<td>362</td>
</tr>
<tr>
<td>24.3.5</td>
<td>Differential Analog Channel Inputs (DADx)</td>
<td>362</td>
</tr>
<tr>
<td>24.4</td>
<td>Memory map and register definitions</td>
<td>362</td>
</tr>
<tr>
<td>24.4.1</td>
<td>ADC Status and Control Registers 1 (ADCx_SC1n)</td>
<td>363</td>
</tr>
<tr>
<td>24.4.2</td>
<td>ADC Configuration Register 1 (ADCx_CFG1)</td>
<td>367</td>
</tr>
<tr>
<td>24.4.3</td>
<td>ADC Configuration Register 2 (ADCx_CFG2)</td>
<td>368</td>
</tr>
<tr>
<td>24.4.4</td>
<td>ADC Data Result Register (ADCx_Rn)</td>
<td>369</td>
</tr>
<tr>
<td>24.4.5</td>
<td>Compare Value Registers (ADCx_CVn)</td>
<td>371</td>
</tr>
<tr>
<td>24.4.6</td>
<td>Status and Control Register 2 (ADCx_SC2)</td>
<td>372</td>
</tr>
<tr>
<td>24.4.7</td>
<td>Status and Control Register 3 (ADCx_SC3)</td>
<td>374</td>
</tr>
<tr>
<td>24.4.8</td>
<td>ADC Offset Correction Register (ADCx_OFS)</td>
<td>375</td>
</tr>
<tr>
<td>24.4.9</td>
<td>ADC Plus-Side Gain Register (ADCx_PG)</td>
<td>376</td>
</tr>
<tr>
<td>24.4.10</td>
<td>ADC Minus-Side Gain Register (ADCx_MG)</td>
<td>376</td>
</tr>
<tr>
<td>24.4.11</td>
<td>ADC Plus-Side General Calibration Value Register (ADCx_CLPD)</td>
<td>377</td>
</tr>
<tr>
<td>24.4.12</td>
<td>ADC Plus-Side General Calibration Value Register (ADCx_CLPS)</td>
<td>378</td>
</tr>
<tr>
<td>24.4.13</td>
<td>ADC Plus-Side General Calibration Value Register (ADCx_CLP4)</td>
<td>378</td>
</tr>
<tr>
<td>24.4.14</td>
<td>ADC Plus-Side General Calibration Value Register (ADCx_CLP3)</td>
<td>379</td>
</tr>
<tr>
<td>24.4.15</td>
<td>ADC Plus-Side General Calibration Value Register (ADCx_CLP2)</td>
<td>379</td>
</tr>
<tr>
<td>24.4.16</td>
<td>ADC Plus-Side General Calibration Value Register (ADCx_CLP1)</td>
<td>380</td>
</tr>
<tr>
<td>24.4.17</td>
<td>ADC Plus-Side General Calibration Value Register (ADCx_CLP0)</td>
<td>380</td>
</tr>
<tr>
<td>24.4.18</td>
<td>ADC Minus-Side General Calibration Value Register (ADCx_CLMD)</td>
<td>381</td>
</tr>
<tr>
<td>24.4.19</td>
<td>ADC Minus-Side General Calibration Value Register (ADCx_CLMS)</td>
<td>381</td>
</tr>
<tr>
<td>24.4.20</td>
<td>ADC Minus-Side General Calibration Value Register (ADCx_CLM4)</td>
<td>382</td>
</tr>
<tr>
<td>Section number</td>
<td>Title</td>
<td>Page</td>
</tr>
<tr>
<td>----------------</td>
<td>-------</td>
<td>------</td>
</tr>
<tr>
<td>24.4.21</td>
<td>ADC Minus-Side General Calibration Value Register (ADCx_CLM3)</td>
<td>382</td>
</tr>
<tr>
<td>24.4.22</td>
<td>ADC Minus-Side General Calibration Value Register (ADCx_CLM2)</td>
<td>383</td>
</tr>
<tr>
<td>24.4.23</td>
<td>ADC Minus-Side General Calibration Value Register (ADCx_CLM1)</td>
<td>383</td>
</tr>
<tr>
<td>24.4.24</td>
<td>ADC Minus-Side General Calibration Value Register (ADCx_CLM0)</td>
<td>384</td>
</tr>
<tr>
<td>24.5</td>
<td>Functional description</td>
<td>384</td>
</tr>
<tr>
<td>24.5.1</td>
<td>Clock select and divide control</td>
<td>385</td>
</tr>
<tr>
<td>24.5.2</td>
<td>Voltage reference selection</td>
<td>386</td>
</tr>
<tr>
<td>24.5.3</td>
<td>Hardware trigger and channel selects</td>
<td>386</td>
</tr>
<tr>
<td>24.5.4</td>
<td>Conversion control</td>
<td>387</td>
</tr>
<tr>
<td>24.5.5</td>
<td>Automatic compare function</td>
<td>395</td>
</tr>
<tr>
<td>24.5.6</td>
<td>Calibration function</td>
<td>396</td>
</tr>
<tr>
<td>24.5.7</td>
<td>User-defined offset function</td>
<td>398</td>
</tr>
<tr>
<td>24.5.8</td>
<td>Temperature sensor</td>
<td>399</td>
</tr>
<tr>
<td>24.5.9</td>
<td>MCU wait mode operation</td>
<td>400</td>
</tr>
<tr>
<td>24.5.10</td>
<td>MCU Normal Stop mode operation</td>
<td>400</td>
</tr>
<tr>
<td>24.5.11</td>
<td>MCU Low-Power Stop mode operation</td>
<td>401</td>
</tr>
<tr>
<td>24.6</td>
<td>Initialization information</td>
<td>402</td>
</tr>
<tr>
<td>24.6.1</td>
<td>ADC module initialization example</td>
<td>402</td>
</tr>
<tr>
<td>24.7</td>
<td>Application information</td>
<td>404</td>
</tr>
<tr>
<td>24.7.1</td>
<td>External pins and routing</td>
<td>404</td>
</tr>
<tr>
<td>24.7.2</td>
<td>Sources of error</td>
<td>406</td>
</tr>
</tbody>
</table>

**Chapter 25**

**Comparator (CMP)**

<table>
<thead>
<tr>
<th>Section number</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>25.1</td>
<td>Chip-specific CMP information</td>
<td>411</td>
</tr>
<tr>
<td>25.1.1</td>
<td>CMP instantiation information</td>
<td>411</td>
</tr>
<tr>
<td>25.1.2</td>
<td>CMP input connections</td>
<td>411</td>
</tr>
<tr>
<td>25.1.3</td>
<td>CMP external references</td>
<td>412</td>
</tr>
<tr>
<td>25.1.4</td>
<td>CMP trigger mode</td>
<td>412</td>
</tr>
<tr>
<td>25.2</td>
<td>Introduction</td>
<td>413</td>
</tr>
<tr>
<td>Section number</td>
<td>Title</td>
<td>Page</td>
</tr>
<tr>
<td>---------------</td>
<td>----------------------------------------------------------------------</td>
<td>------</td>
</tr>
<tr>
<td>25.2.1</td>
<td>CMP features</td>
<td>413</td>
</tr>
<tr>
<td>25.2.2</td>
<td>6-bit DAC key features</td>
<td>414</td>
</tr>
<tr>
<td>25.2.3</td>
<td>ANMUX key features</td>
<td>414</td>
</tr>
<tr>
<td>25.2.4</td>
<td>CMP, DAC and ANMUX diagram</td>
<td>414</td>
</tr>
<tr>
<td>25.2.5</td>
<td>CMP block diagram</td>
<td>415</td>
</tr>
<tr>
<td>25.3</td>
<td>Memory map/register definitions</td>
<td>417</td>
</tr>
<tr>
<td>25.3.1</td>
<td>CMP Control Register 0 (CMP_CR0)</td>
<td>417</td>
</tr>
<tr>
<td>25.3.2</td>
<td>CMP Control Register 1 (CMP_CR1)</td>
<td>418</td>
</tr>
<tr>
<td>25.3.3</td>
<td>CMP Filter Period Register (CMP_FPR)</td>
<td>419</td>
</tr>
<tr>
<td>25.3.4</td>
<td>CMP Status and Control Register (CMP_SCR)</td>
<td>420</td>
</tr>
<tr>
<td>25.3.5</td>
<td>DAC Control Register (CMP_DACCR)</td>
<td>421</td>
</tr>
<tr>
<td>25.3.6</td>
<td>MUX Control Register (CMP_MUXCR)</td>
<td>421</td>
</tr>
<tr>
<td>25.4</td>
<td>Functional description</td>
<td>422</td>
</tr>
<tr>
<td>25.4.1</td>
<td>CMP functional modes</td>
<td>423</td>
</tr>
<tr>
<td>25.4.2</td>
<td>Power modes</td>
<td>426</td>
</tr>
<tr>
<td>25.4.3</td>
<td>Startup and operation</td>
<td>427</td>
</tr>
<tr>
<td>25.4.4</td>
<td>Low-pass filter</td>
<td>428</td>
</tr>
<tr>
<td>25.5</td>
<td>CMP interrupts</td>
<td>430</td>
</tr>
<tr>
<td>25.6</td>
<td>DMA support</td>
<td>430</td>
</tr>
<tr>
<td>25.7</td>
<td>CMP Asynchronous DMA support</td>
<td>430</td>
</tr>
<tr>
<td>25.8</td>
<td>Digital-to-analog converter</td>
<td>431</td>
</tr>
<tr>
<td>25.9</td>
<td>DAC functional description</td>
<td>431</td>
</tr>
<tr>
<td>25.9.1</td>
<td>Voltage reference source select</td>
<td>431</td>
</tr>
<tr>
<td>25.10</td>
<td>DAC resets</td>
<td>432</td>
</tr>
<tr>
<td>25.11</td>
<td>DAC clocks</td>
<td>432</td>
</tr>
<tr>
<td>25.12</td>
<td>DAC interrupts</td>
<td>432</td>
</tr>
<tr>
<td>25.13</td>
<td>CMP Trigger Mode</td>
<td>432</td>
</tr>
</tbody>
</table>

Chapter 26
Voltage Reference (VREFV1)
<table>
<thead>
<tr>
<th>Section number</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>26.1</td>
<td>Introduction</td>
<td>433</td>
</tr>
<tr>
<td>26.1.1</td>
<td>Overview</td>
<td>434</td>
</tr>
<tr>
<td>26.1.2</td>
<td>Features</td>
<td>434</td>
</tr>
<tr>
<td>26.1.3</td>
<td>Modes of Operation</td>
<td>434</td>
</tr>
<tr>
<td>26.1.4</td>
<td>VREF Signal Descriptions</td>
<td>435</td>
</tr>
<tr>
<td>26.2</td>
<td>Memory Map and Register Definition</td>
<td>435</td>
</tr>
<tr>
<td>26.2.1</td>
<td>VREF Trim Register (VREF_TRM)</td>
<td>436</td>
</tr>
<tr>
<td>26.2.2</td>
<td>VREF Status and Control Register (VREF_SC)</td>
<td>437</td>
</tr>
<tr>
<td>26.3</td>
<td>Functional Description</td>
<td>438</td>
</tr>
<tr>
<td>26.3.1</td>
<td>Voltage Reference Disabled, SC[VREFEN] = 0</td>
<td>438</td>
</tr>
<tr>
<td>26.3.2</td>
<td>Voltage Reference Enabled, SC[VREFEN] = 1</td>
<td>439</td>
</tr>
<tr>
<td>26.4</td>
<td>Internal voltage regulator</td>
<td>440</td>
</tr>
<tr>
<td>26.5</td>
<td>Initialization/Application Information</td>
<td>441</td>
</tr>
<tr>
<td>27.1</td>
<td>Introduction</td>
<td>443</td>
</tr>
<tr>
<td>27.1.1</td>
<td>Features</td>
<td>443</td>
</tr>
<tr>
<td>27.1.2</td>
<td>Block diagram</td>
<td>443</td>
</tr>
<tr>
<td>27.2</td>
<td>Memory map and register definition</td>
<td>444</td>
</tr>
<tr>
<td>27.2.1</td>
<td>MCG Control Register 1 (MCG_C1)</td>
<td>445</td>
</tr>
<tr>
<td>27.2.2</td>
<td>MCG Control Register 2 (MCG_C2)</td>
<td>446</td>
</tr>
<tr>
<td>27.2.3</td>
<td>MCG Status Register (MCG_S)</td>
<td>447</td>
</tr>
<tr>
<td>27.2.4</td>
<td>MCG Status and Control Register (MCG_SC)</td>
<td>447</td>
</tr>
<tr>
<td>27.2.5</td>
<td>MCG Miscellaneous Control Register (MCG_MC)</td>
<td>448</td>
</tr>
<tr>
<td>27.3</td>
<td>Functional description</td>
<td>449</td>
</tr>
<tr>
<td>27.3.1</td>
<td>Clock mode switching</td>
<td>449</td>
</tr>
<tr>
<td>27.3.2</td>
<td>LIRC divider 1</td>
<td>450</td>
</tr>
<tr>
<td>27.3.3</td>
<td>LIRC divider 2</td>
<td>450</td>
</tr>
<tr>
<td>27.3.4</td>
<td>Enable LIRC in Stop mode</td>
<td>450</td>
</tr>
</tbody>
</table>
Chapter 28
Oscillator (OSC)

28.1 Chip-specific OSC information ................................................................. 453
  28.1.1 OSC modes of operation with MCG_Lite and RTC .............................. 453
28.2 Introduction .............................................................................................. 453
28.3 Features and Modes .................................................................................. 453
28.4 Block Diagram .......................................................................................... 454
28.5 OSC Signal Descriptions .......................................................................... 455
28.6 External Crystal / Resonator Connections .............................................. 455
28.7 External Clock Connections ..................................................................... 457
28.8 Memory Map/Register Definitions ............................................................ 457
  28.8.1 OSC Memory Map/Register Definition ................................................ 458
28.9 Functional Description ............................................................................ 459
  28.9.1 OSC module states ........................................................................... 459
  28.9.2 OSC module modes ........................................................................... 461
  28.9.3 Counter ............................................................................................. 463
  28.9.4 Reference clock pin requirements ....................................................... 463
28.10 Reset ....................................................................................................... 463
28.11 Low power modes operation ................................................................. 464
28.12 Interrupts ................................................................................................ 464

Chapter 29
Real Time Clock (RTC)

29.1 Chip-specific RTC information ................................................................. 465
  29.1.1 RTC Instantiation Information ............................................................ 465
  29.1.2 RTC_CLKOUT options .................................................................... 465
29.2 Introduction .............................................................................................. 465
  29.2.1 Features ........................................................................................... 465
  29.2.2 Modes of operation .......................................................................... 466
<table>
<thead>
<tr>
<th>Section number</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>29.2.3</td>
<td>RTC signal descriptions</td>
<td>466</td>
</tr>
<tr>
<td>29.3</td>
<td>Register definition</td>
<td>466</td>
</tr>
<tr>
<td>29.3.1</td>
<td>RTC Time Seconds Register (RTC_TSR)</td>
<td>467</td>
</tr>
<tr>
<td>29.3.2</td>
<td>RTC Time Prescaler Register (RTC_TPR)</td>
<td>467</td>
</tr>
<tr>
<td>29.3.3</td>
<td>RTC Time Alarm Register (RTC_TAR)</td>
<td>468</td>
</tr>
<tr>
<td>29.3.4</td>
<td>RTC Time Compensation Register (RTC_TCR)</td>
<td>468</td>
</tr>
<tr>
<td>29.3.5</td>
<td>RTC Control Register (RTC_CR)</td>
<td>470</td>
</tr>
<tr>
<td>29.3.6</td>
<td>RTC Status Register (RTC_SR)</td>
<td>472</td>
</tr>
<tr>
<td>29.3.7</td>
<td>RTC Lock Register (RTC_LR)</td>
<td>473</td>
</tr>
<tr>
<td>29.3.8</td>
<td>RTC Interrupt Enable Register (RTC_IER)</td>
<td>474</td>
</tr>
<tr>
<td>29.4</td>
<td>Functional description</td>
<td>475</td>
</tr>
<tr>
<td>29.4.1</td>
<td>Power, clocking, and reset</td>
<td>475</td>
</tr>
<tr>
<td>29.4.2</td>
<td>Time counter</td>
<td>476</td>
</tr>
<tr>
<td>29.4.3</td>
<td>Compensation</td>
<td>476</td>
</tr>
<tr>
<td>29.4.4</td>
<td>Time alarm</td>
<td>477</td>
</tr>
<tr>
<td>29.4.5</td>
<td>Update mode</td>
<td>477</td>
</tr>
<tr>
<td>29.4.6</td>
<td>Register lock</td>
<td>478</td>
</tr>
<tr>
<td>29.4.7</td>
<td>Interrupt</td>
<td>478</td>
</tr>
</tbody>
</table>

Chapter 30
Periodic Interrupt Timer (PIT)

<table>
<thead>
<tr>
<th>Section number</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>30.1</td>
<td>Chip-specific PIT information</td>
<td>479</td>
</tr>
<tr>
<td>30.1.1</td>
<td>PIT/DMA periodic trigger assignments</td>
<td>479</td>
</tr>
<tr>
<td>30.1.2</td>
<td>PIT/ADC triggers</td>
<td>479</td>
</tr>
<tr>
<td>30.1.3</td>
<td>PIT/TPM triggers</td>
<td>479</td>
</tr>
<tr>
<td>30.2</td>
<td>Introduction</td>
<td>480</td>
</tr>
<tr>
<td>30.2.1</td>
<td>Block diagram</td>
<td>480</td>
</tr>
<tr>
<td>30.2.2</td>
<td>Features</td>
<td>480</td>
</tr>
<tr>
<td>30.3</td>
<td>Signal description</td>
<td>481</td>
</tr>
<tr>
<td>30.4</td>
<td>Memory map/register description</td>
<td>481</td>
</tr>
<tr>
<td>Section number</td>
<td>Title</td>
<td>Page</td>
</tr>
<tr>
<td>----------------</td>
<td>----------------------------------------------------------------------</td>
<td>------</td>
</tr>
<tr>
<td>30.4.1</td>
<td>PIT Module Control Register (PIT_MCR)</td>
<td>481</td>
</tr>
<tr>
<td>30.4.2</td>
<td>PIT Upper Lifetime Timer Register (PIT_LTMR64H)</td>
<td>483</td>
</tr>
<tr>
<td>30.4.3</td>
<td>PIT Lower Lifetime Timer Register (PIT_LTMR64L)</td>
<td>483</td>
</tr>
<tr>
<td>30.4.4</td>
<td>Timer Load Value Register (PIT_LDLValn)</td>
<td>484</td>
</tr>
<tr>
<td>30.4.5</td>
<td>Current Timer Value Register (PIT_CValn)</td>
<td>484</td>
</tr>
<tr>
<td>30.4.6</td>
<td>Timer Control Register (PIT_TCTRLn)</td>
<td>485</td>
</tr>
<tr>
<td>30.4.7</td>
<td>Timer Flag Register (PIT_TFLGn)</td>
<td>485</td>
</tr>
<tr>
<td>30.5</td>
<td>Functional description</td>
<td>486</td>
</tr>
<tr>
<td>30.5.1</td>
<td>General operation</td>
<td>486</td>
</tr>
<tr>
<td>30.5.2</td>
<td>Interrupts</td>
<td>488</td>
</tr>
<tr>
<td>30.5.3</td>
<td>Chained timers</td>
<td>488</td>
</tr>
<tr>
<td>30.6</td>
<td>Initialization and application information</td>
<td>488</td>
</tr>
<tr>
<td>30.7</td>
<td>Example configuration for chained timers</td>
<td>489</td>
</tr>
<tr>
<td>30.8</td>
<td>Example configuration for the lifetime timer</td>
<td>490</td>
</tr>
</tbody>
</table>

**Chapter 31**  
**Low-Power Timer (LPTMR)**

<table>
<thead>
<tr>
<th>Section number</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>31.1</td>
<td>Chip-specific LPTMR information</td>
<td>491</td>
</tr>
<tr>
<td>31.1.1</td>
<td>LPTMR instantiation information</td>
<td>491</td>
</tr>
<tr>
<td>31.1.2</td>
<td>LPTMR pulse counter input options</td>
<td>491</td>
</tr>
<tr>
<td>31.1.3</td>
<td>LPTMR prescaler/glitch filter clocking options</td>
<td>491</td>
</tr>
<tr>
<td>31.2</td>
<td>Introduction</td>
<td>492</td>
</tr>
<tr>
<td>31.2.1</td>
<td>Features</td>
<td>492</td>
</tr>
<tr>
<td>31.2.2</td>
<td>Modes of operation</td>
<td>493</td>
</tr>
<tr>
<td>31.3</td>
<td>LPTMR signal descriptions</td>
<td>493</td>
</tr>
<tr>
<td>31.3.1</td>
<td>Detailed signal descriptions</td>
<td>493</td>
</tr>
<tr>
<td>31.4</td>
<td>Memory map and register definition</td>
<td>494</td>
</tr>
<tr>
<td>31.4.1</td>
<td>Low Power Timer Control Status Register (LPTMRx_CSR)</td>
<td>494</td>
</tr>
<tr>
<td>31.4.2</td>
<td>Low Power Timer Prescale Register (LPTMRx_PSR)</td>
<td>495</td>
</tr>
<tr>
<td>31.4.3</td>
<td>Low Power Timer Compare Register (LPTMRx_CM)</td>
<td>497</td>
</tr>
<tr>
<td>Section number</td>
<td>Title</td>
<td>Page</td>
</tr>
<tr>
<td>----------------</td>
<td>----------------------------------------------------------------------</td>
<td>------</td>
</tr>
<tr>
<td>31.4.4</td>
<td>Low Power Timer Counter Register (LPTMRx_CNR)</td>
<td>497</td>
</tr>
<tr>
<td>31.5</td>
<td>Functional description</td>
<td>498</td>
</tr>
<tr>
<td>31.5.1</td>
<td>LPTMR power and reset</td>
<td>498</td>
</tr>
<tr>
<td>31.5.2</td>
<td>LPTMR clocking</td>
<td>498</td>
</tr>
<tr>
<td>31.5.3</td>
<td>LPTMR prescaler/glitch filter</td>
<td>498</td>
</tr>
<tr>
<td>31.5.4</td>
<td>LPTMR compare</td>
<td>500</td>
</tr>
<tr>
<td>31.5.5</td>
<td>LPTMR counter</td>
<td>500</td>
</tr>
<tr>
<td>31.5.6</td>
<td>LPTMR hardware trigger</td>
<td>501</td>
</tr>
<tr>
<td>31.5.7</td>
<td>LPTMR interrupt</td>
<td>501</td>
</tr>
</tbody>
</table>

**Chapter 32**

Cyclic Redundancy Check (CRC)

<table>
<thead>
<tr>
<th>32.1</th>
<th>Introduction</th>
<th>503</th>
</tr>
</thead>
<tbody>
<tr>
<td>32.1.1</td>
<td>Features</td>
<td>503</td>
</tr>
<tr>
<td>32.1.2</td>
<td>Block diagram</td>
<td>503</td>
</tr>
<tr>
<td>32.1.3</td>
<td>Modes of operation</td>
<td>504</td>
</tr>
<tr>
<td>32.2</td>
<td>Memory map and register descriptions</td>
<td>504</td>
</tr>
<tr>
<td>32.2.1</td>
<td>CRC Data register (CRC_DATA)</td>
<td>505</td>
</tr>
<tr>
<td>32.2.2</td>
<td>CRC Polynomial register (CRC_GPOLY)</td>
<td>506</td>
</tr>
<tr>
<td>32.2.3</td>
<td>CRC Control register (CRC_CTRL)</td>
<td>506</td>
</tr>
<tr>
<td>32.3</td>
<td>Functional description</td>
<td>507</td>
</tr>
<tr>
<td>32.3.1</td>
<td>CRC initialization/reinitialization</td>
<td>507</td>
</tr>
<tr>
<td>32.3.2</td>
<td>CRC calculations</td>
<td>508</td>
</tr>
<tr>
<td>32.3.3</td>
<td>Transpose feature</td>
<td>509</td>
</tr>
<tr>
<td>32.3.4</td>
<td>CRC result complement</td>
<td>511</td>
</tr>
</tbody>
</table>

**Chapter 33**

Universal Asynchronous Receiver/Transmitter (UART)

<table>
<thead>
<tr>
<th>33.1</th>
<th>Chip-specific UART information</th>
<th>513</th>
</tr>
</thead>
<tbody>
<tr>
<td>33.1.1</td>
<td>UART2 Overview</td>
<td>513</td>
</tr>
<tr>
<td>33.2</td>
<td>Introduction</td>
<td>513</td>
</tr>
<tr>
<td>Section number</td>
<td>Title</td>
<td>Page</td>
</tr>
<tr>
<td>---------------</td>
<td>----------------------------------------------------------------------</td>
<td>------</td>
</tr>
<tr>
<td>33.2.1</td>
<td>Features</td>
<td>513</td>
</tr>
<tr>
<td>33.2.2</td>
<td>Modes of operation</td>
<td>515</td>
</tr>
<tr>
<td>33.3</td>
<td>UART signal descriptions</td>
<td>516</td>
</tr>
<tr>
<td>33.3.1</td>
<td>Detailed signal descriptions</td>
<td>516</td>
</tr>
<tr>
<td>33.4</td>
<td>Memory map and registers</td>
<td>516</td>
</tr>
<tr>
<td>33.4.1</td>
<td>UART Baud Rate Registers: High (UART_BDH)</td>
<td>518</td>
</tr>
<tr>
<td>33.4.2</td>
<td>UART Baud Rate Registers: Low (UART_BDL)</td>
<td>519</td>
</tr>
<tr>
<td>33.4.3</td>
<td>UART Control Register 1 (UART_C1)</td>
<td>519</td>
</tr>
<tr>
<td>33.4.4</td>
<td>UART Control Register 2 (UART_C2)</td>
<td>521</td>
</tr>
<tr>
<td>33.4.5</td>
<td>UART Status Register 1 (UART_S1)</td>
<td>523</td>
</tr>
<tr>
<td>33.4.6</td>
<td>UART Status Register 2 (UART_S2)</td>
<td>525</td>
</tr>
<tr>
<td>33.4.7</td>
<td>UART Control Register 3 (UART_C3)</td>
<td>527</td>
</tr>
<tr>
<td>33.4.8</td>
<td>UART Data Register (UART_D)</td>
<td>528</td>
</tr>
<tr>
<td>33.4.9</td>
<td>UART Match Address Registers 1 (UART_MA1)</td>
<td>529</td>
</tr>
<tr>
<td>33.4.10</td>
<td>UART Match Address Registers 2 (UART_MA2)</td>
<td>530</td>
</tr>
<tr>
<td>33.4.11</td>
<td>UART Control Register 4 (UART_C4)</td>
<td>530</td>
</tr>
<tr>
<td>33.4.12</td>
<td>UART Control Register 5 (UART_C5)</td>
<td>531</td>
</tr>
<tr>
<td>33.4.13</td>
<td>UART 7816 Control Register (UART_C7816)</td>
<td>532</td>
</tr>
<tr>
<td>33.4.14</td>
<td>UART 7816 Interrupt Enable Register (UART_IE7816)</td>
<td>533</td>
</tr>
<tr>
<td>33.4.15</td>
<td>UART 7816 Interrupt Status Register (UART_IS7816)</td>
<td>535</td>
</tr>
<tr>
<td>33.4.16</td>
<td>UART 7816 Wait Parameter Register (UART_WP7816)</td>
<td>537</td>
</tr>
<tr>
<td>33.4.17</td>
<td>UART 7816 Wait N Register (UART_WN7816)</td>
<td>537</td>
</tr>
<tr>
<td>33.4.18</td>
<td>UART 7816 Wait FD Register (UART_WF7816)</td>
<td>538</td>
</tr>
<tr>
<td>33.4.19</td>
<td>UART 7816 Error Threshold Register (UART_ET7816)</td>
<td>538</td>
</tr>
<tr>
<td>33.4.20</td>
<td>UART 7816 Transmit Length Register (UART_TL7816)</td>
<td>539</td>
</tr>
<tr>
<td>33.4.21</td>
<td>UART 7816 ATR Duration Timer Register A (UART_AP7816A_T0)</td>
<td>539</td>
</tr>
<tr>
<td>33.4.22</td>
<td>UART 7816 ATR Duration Timer Register B (UART_AP7816B_T0)</td>
<td>540</td>
</tr>
<tr>
<td>33.4.23</td>
<td>UART 7816 Wait Parameter Register A (UART_WP7816A_T0)</td>
<td>541</td>
</tr>
<tr>
<td>33.4.24</td>
<td>UART 7816 Wait Parameter Register A (UART_WP7816A_T1)</td>
<td>541</td>
</tr>
<tr>
<td>Section number</td>
<td>Title</td>
<td>Page</td>
</tr>
<tr>
<td>----------------</td>
<td>----------------------------------------------------------------------</td>
<td>------</td>
</tr>
<tr>
<td>33.4.25</td>
<td>UART 7816 Wait Parameter Register B (UARTx_WP7816B_T0)</td>
<td>542</td>
</tr>
<tr>
<td>33.4.26</td>
<td>UART 7816 Wait Parameter Register B (UARTx_WP7816B_T1)</td>
<td>542</td>
</tr>
<tr>
<td>33.4.27</td>
<td>UART 7816 Wait and Guard Parameter Register (UARTx_WGP7816_T1)</td>
<td>543</td>
</tr>
<tr>
<td>33.4.28</td>
<td>UART 7816 Wait Parameter Register C (UARTx_WP7816C_T1)</td>
<td>543</td>
</tr>
<tr>
<td>33.5</td>
<td>Functional description</td>
<td>544</td>
</tr>
<tr>
<td>33.5.1</td>
<td>Transmitter</td>
<td>544</td>
</tr>
<tr>
<td>33.5.2</td>
<td>Receiver</td>
<td>548</td>
</tr>
<tr>
<td>33.5.3</td>
<td>Baud rate generation</td>
<td>560</td>
</tr>
<tr>
<td>33.5.4</td>
<td>Data format (non ISO-7816)</td>
<td>562</td>
</tr>
<tr>
<td>33.5.5</td>
<td>Single-wire operation</td>
<td>565</td>
</tr>
<tr>
<td>33.5.6</td>
<td>Loop operation</td>
<td>565</td>
</tr>
<tr>
<td>33.5.7</td>
<td>ISO-7816/smartcard support</td>
<td>566</td>
</tr>
<tr>
<td>33.6</td>
<td>Reset</td>
<td>571</td>
</tr>
<tr>
<td>33.7</td>
<td>System level interrupt sources</td>
<td>571</td>
</tr>
<tr>
<td>33.7.1</td>
<td>RXEDGIF description</td>
<td>572</td>
</tr>
<tr>
<td>33.8</td>
<td>DMA operation</td>
<td>573</td>
</tr>
<tr>
<td>33.9</td>
<td>Application information</td>
<td>574</td>
</tr>
<tr>
<td>33.9.1</td>
<td>ISO-7816 initialization sequence</td>
<td>574</td>
</tr>
<tr>
<td>33.9.2</td>
<td>Initialization sequence (non ISO-7816)</td>
<td>575</td>
</tr>
<tr>
<td>33.9.3</td>
<td>Overrun (OR) flag implications</td>
<td>576</td>
</tr>
<tr>
<td>33.9.4</td>
<td>Overrun NACK considerations</td>
<td>577</td>
</tr>
<tr>
<td>33.9.5</td>
<td>Match address registers</td>
<td>578</td>
</tr>
<tr>
<td>33.9.6</td>
<td>Clearing 7816 wait timer (WT, BWT, CWT) interrupts</td>
<td>578</td>
</tr>
<tr>
<td>33.9.7</td>
<td>Legacy and reverse compatibility considerations</td>
<td>578</td>
</tr>
<tr>
<td>33.5</td>
<td>Functional description</td>
<td>544</td>
</tr>
</tbody>
</table>

Chapter 34
Low Power Universal asynchronous receiver/transmitter (LPUART)

<table>
<thead>
<tr>
<th>Section number</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>34.1</td>
<td>Chip-specific LPUART information</td>
<td>581</td>
</tr>
<tr>
<td>34.1.1</td>
<td>LPUART0 and LPUART1 overview</td>
<td>581</td>
</tr>
<tr>
<td>34.2</td>
<td>Introduction</td>
<td>581</td>
</tr>
<tr>
<td>Section number</td>
<td>Title</td>
<td>Page</td>
</tr>
<tr>
<td>----------------</td>
<td>-------</td>
<td>------</td>
</tr>
<tr>
<td>34.2.1</td>
<td>Features</td>
<td>581</td>
</tr>
<tr>
<td>34.2.2</td>
<td>Modes of operation</td>
<td>582</td>
</tr>
<tr>
<td>34.2.3</td>
<td>Signal Descriptions</td>
<td>583</td>
</tr>
<tr>
<td>34.2.4</td>
<td>Block diagram</td>
<td>583</td>
</tr>
<tr>
<td>34.3</td>
<td>Register definition</td>
<td>585</td>
</tr>
<tr>
<td>34.3.1</td>
<td>LPUART Baud Rate Register (LPUARTx_BAUD)</td>
<td>586</td>
</tr>
<tr>
<td>34.3.2</td>
<td>LPUART Status Register (LPUARTx_STAT)</td>
<td>588</td>
</tr>
<tr>
<td>34.3.3</td>
<td>LPUART Control Register (LPUARTx_CTRL)</td>
<td>592</td>
</tr>
<tr>
<td>34.3.4</td>
<td>LPUART Data Register (LPUARTx_DATA)</td>
<td>597</td>
</tr>
<tr>
<td>34.3.5</td>
<td>LPUART Match Address Register (LPUARTx_MATCH)</td>
<td>599</td>
</tr>
<tr>
<td>34.4</td>
<td>Functional description</td>
<td>599</td>
</tr>
<tr>
<td>34.4.1</td>
<td>Baud rate generation</td>
<td>599</td>
</tr>
<tr>
<td>34.4.2</td>
<td>Transmitter functional description</td>
<td>600</td>
</tr>
<tr>
<td>34.4.3</td>
<td>Receiver functional description</td>
<td>602</td>
</tr>
<tr>
<td>34.4.4</td>
<td>Additional LPUART functions</td>
<td>607</td>
</tr>
<tr>
<td>34.4.5</td>
<td>Interrupts and status flags</td>
<td>609</td>
</tr>
</tbody>
</table>

### Chapter 35

**Serial Peripheral Interface (SPI)**

<table>
<thead>
<tr>
<th>Section number</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>35.1</td>
<td>Chip-specific SPI information</td>
<td>611</td>
</tr>
<tr>
<td>35.2</td>
<td>Introduction</td>
<td>611</td>
</tr>
<tr>
<td>35.2.1</td>
<td>Features</td>
<td>612</td>
</tr>
<tr>
<td>35.2.2</td>
<td>Modes of operation</td>
<td>612</td>
</tr>
<tr>
<td>35.2.3</td>
<td>Block diagrams</td>
<td>613</td>
</tr>
<tr>
<td>35.3</td>
<td>External signal description</td>
<td>616</td>
</tr>
<tr>
<td>35.3.1</td>
<td>SPSCK — SPI Serial Clock</td>
<td>617</td>
</tr>
<tr>
<td>35.3.2</td>
<td>MOSI — Master Data Out, Slave Data In</td>
<td>617</td>
</tr>
<tr>
<td>35.3.3</td>
<td>MISO — Master Data In, Slave Data Out</td>
<td>617</td>
</tr>
<tr>
<td>35.3.4</td>
<td>SS — Slave Select</td>
<td>617</td>
</tr>
<tr>
<td>35.4</td>
<td>Memory map/register definition</td>
<td>618</td>
</tr>
<tr>
<td>Section number</td>
<td>Title</td>
<td>Page</td>
</tr>
<tr>
<td>----------------</td>
<td>----------------------------------------------------------------------</td>
<td>------</td>
</tr>
<tr>
<td>36.1</td>
<td>Chip-specific I2C information</td>
<td>655</td>
</tr>
<tr>
<td>36.1.1</td>
<td>I2C instantiation information</td>
<td>655</td>
</tr>
<tr>
<td>36.2</td>
<td>Introduction</td>
<td>655</td>
</tr>
<tr>
<td>36.2.1</td>
<td>Features</td>
<td>656</td>
</tr>
<tr>
<td>36.2.2</td>
<td>Modes of operation</td>
<td>656</td>
</tr>
<tr>
<td>36.2.3</td>
<td>Block diagram</td>
<td>656</td>
</tr>
<tr>
<td>36.3</td>
<td>I2C signal descriptions</td>
<td>657</td>
</tr>
<tr>
<td>36.4</td>
<td>Memory map/register definition</td>
<td>658</td>
</tr>
<tr>
<td>36.4.1</td>
<td>I2C Address Register 1 (I2Cx_A1)</td>
<td>659</td>
</tr>
<tr>
<td>36.4.2</td>
<td>I2C Frequency Divider register (I2Cx_F)</td>
<td>659</td>
</tr>
<tr>
<td>36.4.3</td>
<td>I2C Control Register 1 (I2Cx_C1)</td>
<td>660</td>
</tr>
<tr>
<td>36.4.4</td>
<td>I2C Status register (I2Cx_S)</td>
<td>662</td>
</tr>
<tr>
<td>36.4.5</td>
<td>I2C Data I/O register (I2Cx_D)</td>
<td>664</td>
</tr>
<tr>
<td>36.4.6</td>
<td>I2C Control Register 2 (I2Cx_C2)</td>
<td>664</td>
</tr>
<tr>
<td>36.4.7</td>
<td>I2C Programmable Input Glitch Filter Register (I2Cx_FLT)</td>
<td>665</td>
</tr>
<tr>
<td>36.4.8</td>
<td>I2C Range Address register (I2Cx_RA)</td>
<td>667</td>
</tr>
<tr>
<td>36.4.9</td>
<td>I2C SMBus Control and Status register (I2Cx_SMB)</td>
<td>667</td>
</tr>
<tr>
<td>36.4.10</td>
<td>I2C Address Register 2 (I2Cx_A2)</td>
<td>669</td>
</tr>
<tr>
<td>36.4.11</td>
<td>I2C SCL Low Timeout Register High (I2Cx_SLTH)</td>
<td>669</td>
</tr>
<tr>
<td>36.4.12</td>
<td>I2C SCL Low Timeout Register Low (I2Cx_SLTL)</td>
<td>670</td>
</tr>
<tr>
<td>36.4.13</td>
<td>I2C Status register 2 (I2Cx_S2)</td>
<td>670</td>
</tr>
<tr>
<td>36.5</td>
<td>Functional description</td>
<td>671</td>
</tr>
<tr>
<td>36.5.1</td>
<td>I2C protocol</td>
<td>671</td>
</tr>
<tr>
<td>36.5.2</td>
<td>10-bit address</td>
<td>676</td>
</tr>
<tr>
<td>36.5.3</td>
<td>Address matching</td>
<td>678</td>
</tr>
<tr>
<td>36.5.4</td>
<td>System management bus specification</td>
<td>679</td>
</tr>
<tr>
<td>36.5.5</td>
<td>Resets</td>
<td>681</td>
</tr>
<tr>
<td>36.5.6</td>
<td>Interrupts</td>
<td>681</td>
</tr>
<tr>
<td>36.5.7</td>
<td>Programmable input glitch filter</td>
<td>684</td>
</tr>
<tr>
<td>Section number</td>
<td>Title</td>
<td>Page</td>
</tr>
<tr>
<td>----------------</td>
<td>----------------------------------------------------------------------</td>
<td>------</td>
</tr>
<tr>
<td>36.5.8</td>
<td>Address matching wake-up</td>
<td>684</td>
</tr>
<tr>
<td>36.5.9</td>
<td>DMA support</td>
<td>685</td>
</tr>
<tr>
<td>36.5.10</td>
<td>Double buffering mode</td>
<td>686</td>
</tr>
<tr>
<td>36.6</td>
<td>Initialization/application information</td>
<td>687</td>
</tr>
</tbody>
</table>

**Chapter 37**

**FlexIO**

<table>
<thead>
<tr>
<th>37.1</th>
<th>Chip-specific FlexIO information</th>
<th>691</th>
</tr>
</thead>
<tbody>
<tr>
<td>37.1.1</td>
<td>FlexIO</td>
<td>691</td>
</tr>
<tr>
<td>37.1.2</td>
<td>Clock options</td>
<td>691</td>
</tr>
<tr>
<td>37.1.3</td>
<td>Trigger options</td>
<td>691</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>37.2</th>
<th>Introduction</th>
<th>692</th>
</tr>
</thead>
<tbody>
<tr>
<td>37.2.1</td>
<td>Overview</td>
<td>692</td>
</tr>
<tr>
<td>37.2.2</td>
<td>Features</td>
<td>692</td>
</tr>
<tr>
<td>37.2.3</td>
<td>Block Diagram</td>
<td>693</td>
</tr>
<tr>
<td>37.2.4</td>
<td>Modes of operation</td>
<td>694</td>
</tr>
<tr>
<td>37.2.5</td>
<td>FlexIO Signal Descriptions</td>
<td>694</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>37.3</th>
<th>Memory Map and Registers</th>
<th>694</th>
</tr>
</thead>
<tbody>
<tr>
<td>37.3.1</td>
<td>Version ID Register (FLEXIO_VERID)</td>
<td>696</td>
</tr>
<tr>
<td>37.3.2</td>
<td>Parameter Register (FLEXIO_PARAM)</td>
<td>697</td>
</tr>
<tr>
<td>37.3.3</td>
<td>FlexIO Control Register (FLEXIO_CTRL)</td>
<td>698</td>
</tr>
<tr>
<td>37.3.4</td>
<td>Shifter Status Register (FLEXIO_SHIFTSTAT)</td>
<td>699</td>
</tr>
<tr>
<td>37.3.5</td>
<td>Shifter Error Register (FLEXIO_SHIFTERR)</td>
<td>700</td>
</tr>
<tr>
<td>37.3.6</td>
<td>Timer Status Register (FLEXIO_TIMSTAT)</td>
<td>700</td>
</tr>
<tr>
<td>37.3.7</td>
<td>Shifter Status Interrupt Enable (FLEXIO_SHIFTSIEN)</td>
<td>701</td>
</tr>
<tr>
<td>37.3.8</td>
<td>Shifter Error Interrupt Enable (FLEXIO_SHIFTEIEN)</td>
<td>702</td>
</tr>
<tr>
<td>37.3.9</td>
<td>Timer Interrupt Enable Register (FLEXIO_TIMIEN)</td>
<td>702</td>
</tr>
<tr>
<td>37.3.10</td>
<td>Shifter Status DMA Enable (FLEXIO_SHIFTSDEN)</td>
<td>703</td>
</tr>
<tr>
<td>37.3.11</td>
<td>Shifter Control N Register (FLEXIO_SHIFTCTRLn)</td>
<td>703</td>
</tr>
<tr>
<td>37.3.12</td>
<td>Shifter Configuration N Register (FLEXIO_SHIFTCFGn)</td>
<td>705</td>
</tr>
<tr>
<td>Section number</td>
<td>Title</td>
<td>Page</td>
</tr>
<tr>
<td>----------------</td>
<td>----------------------------------------------------------------------</td>
<td>------</td>
</tr>
<tr>
<td>37.3.13</td>
<td>Shifter Buffer N Register (FLEXIO_SHIFTBUF\textsubscript{n})</td>
<td>706</td>
</tr>
<tr>
<td>37.3.14</td>
<td>Shifter Buffer N Bit Swapped Register (FLEXIO_SHIFTBUFBIS\textsubscript{n})</td>
<td>707</td>
</tr>
<tr>
<td>37.3.15</td>
<td>Shifter Buffer N Byte Swapped Register (FLEXIO_SHIFTBUFBYS\textsubscript{n})</td>
<td>707</td>
</tr>
<tr>
<td>37.3.16</td>
<td>Shifter Buffer N Bit Byte Swapped Register (FLEXIO_SHIFTBUFBBS\textsubscript{n})</td>
<td>708</td>
</tr>
<tr>
<td>37.3.17</td>
<td>Timer Control N Register (FLEXIO_TIMCTL\textsubscript{n})</td>
<td>708</td>
</tr>
<tr>
<td>37.3.18</td>
<td>Timer Configuration N Register (FLEXIO_TIMCFG\textsubscript{n})</td>
<td>710</td>
</tr>
<tr>
<td>37.3.19</td>
<td>Timer Compare N Register (FLEXIO_TIMCMP\textsubscript{n})</td>
<td>712</td>
</tr>
<tr>
<td>37.4</td>
<td>Functional description</td>
<td>713</td>
</tr>
<tr>
<td>37.4.1</td>
<td>Shifter operation</td>
<td>713</td>
</tr>
<tr>
<td>37.4.2</td>
<td>Timer operation</td>
<td>715</td>
</tr>
<tr>
<td>37.4.3</td>
<td>Pin operation</td>
<td>717</td>
</tr>
<tr>
<td>37.5</td>
<td>Application Information</td>
<td>718</td>
</tr>
<tr>
<td>37.5.1</td>
<td>UART Transmit</td>
<td>718</td>
</tr>
<tr>
<td>37.5.2</td>
<td>UART Receive</td>
<td>719</td>
</tr>
<tr>
<td>37.5.3</td>
<td>SPI Master</td>
<td>721</td>
</tr>
<tr>
<td>37.5.4</td>
<td>SPI Slave</td>
<td>723</td>
</tr>
<tr>
<td>37.5.5</td>
<td>I2C Master</td>
<td>725</td>
</tr>
<tr>
<td>37.5.6</td>
<td>I2S Master</td>
<td>727</td>
</tr>
<tr>
<td>37.5.7</td>
<td>I2S Slave</td>
<td>728</td>
</tr>
</tbody>
</table>

38.1 Chip-specific GPIO information................................................................. 731
38.1.1 GPIO instantiation information................................................................. 731
38.1.2 GPIO accessibility in the memory map...................................................... 731
38.2 Introduction....................................................................................................... 732
38.2.1 Features........................................................................................................ 732
38.2.2 Modes of operation....................................................................................... 732
38.2.3 GPIO signal descriptions............................................................................. 733
38.3 Memory map and register definition............................................................ 734

Chapter 38
General-Purpose Input/Output (GPIO)
<table>
<thead>
<tr>
<th>Section number</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>38.3.1</td>
<td>Port Data Output Register (GPIOx_PDOR)</td>
<td>735</td>
</tr>
<tr>
<td>38.3.2</td>
<td>Port Set Output Register (GPIOx_PSOR)</td>
<td>736</td>
</tr>
<tr>
<td>38.3.3</td>
<td>Port Clear Output Register (GPIOx_PCOR)</td>
<td>736</td>
</tr>
<tr>
<td>38.3.4</td>
<td>Port Toggle Output Register (GPIOx_PTOR)</td>
<td>737</td>
</tr>
<tr>
<td>38.3.5</td>
<td>Port Data Input Register (GPIOx_PDIR)</td>
<td>737</td>
</tr>
<tr>
<td>38.3.6</td>
<td>Port Data Direction Register (GPIOx_PDDR)</td>
<td>738</td>
</tr>
<tr>
<td>38.4</td>
<td>FGPIO memory map and register definition</td>
<td>738</td>
</tr>
<tr>
<td>38.4.1</td>
<td>Port Data Output Register (FGPIOx_PDOR)</td>
<td>740</td>
</tr>
<tr>
<td>38.4.2</td>
<td>Port Set Output Register (FGPIOx_PSOR)</td>
<td>741</td>
</tr>
<tr>
<td>38.4.3</td>
<td>Port Clear Output Register (FGPIOx_PCOR)</td>
<td>741</td>
</tr>
<tr>
<td>38.4.4</td>
<td>Port Toggle Output Register (FGPIOx_PTOR)</td>
<td>742</td>
</tr>
<tr>
<td>38.4.5</td>
<td>Port Data Input Register (FGPIOx_PDIR)</td>
<td>742</td>
</tr>
<tr>
<td>38.4.6</td>
<td>Port Data Direction Register (FGPIOx_PDDR)</td>
<td>743</td>
</tr>
<tr>
<td>38.5</td>
<td>Functional description</td>
<td>743</td>
</tr>
<tr>
<td>38.5.1</td>
<td>General-purpose input</td>
<td>743</td>
</tr>
<tr>
<td>38.5.2</td>
<td>General-purpose output</td>
<td>743</td>
</tr>
<tr>
<td>38.5.3</td>
<td>IOPORT</td>
<td>744</td>
</tr>
</tbody>
</table>

Chapter 39

Bit Manipulation Engine (BME)

<table>
<thead>
<tr>
<th>Section number</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>39.1</td>
<td>Introduction</td>
<td>745</td>
</tr>
<tr>
<td>39.1.1</td>
<td>Overview</td>
<td>746</td>
</tr>
<tr>
<td>39.1.2</td>
<td>Features</td>
<td>746</td>
</tr>
<tr>
<td>39.1.3</td>
<td>Modes of operation</td>
<td>747</td>
</tr>
<tr>
<td>39.2</td>
<td>Memory map and register definition</td>
<td>747</td>
</tr>
<tr>
<td>39.3</td>
<td>Functional description</td>
<td>747</td>
</tr>
<tr>
<td>39.3.1</td>
<td>BME decorated stores</td>
<td>748</td>
</tr>
<tr>
<td>39.3.2</td>
<td>BME decorated loads</td>
<td>755</td>
</tr>
<tr>
<td>39.3.3</td>
<td>Additional details on decorated addresses and GPIO accesses</td>
<td>761</td>
</tr>
<tr>
<td>39.4</td>
<td>Application information</td>
<td>762</td>
</tr>
<tr>
<td>Section number</td>
<td>Title</td>
<td>Page</td>
</tr>
<tr>
<td>----------------</td>
<td>------------------------------------------------------</td>
<td>------</td>
</tr>
<tr>
<td>41.4.7</td>
<td>Flash Program and Erase</td>
<td>813</td>
</tr>
<tr>
<td>41.4.8</td>
<td>Flash Command Operations</td>
<td>813</td>
</tr>
<tr>
<td>41.4.9</td>
<td>Margin Read Commands</td>
<td>818</td>
</tr>
<tr>
<td>41.4.10</td>
<td>Flash Command Description</td>
<td>819</td>
</tr>
<tr>
<td>41.4.11</td>
<td>Security</td>
<td>833</td>
</tr>
<tr>
<td>41.4.12</td>
<td>Reset Sequence</td>
<td>835</td>
</tr>
</tbody>
</table>

**Chapter 42**

**Flash Memory Controller (FMC)**

<table>
<thead>
<tr>
<th>Section number</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>42.1</td>
<td>Introduction</td>
<td>837</td>
</tr>
<tr>
<td>42.1.1</td>
<td>Overview</td>
<td>837</td>
</tr>
<tr>
<td>42.1.2</td>
<td>Features</td>
<td>837</td>
</tr>
<tr>
<td>42.2</td>
<td>Modes of operation</td>
<td>838</td>
</tr>
<tr>
<td>42.3</td>
<td>External signal description</td>
<td>838</td>
</tr>
<tr>
<td>42.4</td>
<td>Memory map and register descriptions</td>
<td>838</td>
</tr>
<tr>
<td>42.5</td>
<td>Functional description</td>
<td>838</td>
</tr>
</tbody>
</table>
Chapter 1
About This Document

1.1 Overview

1.1.1 Purpose
This document describes the features, architecture, and programming model of the NXP KL17 microcontroller.

1.1.2 Audience
A reference manual is primarily for system architects and software application developers who are using or considering using a NXP product in a system.

1.2 Conventions

1.2.1 Numbering systems
The following suffixes identify different numbering systems:

<table>
<thead>
<tr>
<th>This suffix</th>
<th>Identifies a</th>
</tr>
</thead>
<tbody>
<tr>
<td>b</td>
<td>Binary number. For example, the binary equivalent of the number 5 is written 101b. In some cases, binary numbers are shown with the prefix 0b.</td>
</tr>
<tr>
<td>d</td>
<td>Decimal number. Decimal numbers are followed by this suffix only when the possibility of confusion exists. In general, decimal numbers are shown without a suffix.</td>
</tr>
<tr>
<td>h</td>
<td>Hexadecimal number. For example, the hexadecimal equivalent of the number 60 is written 3Ch. In some cases, hexadecimal numbers are shown with the prefix 0x.</td>
</tr>
</tbody>
</table>
1.2.2 Typographic notation

The following typographic notation is used throughout this document:

<table>
<thead>
<tr>
<th>Example</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>placeholder, x</td>
<td>Items in italics are placeholders for information that you provide. Italicized text is also used for the titles of publications and for emphasis. Plain lowercase letters are also used as placeholders for single letters and numbers.</td>
</tr>
<tr>
<td>code</td>
<td>Fixed-width type indicates text that must be typed exactly as shown. It is used for instruction mnemonics, directives, symbols, subcommands, parameters, and operators. Fixed-width type is also used for example code. Instruction mnemonics and directives in text and tables are shown in all caps; for example, BSR.</td>
</tr>
<tr>
<td>SR[SCM]</td>
<td>A mnemonic in brackets represents a named field in a register. This example refers to the Scaling Mode (SCM) field in the Status Register (SR).</td>
</tr>
</tbody>
</table>
| REVNO[6:4], XAD[7:0] | Numbers in brackets and separated by a colon represent either:  
  • A subset of a register's named field  
    For example, REVNO[6:4] refers to bits 6–4 that are part of the COREREV field that occupies bits 6–0 of the REVNO register.  
  • A continuous range of individual signals of a bus  
    For example, XAD[7:0] refers to signals 7–0 of the XAD bus. |

1.2.3 Special terms

The following terms have special meanings:

<table>
<thead>
<tr>
<th>Term</th>
<th>Meaning</th>
</tr>
</thead>
</table>
| asserted | Refers to the state of a signal as follows:  
  • An active-high signal is asserted when high (1).  
  • An active-low signal is asserted when low (0). |
| deasserted | Refers to the state of a signal as follows:  
  • An active-high signal is deasserted when low (0).  
  • An active-low signal is deasserted when high (1).  
  In some cases, deasserted signals are described as negated. |
| reserved | Refers to a memory space, register, or field that is either reserved for future use or for which, when written to, the module or chip behavior is unpredictable. |
Chapter 2
Introduction

2.1 Overview

Information found here provides an overview of the Kinetis L series of ARM® Cortex®-M0+ MCUs and KL17 product family. It also presents high-level descriptions of the modules available on the devices covered by this document.

2.1.1 Sub-family introduction

The device is highly-integrated, market leading ultra low-power 32-bit microcontroller based on the enhanced Cortex-M0+ (CM0+) core platform. The features of the family derivatives are as follows.

- Core platform clock up to 48 MHz, bus clock up to 24 MHz
- Memory option is up to 64 KB flash and 16 KB RAM
- Wide operating voltage ranges from 1.71–3.6 V with fully functional flash program/erase/read operations
- Multiple package options from 32-pin to 64-pin
- Ambient operating temperature ranges from –40 °C to 105 °C.

The family acts as an ultra low-power, cost-effective microcontroller to provide developers an appropriate entry-level 32-bit solution. The family is the next-generation MCU solution for low-cost, low-power, high-performance devices applications. It’s valuable for cost-sensitive, portable applications requiring long battery life-time.
## 2.2 Module functional categories

The modules on this device are grouped into functional categories. Information found here describes the modules assigned to each category in more detail.

### Table 2-1. Module functional categories

<table>
<thead>
<tr>
<th>Module category</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>ARM Cortex-M0+ core</td>
<td>• 32-bit MCU core from ARM’s Cortex-M class, 1.77 CoreMark®/MHz from single-cycle access memories, 48 MHz CPU frequency</td>
</tr>
</tbody>
</table>
| System                   | • System integration module  
                          • Power management and mode controllers  
                            • Multiple power modes available based on run, wait, stop, and power-down modes  
                            • Miscellaneous control module  
                            • Low-leakage wakeup unit  
                            • Peripheral bridge  
                            • Direct memory access (DMA) controller with multiplexer to increase available DMA requests  
                            • COP watchdog                                                              |
| Memories                 | • Internal memories include:  
                           • Up to 64 KB flash memory  
                           • Up to 16 KB SRAM  
                           • Up to 16 KB ROM                                                     |
| Clocks                   | • Multiple clock generation options available from internally- and externally-generated clocks  
                           • MCG-Lite with 48MIRC and 8M/2M IRC for systems and CPU clock sources.  
                           • Low power 1 kHz RC oscillator for RTC and COP watchdog  
                           • System oscillator to provide clock source for the MCU               |
| Security                 | • COP watchdog timer (COP)  
                          • Cyclic Redundancy Check (CRC)                                             |
| Analog                   | • 16-bit analog-to-digital converters with DMA supported and four muxed differential pairs  
                           • Comparator (CMP) with internal 6-bit digital-to-analog converter (DAC)  
                           • High accuracy 1.2 V voltage reference to provide a stable reference for ADC |
| Timers                   | • One 6-channel TPM  
                          • Two 2-channel TPMs  
                          • 2-channel periodic interrupt timer  
                          • Real time clock  
                          • Low-power timer  
                          • System tick timer                                                       |
| Communications           | • Two 16-bit serial peripheral interface  
                          • Two inter-integrated circuit (I²C) modules  
                          • Two low power UART modules and one UART module  
                          • One FlexIO                                                               |
| Human-Machine Interfaces (HMI) | • General purpose input/output controller                                           |
2.2.1 ARM Cortex-M0+ core modules

The following core modules are available on this device.

<table>
<thead>
<tr>
<th>Module</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>ARM Cortex-M0+</td>
<td>The ARM Cortex-M0+ is the newest member of the Cortex M Series of processors targeting microcontroller applications focused on very cost sensitive, deterministic, interrupt driven environments. The Cortex M0+ processor is based on the ARMv6 Architecture and Thumb®-2 ISA and is 100% instruction set compatible with its predecessor, the Cortex-M0 core, and upward compatible to Cortex-M3 and M4 cores.</td>
</tr>
<tr>
<td>NVIC</td>
<td>The ARMv6-M exception model and nested-vectored interrupt controller (NVIC) implement a relocatable vector table supporting many external interrupts, a single non-maskable interrupt (NMI), and priority levels. The NVIC replaces shadow registers with equivalent system and simplified programmability. The NVIC contains the address of the function to execute for a particular handler. The address is fetched via the instruction port allowing parallel register stacking and look-up. The first sixteen entries are allocated to ARM internal sources with the others mapping to MCU-defined interrupts.</td>
</tr>
<tr>
<td>AWIC</td>
<td>The primary function of the Asynchronous Wake-up Interrupt Controller (AWIC) is to detect asynchronous wake-up events in stop modes and signal to clock control logic to resume system clocking. After clock restart, the NVIC observes the pending interrupt and performs the normal interrupt or event processing.</td>
</tr>
<tr>
<td>Single-cycle I/O Port</td>
<td>For high-speed, single-cycle access to peripherals, the Cortex-M0+ processor implements a dedicated single-cycle I/O port.</td>
</tr>
<tr>
<td>Debug interfaces</td>
<td>Most of this device's debug is based on the ARM CoreSight™ architecture. One debug interface is supported: • Serial Wire Debug (SWD)</td>
</tr>
</tbody>
</table>

2.2.2 System modules

The following system modules are available on this device.

<table>
<thead>
<tr>
<th>Module</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>System integration module (SIM)</td>
<td>The SIM includes integration logic and several module configuration settings.</td>
</tr>
<tr>
<td>System mode controller (SMC)</td>
<td>The SMC provides control and protection on entry and exit to each power mode, control for the power management controller (PMC), and reset entry and exit for the complete MCU.</td>
</tr>
<tr>
<td>Power management controller (PMC)</td>
<td>The PMC provides the user with multiple power options. Multiple modes are supported that allow the user to optimize power consumption for the level of functionality needed. Includes power-on-reset (POR) and integrated low voltage detect (LVD) with reset (brownout) capability and selectable LVD trip points.</td>
</tr>
<tr>
<td>Miscellaneous control module (MCM)</td>
<td>The MCM includes integration logic and details.</td>
</tr>
</tbody>
</table>
### Table 2-3. System modules (continued)

<table>
<thead>
<tr>
<th>Module</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Crossbar switch lite (AXBS-Lite)</td>
<td>The AXBS connects bus masters and bus slaves, allowing all bus masters to access different bus slaves simultaneously and providing arbitration among the bus masters when they access the same slave.</td>
</tr>
<tr>
<td>Low-leakage wakeup unit (LLWU)</td>
<td>The LLWU module allows the device to wake from low leakage power modes (LLS and VLLS) through various internal peripheral and external pin sources.</td>
</tr>
<tr>
<td>Peripheral bridge (AIPS-Lite)</td>
<td>The peripheral bridge converts the crossbar switch interface to an interface to access a majority of peripherals on the device.</td>
</tr>
<tr>
<td>DMA multiplexer (DMAMUX)</td>
<td>The DMA multiplexer selects from many DMA requests down to 4 for the DMA controller.</td>
</tr>
<tr>
<td>Direct memory access (DMA) controller</td>
<td>The DMA controller provides programmable channels with transfer control descriptors for data movement via dual-address transfers for 8-, 16- and 32-bit data values.</td>
</tr>
<tr>
<td>Computer operating properly watchdog (WDOG)</td>
<td>The WDOG monitors internal system operation and forces a reset in case of failure. It can run from an independent 1 kHz low power oscillator, 8/2 MHz internal oscillator or external crystal oscillator with a programmable refresh window to detect deviations in program flow or system frequency.</td>
</tr>
</tbody>
</table>

#### 2.2.3 Memories and memory interfaces

The following memories and memory interfaces are available on this device.

### Table 2-4. Memories and memory interfaces

<table>
<thead>
<tr>
<th>Module</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Flash memory</td>
<td>Program flash memory — up to 64 KB of the non-volatile flash memory that can execute program code.</td>
</tr>
<tr>
<td>Flash memory controller</td>
<td>Manages the interface between the device and the on-chip flash memory.</td>
</tr>
<tr>
<td>SRAM</td>
<td>Up to 16 KB internal system RAM.</td>
</tr>
<tr>
<td>ROM</td>
<td>16 KB ROM.</td>
</tr>
</tbody>
</table>

#### 2.2.4 Clocks

The following clock modules are available on this device.

### Table 2-5. Clock modules

<table>
<thead>
<tr>
<th>Module</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Multipurpose Clock Generator Lite (MCG-Lite)</td>
<td>MCG Lite module containing a 48 MHz and an 8 or 2 MHz internal reference clock source.</td>
</tr>
<tr>
<td>System oscillator (OSC)</td>
<td>The system oscillator, in conjunction with an external crystal or resonator, generates a reference clock for the MCU.</td>
</tr>
</tbody>
</table>
2.2.5 Security and integrity modules

The following security and integrity modules are available on this device:

<table>
<thead>
<tr>
<th>Module</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Watchdog timer (WDOG)</td>
<td>Watchdog timer keeps a watch on the system functioning and resets it in case of its failure.</td>
</tr>
<tr>
<td>Cyclic Redundancy Check (CRC)</td>
<td>CRC generates 16/32-bit CRC code for error detection.</td>
</tr>
</tbody>
</table>

2.2.6 Analog modules

The following analog modules are available on this device:

<table>
<thead>
<tr>
<th>Module</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Analog-to-digital converters (ADC)</td>
<td>16-bit successive-approximation ADC module.</td>
</tr>
<tr>
<td>Analog comparators</td>
<td>One comparator that compares two analog input voltages across the full range of the supply voltage and can trigger an ADC acquisition, TPM update, or CPU interrupt.</td>
</tr>
<tr>
<td>6-bit digital-to-analog converters (DAC)</td>
<td>64-tap resistor ladder network which provides a selectable voltage reference for comparator.</td>
</tr>
</tbody>
</table>

2.2.7 Timer modules

The following timer modules are available on this device:

<table>
<thead>
<tr>
<th>Module</th>
<th>Description</th>
</tr>
</thead>
</table>
| Timer/PWM module (TPM)             | • Selectable TPM clock mode  
• Prescaler divide-by 1, 2, 4, 8, 16, 32, 64, or 128  
• 16-bit free-running counter or modulo counter with counting be up or up-down  
• Configurable channels for input capture, output compare, edge-aligned PWM mode, or center-aligned PWM mode  
• Support the generation of an interrupt and/or DMA request per channel  
• Support the generation of an interrupt and/or DMA request when the counter overflows |

Table continues on the next page...
Table 2-8. Timer modules (continued)

<table>
<thead>
<tr>
<th>Module</th>
<th>Description</th>
</tr>
</thead>
</table>
| Periodic interrupt timers (PIT) | • One general purpose interrupt timer  
                                  • Interrupt timers for triggering ADC conversions  
                                  • 32-bit counter resolution  
                                  • Clocked by bus clock frequency  
                                  • DMA support                   |
| Low power timer (LPTMR)       | • 16-bit time counter or pulse counter with compare  
                                  • Configurable clock source for prescaler/glitch filter  
                                  • Configurable input source for pulse counter |
| Real Time Clock (RTC)         | • 32-bit seconds counter with roll-over protection and 32-bit alarm  
                                  • Software selectable clock sources for input to prescaler with programmable  
                                  16-bit prescaler  
                                  • XOSC 32.678 kHz nominal  
                                  • LPO (~1 kHz)  
                                  • External RTC_CLKIN            |

2.2.8 Communication interfaces

The following communication interfaces are available on this device:

Table 2-9. Communication modules

<table>
<thead>
<tr>
<th>Module</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Serial peripheral interface (SPI)</td>
<td>Synchronous serial bus for communication to an external device</td>
</tr>
</tbody>
</table>
| Inter-integrated circuit (I2C) | Allows communication between a number of devices. Also supports the System  
| Universal asynchronous receiver/  
  transmitters (UART) and (LPUART) | Two low power UART modules that retains functional in stop modes. One UART  
                                  module does not work in stop mode.                                     |
| FlexIO                        | The FlexIO module is capable of supporting a wide range of protocols including,  
                                  but not limited to--UART, I2C, SPI, I2S, Camera IF, LCD RGB, PWM / Waveform  
                                  generation. The module can remain functional in VLPS mode provided the clock it  
                                  is using remains enabled.                                                |

2.2.9 Human-machine interfaces

The following human-machine interfaces (HMI) are available on this device:
### Table 2-10. HMI modules

<table>
<thead>
<tr>
<th>Module</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>General purpose input/output (GPIO)</td>
<td>Some general purpose input or output (GPIO) pins are capable of interrupt and DMA request generation.</td>
</tr>
</tbody>
</table>

### 2.3 Module to module interconnects

#### 2.3.1 Interconnection overview

The following table lists the module to module interconnections for this device.

### Table 2-11. Module-to-module interconnects

<table>
<thead>
<tr>
<th>Peripheral</th>
<th>Signal</th>
<th>to Peripheral</th>
<th>Use Case</th>
<th>Control</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>TPM1</td>
<td>CH0F, CH1F</td>
<td>to</td>
<td>ADC (Trigger)</td>
<td>SIM_SOPT7[ADC0ALTTRGEN] = 0</td>
<td>Ch0 is A, and Ch1 is B, selecting this ADC trigger is for supporting A and B triggering. In Stop and VLPS modes, the second trigger must be set to &gt;10 µs after the first trigger</td>
</tr>
<tr>
<td>LPTMR</td>
<td>Hardware trigger</td>
<td>to</td>
<td>ADC (Trigger)</td>
<td>SIM_SOPT7[ADC0TRGSEL] and SIM_SOPT7[ADC0PRETRGSEL] to select A or B</td>
<td>—</td>
</tr>
<tr>
<td>TPMx</td>
<td>TOF</td>
<td>to</td>
<td>ADC (Trigger)</td>
<td>SIM_SOPT7[ADC0TRGSEL], SIM_SOPT7[ADC0PRETRGSEL] to select A or B</td>
<td>—</td>
</tr>
<tr>
<td>PIT CHx</td>
<td>TIF0, TIF1</td>
<td>to</td>
<td>ADC (Trigger)</td>
<td>SIM_SOPT7[ADC0TRGSEL], SIM_SOPT7[ADC0PRETRGSEL] to select A or B</td>
<td>—</td>
</tr>
<tr>
<td>RTC</td>
<td>ALARM or SECONDS</td>
<td>to</td>
<td>ADC (Trigger)</td>
<td>SIM_SOPT7[ADC0TRGSEL], SIM_SOPT7[ADC0PRETRGSEL] to select A or B</td>
<td>—</td>
</tr>
<tr>
<td>EXTRG_IN</td>
<td>EXTRG_IN</td>
<td>to</td>
<td>ADC (Trigger)</td>
<td>SIM_SOPT7[ADC0TRGSEL], SIM_SOPT7[ADC0PRETRGSEL] to select A or B</td>
<td>—</td>
</tr>
<tr>
<td>CMP0</td>
<td>CMP0_OUT</td>
<td>to</td>
<td>ADC (Trigger)</td>
<td>SIM_SOPT7[ADC0TRGSEL], SIM_SOPT7[ADC0PRETRGSEL] to select A or B</td>
<td>—</td>
</tr>
<tr>
<td>CMP0</td>
<td>CMP0_OUT</td>
<td>to</td>
<td>LPTMR_ALT0</td>
<td>LPTMR_CSR[TPS]</td>
<td>—</td>
</tr>
<tr>
<td>CMP0</td>
<td>CMP0_OUT</td>
<td>to</td>
<td>TPM1 CH0</td>
<td>SIM_SOPT4[TPM1CH0SRC]</td>
<td>—</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
### Table 2-11. Module-to-module interconnects (continued)

<table>
<thead>
<tr>
<th>Peripheral</th>
<th>Signal</th>
<th>— to Peripheral</th>
<th>Use Case</th>
<th>Control</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>CMP0</td>
<td>CMP0_OUT</td>
<td>TPM2 CH0</td>
<td>Input capture</td>
<td>SIM_SOPT4[TPM2CH0SRC]</td>
<td>—</td>
</tr>
<tr>
<td>CMP0</td>
<td>CMP0_OUT</td>
<td>LPUART0_R</td>
<td>IR interface</td>
<td>SIM_SOPT5[LPUART0RXSRC]</td>
<td>Uses for IR interface</td>
</tr>
<tr>
<td>CMP0</td>
<td>CMP0_OUT</td>
<td>LPUART1_R</td>
<td>IR Interface</td>
<td>SIM_SOPT5[LPUART1RXSRC]</td>
<td>Uses for IR interface</td>
</tr>
<tr>
<td>LPTMR</td>
<td>Hardware trigger</td>
<td>CMPx</td>
<td>Low power triggering of the comparator</td>
<td>CMP_CR1[TRIGM]</td>
<td>—</td>
</tr>
<tr>
<td>LPTMR</td>
<td>Hardware trigger</td>
<td>TPMx</td>
<td>TPM Trigger input</td>
<td>TPMx_CONF[TRGSEL] (4-bit field)</td>
<td>—</td>
</tr>
<tr>
<td>TPMx</td>
<td>TOF</td>
<td>TPMx</td>
<td>TPM Trigger input</td>
<td>TPMx_CONF[TRGSEL] (4-bit field)</td>
<td>—</td>
</tr>
<tr>
<td>TPM1</td>
<td>Timebase</td>
<td>TPMx</td>
<td>TPM Global timebase input</td>
<td>TPMx_CONF[GTBEEN]</td>
<td>—</td>
</tr>
<tr>
<td>PIT CHx</td>
<td>TIF0, TIF1</td>
<td>TPMx</td>
<td>TPM Trigger input</td>
<td>TPMx_CONF[TRGSEL] (4-bit field)</td>
<td>If PIT is triggering the TPM, the TPM clock must be faster than Bus clock.</td>
</tr>
<tr>
<td>RTC</td>
<td>ALARM or SECONDS</td>
<td>TPMx</td>
<td>TPM Trigger input</td>
<td>TPMx_CONF[TRGSEL] (4-bit field)</td>
<td>—</td>
</tr>
<tr>
<td>EXTRG_IN</td>
<td>EXTRG_IN</td>
<td>TPMx</td>
<td>TPM Trigger input</td>
<td>TPMx_CONF[TRGSEL] (4-bit field)</td>
<td>—</td>
</tr>
<tr>
<td>CMP0</td>
<td>CMP0_OUT</td>
<td>TPMx</td>
<td>TPM Trigger input</td>
<td>TPMx_CONF[TRGSEL] (4-bit field)</td>
<td>—</td>
</tr>
<tr>
<td>LPUART0</td>
<td>LPUART0_T</td>
<td>Modulated by TPM1 CH0</td>
<td>LPUART modulation</td>
<td>SIM_SOPT5[LPUART0TXSRC]</td>
<td>Uses for IR interface</td>
</tr>
<tr>
<td>LPUART0</td>
<td>LPUART0_T</td>
<td>Modulated by TPM2 CH0</td>
<td>LPUART modulation</td>
<td>SIM_SOPT5[LPUART0TXSRC]</td>
<td>Uses for IR interface</td>
</tr>
<tr>
<td>LPUART1</td>
<td>LPUART1_T</td>
<td>Modulated by TPM1 CH0</td>
<td>LPUART modulation</td>
<td>SIM_SOPT5[LPUART1TXSRC]</td>
<td>Uses for IR interface</td>
</tr>
<tr>
<td>LPUART1</td>
<td>LPUART1_T</td>
<td>Modulated by TPM2 CH0</td>
<td>LPUART modulation</td>
<td>SIM_SOPT5[LPUART1TXSRC]</td>
<td>Uses for IR interface</td>
</tr>
<tr>
<td>PIT</td>
<td>TIF0</td>
<td>DMA CH0</td>
<td>DMA HW Trigger</td>
<td>DMA MUX register option</td>
<td>—</td>
</tr>
<tr>
<td>PIT</td>
<td>TIF1</td>
<td>DMA CH1</td>
<td>DMA HW Trigger</td>
<td>DMA MUX register option</td>
<td>—</td>
</tr>
</tbody>
</table>

### Table 2-12. Module-to-FlexIO interconnects

<table>
<thead>
<tr>
<th>Peripheral</th>
<th>Signal</th>
<th>— to Peripheral</th>
<th>Use Case</th>
<th>Control</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>LPTMR</td>
<td>Hardware trigger</td>
<td>FlexIO</td>
<td>Trigger input</td>
<td>FlexIO_TIMCTLn[TRGSEL] (4-bit field)</td>
<td>—</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
Table 2-12. Module-to-FlexIO interconnects (continued)

<table>
<thead>
<tr>
<th>Peripheral</th>
<th>Signal</th>
<th>— to Peripheral</th>
<th>Use Case</th>
<th>Control</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>TPMx</td>
<td>TOF</td>
<td>to FlexIO</td>
<td>Trigger input</td>
<td>FlexIO_TIMCTLn[TRGSEL] (4-bit field)</td>
<td>—</td>
</tr>
<tr>
<td>PIT CHx</td>
<td>TIF0, TIF1</td>
<td>to FlexIO</td>
<td>Trigger input</td>
<td>FlexIO_TIMCTLn[TRGSEL] (4-bit field)</td>
<td>If PIT is triggering the FlexIO, the FlexIO clock must be faster than Bus clock.</td>
</tr>
<tr>
<td>RTC</td>
<td>ALARM or SECONDS</td>
<td>to FlexIO</td>
<td>Trigger input</td>
<td>FlexIO_TIMCTLn[TRGSEL] (4-bit field)</td>
<td>—</td>
</tr>
<tr>
<td>EXTRG_IN</td>
<td>EXTRG_IN</td>
<td>to FlexIO</td>
<td>Trigger input</td>
<td>FlexIO_TIMCTLn[TRGSEL] (4-bit field)</td>
<td>—</td>
</tr>
<tr>
<td>CMP0</td>
<td>CMP0_OUT</td>
<td>to FlexIO</td>
<td>Trigger input</td>
<td>FlexIO_TIMCTLn[TRGSEL] (4-bit field)</td>
<td>—</td>
</tr>
</tbody>
</table>

2.3.2 Analog reference options

Several analog blocks have selectable reference voltages as shown in the below table. These options allow analog peripherals to share or have separate analog references. Care should be taken when selecting analog references to avoid cross talk noise.

There are two Vref_1.2v output pads: VREF_OUT_A and VREF_OUT_B. Both pads are internally connected by heavy metal trace. VREF_OUT_A pad and VREFH pad are bonded to VREFH pin in 64pin and 48pin packages. VREF_OUT_B pad and PTE30 pad are bonded to PTE30 pin in 36 pin and 32pin packages.

Table 2-13. Analog reference options

<table>
<thead>
<tr>
<th>Module</th>
<th>Reference option</th>
<th>Comment/ Reference selection</th>
</tr>
</thead>
<tbody>
<tr>
<td>16-bit SAR ADC</td>
<td>1 - VREFH or VREF_OUT (64pin and 48pin); VREF_OUT (36pin and 32pin)</td>
<td>Selected by ADCx_SC2[REFSEL]</td>
</tr>
<tr>
<td></td>
<td>2 - VDDA</td>
<td></td>
</tr>
<tr>
<td></td>
<td>3 - Reserved</td>
<td></td>
</tr>
<tr>
<td>CMP with 6-bit DAC</td>
<td>Vin1 - VREFH or VREF_OUT (64pin and 48pin); VREF_OUT (36pin and 32pin) Vin2 - VDD</td>
<td>Selected by CMPx_DACCR[VRSEL]</td>
</tr>
</tbody>
</table>

NOTE

VREFH pin and PTE30 can be used as filter capacitor pin for high precision 1.2V Vref. When 1.2V Vref is enabled, Pin VREFH or pin PET30 is 1.2V VREF_OUT.
Module to module interconnects
Chapter 3
Core Overview

3.1 ARM Cortex-M0+ core introduction

The enhanced ARM Cortex M0+ is the member of the Cortex-M Series of processors targeting microcontroller cores focused on very cost sensitive, low power applications. It has a single 32-bit AMBA AHB-Lite interface and includes an NVIC component. It also has hardware debug functionality including support for simple program trace capability. The processor supports the ARMv6-M instruction set (Thumb) architecture including all but three 16-bit Thumb opcodes (52 total) plus seven 32-bit instructions. It is upward compatible with other Cortex-M profile processors.

3.1.1 Buses, interconnects, and interfaces

The ARM Cortex-M0+ core has two bus interfaces:
- Single 32-bit AMBA-3 AHB-Lite system interface that provides connections to peripherals and all system memory, which includes flash memory and RAM
- Single 32-bit I/O port bus interfacing to the GPIO with 1-cycle loads and stores

3.1.2 System tick timer

The CLKSOURCE field in SysTick Control and Status register selects either the core clock (when CLKSOURCE = 1) or a divide-by-16 of the core clock (when CLKSOURCE = 0). Because the timing reference is a variable frequency, the TENMS field in the SysTick Calibration Value Register is always 0.

3.1.3 Debug facilities

This device supports standard ARM 2-pin SWD debug port.
3.1.4 Core privilege levels

The core on this device is implemented with both privileged and unprivileged levels. The ARM documentation uses different terms than this document to distinguish between privilege levels.

<table>
<thead>
<tr>
<th>If you see this term...</th>
<th>it also means this term...</th>
</tr>
</thead>
<tbody>
<tr>
<td>Privileged</td>
<td>Supervisor</td>
</tr>
<tr>
<td>Unprivileged or user</td>
<td>User</td>
</tr>
</tbody>
</table>

3.2 Nested vectored interrupt controller (NVIC)

3.2.1 Interrupt priority levels

This device supports four priority levels for interrupts. Therefore, in the NVIC, each source in the IPR registers contains two bits. For example, IPR0 is shown below:

```
R            W
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
IRQ3 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
IRQ2 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
IRQ1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
IRQ0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
```

3.2.2 Non-maskable interrupt

The non-maskable interrupt request to the NVIC is controlled by the external NMI signal. The pin the NMI signal is multiplexed on, must be configured for the NMI function to generate the non-maskable interrupt request.

3.2.3 Interrupt channel assignments

The interrupt vector assignments are defined in the following table.

- Vector number — the value stored on the stack when an interrupt is serviced.
- IRQ number — non-core interrupt source count, which is the vector number minus 16.

The IRQ number is used within ARM's NVIC documentation.
NOTE
The NVIC wake-up sources in the following table support only down to VLPS.

<table>
<thead>
<tr>
<th>Address</th>
<th>Vector</th>
<th>IRQ¹</th>
<th>NVIC IPR register number²</th>
<th>Source module</th>
<th>Source description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0000_0000</td>
<td>0</td>
<td>—</td>
<td>—</td>
<td>ARM core</td>
<td>Initial stack pointer</td>
</tr>
<tr>
<td>0x0000_0004</td>
<td>1</td>
<td>—</td>
<td>—</td>
<td>ARM core</td>
<td>Initial program counter</td>
</tr>
<tr>
<td>0x0000_0008</td>
<td>2</td>
<td>—</td>
<td>—</td>
<td>ARM core</td>
<td>Non-maskable interrupt (NMI)</td>
</tr>
<tr>
<td>0x0000_000C</td>
<td>3</td>
<td>—</td>
<td>—</td>
<td>ARM core</td>
<td>Hard fault</td>
</tr>
<tr>
<td>0x0000_0010</td>
<td>4</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>0x0000_0014</td>
<td>5</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>0x0000_0018</td>
<td>6</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>0x0000_001C</td>
<td>7</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>0x0000_0020</td>
<td>8</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>0x0000_0024</td>
<td>9</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>0x0000_0028</td>
<td>10</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>0x0000_002C</td>
<td>11</td>
<td>—</td>
<td>—</td>
<td>ARM core</td>
<td>Supervisor call (SVCall)</td>
</tr>
<tr>
<td>0x0000_0030</td>
<td>12</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>0x0000_0034</td>
<td>13</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>0x0000_0038</td>
<td>14</td>
<td>—</td>
<td>—</td>
<td>ARM core</td>
<td>Pendable request for system service (PendableSrvReq)</td>
</tr>
<tr>
<td>0x0000_003C</td>
<td>15</td>
<td>—</td>
<td>—</td>
<td>ARM core</td>
<td>System tick timer (SysTick)</td>
</tr>
<tr>
<td>0x0000_0040</td>
<td>16</td>
<td>0</td>
<td>0</td>
<td>DMA</td>
<td>DMA channel 0 transfer complete and error</td>
</tr>
<tr>
<td>0x0000_0044</td>
<td>17</td>
<td>1</td>
<td>0</td>
<td>DMA</td>
<td>DMA channel 1 transfer complete and error</td>
</tr>
<tr>
<td>0x0000_0048</td>
<td>18</td>
<td>2</td>
<td>0</td>
<td>DMA</td>
<td>DMA channel 2 transfer complete and error</td>
</tr>
<tr>
<td>0x0000_004C</td>
<td>19</td>
<td>3</td>
<td>0</td>
<td>DMA</td>
<td>DMA channel 3 transfer complete and error</td>
</tr>
<tr>
<td>0x0000_0050</td>
<td>20</td>
<td>4</td>
<td>1</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>0x0000_0054</td>
<td>21</td>
<td>5</td>
<td>1</td>
<td>FTFA</td>
<td>Command complete and read collision</td>
</tr>
<tr>
<td>0x0000_0058</td>
<td>22</td>
<td>6</td>
<td>1</td>
<td>PMC</td>
<td>Low-voltage detect, low-voltage warning</td>
</tr>
<tr>
<td>0x0000_005C</td>
<td>23</td>
<td>7</td>
<td>1</td>
<td>LLWU</td>
<td>Low Leakage Wakeup</td>
</tr>
<tr>
<td>0x0000_0060</td>
<td>24</td>
<td>8</td>
<td>2</td>
<td>I²C0</td>
<td>Status and Timeout and wakeup flags</td>
</tr>
<tr>
<td>0x0000_0064</td>
<td>25</td>
<td>9</td>
<td>2</td>
<td>I²C1</td>
<td>Status and Timeout and wakeup flags</td>
</tr>
<tr>
<td>0x0000_0068</td>
<td>26</td>
<td>10</td>
<td>2</td>
<td>SPI0</td>
<td>Single interrupt vector for all sources</td>
</tr>
<tr>
<td>0x0000_006C</td>
<td>27</td>
<td>11</td>
<td>2</td>
<td>SPI1</td>
<td>Single interrupt vector for all sources</td>
</tr>
<tr>
<td>0x0000_0070</td>
<td>28</td>
<td>12</td>
<td>3</td>
<td>LPUART0</td>
<td>Status and error</td>
</tr>
<tr>
<td>0x0000_0074</td>
<td>29</td>
<td>13</td>
<td>3</td>
<td>LPUART1</td>
<td>Status and error</td>
</tr>
<tr>
<td>0x0000_0078</td>
<td>30</td>
<td>14</td>
<td>3</td>
<td>UART2 or FlexIO</td>
<td>Status and error</td>
</tr>
</tbody>
</table>

Table continues on the next page...
Table 3-2. Interrupt vector assignments (continued)

<table>
<thead>
<tr>
<th>Address</th>
<th>Vector</th>
<th>IRQ</th>
<th>NVIC IPR register number</th>
<th>Source module</th>
<th>Source description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0000_007C</td>
<td>31</td>
<td>15</td>
<td>3</td>
<td>ADC0</td>
<td>Conversion complete</td>
</tr>
<tr>
<td>0x0000_0080</td>
<td>32</td>
<td>16</td>
<td>4</td>
<td>CMP0</td>
<td>Rising or falling edge of comparator output</td>
</tr>
<tr>
<td>0x0000_0084</td>
<td>33</td>
<td>17</td>
<td>4</td>
<td>TPM0</td>
<td>Overflow or channel interrupt</td>
</tr>
<tr>
<td>0x0000_0088</td>
<td>34</td>
<td>18</td>
<td>4</td>
<td>TPM1</td>
<td>Overflow or channel interrupt</td>
</tr>
<tr>
<td>0x0000_008C</td>
<td>35</td>
<td>19</td>
<td>4</td>
<td>TPM2</td>
<td>Overflow or channel interrupt</td>
</tr>
<tr>
<td>0x0000_0090</td>
<td>36</td>
<td>20</td>
<td>5</td>
<td>RTC</td>
<td>Alarm interrupt</td>
</tr>
<tr>
<td>0x0000_0094</td>
<td>37</td>
<td>21</td>
<td>5</td>
<td>RTC</td>
<td>Seconds interrupt</td>
</tr>
<tr>
<td>0x0000_0098</td>
<td>38</td>
<td>22</td>
<td>5</td>
<td>PIT</td>
<td>Single interrupt vector for all channels</td>
</tr>
<tr>
<td>0x0000_009C</td>
<td>39</td>
<td>23</td>
<td>5</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>0x0000_00A0</td>
<td>40</td>
<td>24</td>
<td>6</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>0x0000_00A4</td>
<td>41</td>
<td>25</td>
<td>6</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>0x0000_00A8</td>
<td>42</td>
<td>26</td>
<td>6</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>0x0000_00AC</td>
<td>43</td>
<td>27</td>
<td>6</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>0x0000_00B0</td>
<td>44</td>
<td>28</td>
<td>7</td>
<td>LPTMR0</td>
<td>LP Timer compare match</td>
</tr>
<tr>
<td>0x0000_00B4</td>
<td>45</td>
<td>29</td>
<td>7</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>0x0000_00B8</td>
<td>46</td>
<td>30</td>
<td>7</td>
<td>Port control module</td>
<td>Pin detect (Port A)</td>
</tr>
<tr>
<td>0x0000_00BC</td>
<td>47</td>
<td>31</td>
<td>7</td>
<td>Port control module</td>
<td>Pin detect (Single interrupt vector for Port B, Port C, Port D, and Port E)</td>
</tr>
</tbody>
</table>

1. Indicates the NVIC's interrupt source number.
2. Indicates the NVIC's IPR register number used for this IRQ. The equation to calculate this value is: IRQ div 4.

3.2.3.1 Determining the bitfield and register location for configuring a particular interrupt

Suppose you need to configure the SPI0 interrupt. The following table is an excerpt of the SPI0 row from Interrupt priority levels.

Table 3-3. Interrupt vector assignments

<table>
<thead>
<tr>
<th>Address</th>
<th>Vector</th>
<th>IRQ</th>
<th>NVIC IPR register number</th>
<th>Source module</th>
<th>Source description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0000_0068</td>
<td>26</td>
<td>10</td>
<td>2</td>
<td>SPI0</td>
<td>Single interrupt vector for all sources</td>
</tr>
</tbody>
</table>

1. Indicates the NVIC's interrupt source number.
2. Indicates the NVIC's IPR register number used for this IRQ. The equation to calculate this value is: IRQ div 4.

- The NVIC registers you would use to configure the interrupt are:
• NVICIPR2
• To determine the particular IRQ’s field location within these particular registers:
  • NVICIPR2 field starting location = 8 * (IRQ mod 4) + 6 = 22

Since the NVICIPR fields are 2-bit wide (4 priority levels), the NVICIPR2 field range is 22–23.

Therefore, the following field locations are used to configure the SPI0 interrupts:
• NVICIPR2[23:22]

3.3 AWIC introduction

The primary function of the AWIC block is to detect asynchronous wake-up events in stop modes and signal to clock control logic to resume system clocking. After clock restart, the NVIC observes the pending interrupt and performs the normal interrupt or event processing.

3.3.1 Wake-up sources

The device uses the following internal and external inputs to the AWIC module.

<table>
<thead>
<tr>
<th>Wake-up source</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Available system resets</td>
<td>RESET pin with filter mode disabled or enabled when LPO is its clock source, COP when its clock source is enabled. COP can also work when its clock source is enabled during STOP mode.</td>
</tr>
<tr>
<td>Low-voltage detect</td>
<td>Power management controller—functional in Stop mode</td>
</tr>
<tr>
<td>Low-voltage warning</td>
<td>Power management controller—functional in Stop mode</td>
</tr>
<tr>
<td>Pin interrupts</td>
<td>Port control module—any enabled pin interrupt is capable of waking the system</td>
</tr>
<tr>
<td>ADC</td>
<td>The ADC is functional when using internal clock source or external crystal clock</td>
</tr>
<tr>
<td>CMP0</td>
<td>Interrupt in normal or trigger mode</td>
</tr>
<tr>
<td>I²C</td>
<td>Address match wakeup</td>
</tr>
<tr>
<td>LPUART0, LPUART1</td>
<td>Any enabled interrupt can be a source as long as the module remains clocked</td>
</tr>
<tr>
<td>UART2</td>
<td>Active edge on RXD</td>
</tr>
<tr>
<td>RTC</td>
<td>Alarm or seconds interrupt</td>
</tr>
<tr>
<td>NMI</td>
<td>NMI pin</td>
</tr>
<tr>
<td>TPMx</td>
<td>Any enabled interrupt can be a source as long as the module remains clocked</td>
</tr>
<tr>
<td>LPTMR</td>
<td>Any enabled interrupt can be a source as long as the module remains clocked</td>
</tr>
<tr>
<td>SPIx</td>
<td>Slave mode interrupt</td>
</tr>
<tr>
<td>FlexIO</td>
<td>Any enabled interrupt can be a source as long as the module remains clocked</td>
</tr>
</tbody>
</table>
Chapter 4
Memory Map

4.1 Introduction
This device contains various memories and memory-mapped peripherals which are located in a 4 GB memory space.

This chapter describes the memory and peripheral locations within that memory space.

4.2 System memory map
The table found here shows the high-level device memory map.

<table>
<thead>
<tr>
<th>System 32-bit address range</th>
<th>Destination slave</th>
<th>Access</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0000_0000–0x07FF_FFFF</td>
<td>Program flash and read-only data</td>
<td>All masters</td>
</tr>
<tr>
<td></td>
<td>(Includes exception vectors in first 192 bytes)</td>
<td></td>
</tr>
<tr>
<td>0x0800_0000–0x1BFF_FFFF</td>
<td>Reserved</td>
<td>—</td>
</tr>
<tr>
<td>0x1C00_0000 – 0x1C00_3FFF</td>
<td>Boot ROM</td>
<td>Cortex-M0+ core</td>
</tr>
<tr>
<td>0x1C00_4000 – 0x1FFF_EFFF</td>
<td>Reserved</td>
<td>—</td>
</tr>
<tr>
<td>0x1FFF_F000–0x1FFF_FFFF</td>
<td>SRAM_L: Lower SRAM</td>
<td>All masters</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x2000_0000–0x2000_2FFF</td>
<td>SRAM_U: Upper SRAM</td>
<td>All masters</td>
</tr>
<tr>
<td>0x2000_3000–0x3FFF_FFFF</td>
<td>Reserved</td>
<td>—</td>
</tr>
<tr>
<td>0x4000_0000–0x4007_FFFF</td>
<td>AIPS Peripherals</td>
<td>Cortex-M0+ core &amp; DMA</td>
</tr>
<tr>
<td>0x4008_0000–0x400F_EFFF</td>
<td>Reserved</td>
<td>—</td>
</tr>
<tr>
<td>0x400F_F000–0x400F_FFFF</td>
<td>General-purpose input/output (GPIO)</td>
<td>Cortex-M0+ core &amp; DMA</td>
</tr>
<tr>
<td>0x4010_0000–0x43FF_FFFF</td>
<td>Reserved</td>
<td>—</td>
</tr>
<tr>
<td>0x4400_0000–0x5FFF_FFFF</td>
<td>Bit Manipulation Engine (BME) access to AIPS Peripherals for slots 0-127</td>
<td>Cortex-M0+ core</td>
</tr>
<tr>
<td>0x6000_0000–0xDFFF_FFFF</td>
<td>Reserved</td>
<td>—</td>
</tr>
</tbody>
</table>

Table continues on the next page...
### Table 4-1. System memory map (continued)

<table>
<thead>
<tr>
<th>System 32-bit address range</th>
<th>Destination slave</th>
<th>Access</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xE000_0000–0xE00F_FFFF</td>
<td>Private Peripherals</td>
<td>Cortex-M0+ core</td>
</tr>
<tr>
<td>0xE010_0000–0xE0FF_FFFF</td>
<td>Reserved</td>
<td>–</td>
</tr>
<tr>
<td>0xF000_0000–0xF000_0FFF</td>
<td>Micro Trace Buffer (MTB) registers</td>
<td>Cortex-M0+ core</td>
</tr>
<tr>
<td>0xF000_1000–0xF000_1FFF</td>
<td>MTB Data Watchpoint and Trace (MTBDWT) registers</td>
<td>Cortex-M0+ core</td>
</tr>
<tr>
<td>0xF000_2000–0xF000_2FFF</td>
<td>ROM table</td>
<td>Cortex-M0+ core</td>
</tr>
<tr>
<td>0xF000_3000–0xF000_3FFF</td>
<td>Miscellaneous Control Module (MCM)</td>
<td>Cortex-M0+ core</td>
</tr>
<tr>
<td>0xF800_0000–0xFFFF_FFFF</td>
<td>IOPORT: GPIO (single cycle)</td>
<td>Cortex-M0+ core</td>
</tr>
</tbody>
</table>

1. The program flash always begins at 0x0000_0000 but the end of implemented flash varies depending on the amount of flash implemented for a particular device. See Flash memory for details.
2. This range varies depending on SRAM sizes. See SRAM sizes for details.
3. Includes BME operations to GPIO at slot 15 (based at 0x4000_F000).

### 4.3 Bit Manipulation Engine

The Bit Manipulation Engine (BME) provides hardware support for atomic read-modify-write memory operations to the peripheral address space.

By combining the basic load and store instruction support in the Cortex-M instruction set architecture with the concept of decorated storage provided by the BME, the resulting implementation provides a robust and efficient read-modify-write capability to this class of ultra low-end microcontrollers. See the Bit Manipulation Engine Block Guide (BME) for a detailed description of BME functionality.

### 4.4 Peripheral bridge (AIPS-Lite) memory map

The peripheral memory map is accessible via one slave port on the crossbar in the 0x4000_0000–0x400F_FFFF region. The device implements one peripheral bridge that defines a 1024 KB address space.

The three regions associated with this space are:
- A 128 KB region, partitioned as 32 spaces, each 4 KB in size and reserved for on-platform peripheral devices. The AIPS controller generates unique module enables for all 32 spaces.
• A 384 KB region, partitioned as 96 spaces, each 4 KB in size and reserved for off-platform modules. The AIPS controller generates unique module enables for all 96 spaces.

• The last slot is a 4 KB region beginning at 0x400F_F000 for accessing the GPIO module. The GPIO slot (slot 128) is an alias of slot 15. This block is also directly interfaced to the core and provides direct access without incurring wait states associated with accesses via the AIPS controller.

Modules that are disabled via their clock gate control bits in the SIM registers disable the associated AIPS slots. Access to any address within an unimplemented or disabled peripheral bridge slot results in a transfer error termination.

For programming model accesses via the peripheral bridges, there is generally only a small range within the 4 KB slots that is implemented. Accessing an address that is not implemented in the peripheral results in a transfer error termination.

### 4.4.1 Peripheral bridge (AIPS-Lite) memory map

#### Table 4-2. Peripheral bridge 0 slot assignments

<table>
<thead>
<tr>
<th>System 32-bit base address</th>
<th>Slot number</th>
<th>Module</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x4000_0000</td>
<td>0</td>
<td>—</td>
</tr>
<tr>
<td>0x4000_1000</td>
<td>1</td>
<td>—</td>
</tr>
<tr>
<td>0x4000_2000</td>
<td>2</td>
<td>—</td>
</tr>
<tr>
<td>0x4000_3000</td>
<td>3</td>
<td>—</td>
</tr>
<tr>
<td>0x4000_4000</td>
<td>4</td>
<td>—</td>
</tr>
<tr>
<td>0x4000_5000</td>
<td>5</td>
<td>—</td>
</tr>
<tr>
<td>0x4000_6000</td>
<td>6</td>
<td>—</td>
</tr>
<tr>
<td>0x4000_7000</td>
<td>7</td>
<td>—</td>
</tr>
<tr>
<td>0x4000_8000</td>
<td>8</td>
<td>DMA controller</td>
</tr>
<tr>
<td>0x4000_9000</td>
<td>9</td>
<td>—</td>
</tr>
<tr>
<td>0x4000_A000</td>
<td>10</td>
<td>—</td>
</tr>
<tr>
<td>0x4000_B000</td>
<td>11</td>
<td>—</td>
</tr>
<tr>
<td>0x4000_C000</td>
<td>12</td>
<td>—</td>
</tr>
<tr>
<td>0x4000_D000</td>
<td>13</td>
<td>—</td>
</tr>
<tr>
<td>0x4000_E000</td>
<td>14</td>
<td>—</td>
</tr>
<tr>
<td>0x4000_F000</td>
<td>15</td>
<td>GPIO controller (aliased to 0x400F_F000)</td>
</tr>
<tr>
<td>0x4001_0000</td>
<td>16</td>
<td>—</td>
</tr>
<tr>
<td>0x4001_1000</td>
<td>17</td>
<td>—</td>
</tr>
<tr>
<td>0x4001_2000</td>
<td>18</td>
<td>—</td>
</tr>
<tr>
<td>0x4001_3000</td>
<td>19</td>
<td>—</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
### Table 4-2. Peripheral bridge 0 slot assignments (continued)

<table>
<thead>
<tr>
<th>System 32-bit base address</th>
<th>Slot number</th>
<th>Module</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x4001_4000</td>
<td>20</td>
<td>—</td>
</tr>
<tr>
<td>0x4001_5000</td>
<td>21</td>
<td>—</td>
</tr>
<tr>
<td>0x4001_6000</td>
<td>22</td>
<td>—</td>
</tr>
<tr>
<td>0x4001_7000</td>
<td>23</td>
<td>—</td>
</tr>
<tr>
<td>0x4001_8000</td>
<td>24</td>
<td>—</td>
</tr>
<tr>
<td>0x4001_9000</td>
<td>25</td>
<td>—</td>
</tr>
<tr>
<td>0x4001_A000</td>
<td>26</td>
<td>—</td>
</tr>
<tr>
<td>0x4001_B000</td>
<td>27</td>
<td>—</td>
</tr>
<tr>
<td>0x4001_C000</td>
<td>28</td>
<td>—</td>
</tr>
<tr>
<td>0x4001_D000</td>
<td>29</td>
<td>—</td>
</tr>
<tr>
<td>0x4001_E000</td>
<td>30</td>
<td>—</td>
</tr>
<tr>
<td>0x4001_F000</td>
<td>31</td>
<td>—</td>
</tr>
<tr>
<td>0x4002_0000</td>
<td>32</td>
<td>Flash memory</td>
</tr>
<tr>
<td>0x4002_1000</td>
<td>33</td>
<td>DMA channel multiplexer 0</td>
</tr>
<tr>
<td>0x4002_2000</td>
<td>34</td>
<td>—</td>
</tr>
<tr>
<td>0x4002_3000</td>
<td>35</td>
<td>—</td>
</tr>
<tr>
<td>0x4002_4000</td>
<td>36</td>
<td>—</td>
</tr>
<tr>
<td>0x4002_5000</td>
<td>37</td>
<td>—</td>
</tr>
<tr>
<td>0x4002_6000</td>
<td>38</td>
<td>—</td>
</tr>
<tr>
<td>0x4002_7000</td>
<td>39</td>
<td>—</td>
</tr>
<tr>
<td>0x4002_8000</td>
<td>40</td>
<td>—</td>
</tr>
<tr>
<td>0x4002_9000</td>
<td>41</td>
<td>—</td>
</tr>
<tr>
<td>0x4002_A000</td>
<td>42</td>
<td>—</td>
</tr>
<tr>
<td>0x4002_B000</td>
<td>43</td>
<td>—</td>
</tr>
<tr>
<td>0x4002_C000</td>
<td>44</td>
<td>—</td>
</tr>
<tr>
<td>0x4002_D000</td>
<td>45</td>
<td>—</td>
</tr>
<tr>
<td>0x4002_E000</td>
<td>46</td>
<td>—</td>
</tr>
<tr>
<td>0x4002_F000</td>
<td>47</td>
<td>—</td>
</tr>
<tr>
<td>0x4003_0000</td>
<td>48</td>
<td>—</td>
</tr>
<tr>
<td>0x4003_1000</td>
<td>49</td>
<td>—</td>
</tr>
<tr>
<td>0x4003_2000</td>
<td>50</td>
<td>CRC32</td>
</tr>
<tr>
<td>0x4003_3000</td>
<td>51</td>
<td>—</td>
</tr>
<tr>
<td>0x4003_4000</td>
<td>52</td>
<td>—</td>
</tr>
<tr>
<td>0x4003_5000</td>
<td>53</td>
<td>—</td>
</tr>
<tr>
<td>0x4003_6000</td>
<td>54</td>
<td>—</td>
</tr>
<tr>
<td>0x4003_7000</td>
<td>55</td>
<td>Periodic interrupt timers (PIT)</td>
</tr>
<tr>
<td>0x4003_8000</td>
<td>56</td>
<td>Timer/PWM (LPTPM) 0</td>
</tr>
<tr>
<td>0x4003_9000</td>
<td>57</td>
<td>Timer/PWM (LPTPM) 1</td>
</tr>
<tr>
<td>0x4003_A000</td>
<td>58</td>
<td>Timer/PWM (LPTPM) 2</td>
</tr>
</tbody>
</table>

*(Table continues on the next page...)*
Table 4-2. Peripheral bridge 0 slot assignments (continued)

<table>
<thead>
<tr>
<th>System 32-bit base address</th>
<th>Slot number</th>
<th>Module</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x4003_B000</td>
<td>59</td>
<td>Analog-to-digital converter 0(ADC0)</td>
</tr>
<tr>
<td>0x4003_C000</td>
<td>60</td>
<td>—</td>
</tr>
<tr>
<td>0x4003_D000</td>
<td>61</td>
<td>Real Time Clock (RTC)</td>
</tr>
<tr>
<td>0x4003_E000</td>
<td>62</td>
<td>—</td>
</tr>
<tr>
<td>0x4003_F000</td>
<td>63</td>
<td>—</td>
</tr>
<tr>
<td>0x4004_0000</td>
<td>64</td>
<td>Low-power timer (LPTMR)</td>
</tr>
<tr>
<td>0x4004_1000</td>
<td>65</td>
<td>System register file</td>
</tr>
<tr>
<td>0x4004_2000</td>
<td>66</td>
<td>—</td>
</tr>
<tr>
<td>0x4004_3000</td>
<td>67</td>
<td>—</td>
</tr>
<tr>
<td>0x4004_4000</td>
<td>68</td>
<td>—</td>
</tr>
<tr>
<td>0x4004_5000</td>
<td>69</td>
<td>—</td>
</tr>
<tr>
<td>0x4004_6000</td>
<td>70</td>
<td>—</td>
</tr>
<tr>
<td>0x4004_7000</td>
<td>71</td>
<td>SIM low-power logic</td>
</tr>
<tr>
<td>0x4004_8000</td>
<td>72</td>
<td>System integration module (SIM)</td>
</tr>
<tr>
<td>0x4004_9000</td>
<td>73</td>
<td>Port A multiplexing control</td>
</tr>
<tr>
<td>0x4004_A000</td>
<td>74</td>
<td>Port B multiplexing control</td>
</tr>
<tr>
<td>0x4004_B000</td>
<td>75</td>
<td>Port C multiplexing control</td>
</tr>
<tr>
<td>0x4004_C000</td>
<td>76</td>
<td>Port D multiplexing control</td>
</tr>
<tr>
<td>0x4004_D000</td>
<td>77</td>
<td>Port E multiplexing control</td>
</tr>
<tr>
<td>0x4004_E000</td>
<td>78</td>
<td>—</td>
</tr>
<tr>
<td>0x4004_F000</td>
<td>79</td>
<td>—</td>
</tr>
<tr>
<td>0x4005_0000</td>
<td>80</td>
<td>—</td>
</tr>
<tr>
<td>0x4005_1000</td>
<td>81</td>
<td>—</td>
</tr>
<tr>
<td>0x4005_2000</td>
<td>82</td>
<td>—</td>
</tr>
<tr>
<td>0x4005_3000</td>
<td>83</td>
<td>—</td>
</tr>
<tr>
<td>0x4005_4000</td>
<td>84</td>
<td>LPUART0</td>
</tr>
<tr>
<td>0x4005_5000</td>
<td>85</td>
<td>LPUART1</td>
</tr>
<tr>
<td>0x4005_6000</td>
<td>86</td>
<td>—</td>
</tr>
<tr>
<td>0x4005_7000</td>
<td>87</td>
<td>—</td>
</tr>
<tr>
<td>0x4005_8000</td>
<td>88</td>
<td>—</td>
</tr>
<tr>
<td>0x4005_9000</td>
<td>89</td>
<td>—</td>
</tr>
<tr>
<td>0x4005_A000</td>
<td>90</td>
<td>—</td>
</tr>
<tr>
<td>0x4005_B000</td>
<td>91</td>
<td>—</td>
</tr>
<tr>
<td>0x4005_C000</td>
<td>92</td>
<td>—</td>
</tr>
<tr>
<td>0x4005_D000</td>
<td>93</td>
<td>—</td>
</tr>
<tr>
<td>0x4005_E000</td>
<td>94</td>
<td>—</td>
</tr>
<tr>
<td>0x4005_F000</td>
<td>95</td>
<td>FlexIO</td>
</tr>
<tr>
<td>0x4006_0000</td>
<td>96</td>
<td>—</td>
</tr>
<tr>
<td>0x4006_1000</td>
<td>97</td>
<td>—</td>
</tr>
</tbody>
</table>

Table continues on the next page...
<table>
<thead>
<tr>
<th>System 32-bit base address</th>
<th>Slot number</th>
<th>Module</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x4006_2000</td>
<td>98</td>
<td>—</td>
</tr>
<tr>
<td>0x4006_3000</td>
<td>99</td>
<td>—</td>
</tr>
<tr>
<td>0x4006_4000</td>
<td>100</td>
<td>Multi-purpose clock Generator Lite (MCG_Lite)</td>
</tr>
<tr>
<td>0x4006_5000</td>
<td>101</td>
<td>System oscillator (OSC)</td>
</tr>
<tr>
<td>0x4006_6000</td>
<td>102</td>
<td>I²C0</td>
</tr>
<tr>
<td>0x4006_7000</td>
<td>103</td>
<td>I²C1</td>
</tr>
<tr>
<td>0x4006_8000</td>
<td>104</td>
<td>—</td>
</tr>
<tr>
<td>0x4006_9000</td>
<td>105</td>
<td>—</td>
</tr>
<tr>
<td>0x4006_A000</td>
<td>106</td>
<td>—</td>
</tr>
<tr>
<td>0x4006_B000</td>
<td>107</td>
<td>—</td>
</tr>
<tr>
<td>0x4006_C000</td>
<td>108</td>
<td>UART2</td>
</tr>
<tr>
<td>0x4006_D000</td>
<td>109</td>
<td>—</td>
</tr>
<tr>
<td>0x4006_E000</td>
<td>110</td>
<td>—</td>
</tr>
<tr>
<td>0x4006_F000</td>
<td>111</td>
<td>—</td>
</tr>
<tr>
<td>0x4007_0000</td>
<td>112</td>
<td>—</td>
</tr>
<tr>
<td>0x4007_1000</td>
<td>113</td>
<td>—</td>
</tr>
<tr>
<td>0x4007_2000</td>
<td>114</td>
<td>—</td>
</tr>
<tr>
<td>0x4007_3000</td>
<td>115</td>
<td>Analog comparator (CMP) / 6-bit digital-to-analog converter (DAC)</td>
</tr>
<tr>
<td>0x4007_4000</td>
<td>116</td>
<td>Voltage reference (VREF)</td>
</tr>
<tr>
<td>0x4007_5000</td>
<td>117</td>
<td>—</td>
</tr>
<tr>
<td>0x4007_6000</td>
<td>118</td>
<td>SPI0</td>
</tr>
<tr>
<td>0x4007_7000</td>
<td>119</td>
<td>SPI1</td>
</tr>
<tr>
<td>0x4007_8000</td>
<td>120</td>
<td>—</td>
</tr>
<tr>
<td>0x4007_9000</td>
<td>121</td>
<td>—</td>
</tr>
<tr>
<td>0x4007_A000</td>
<td>122</td>
<td>—</td>
</tr>
<tr>
<td>0x4007_B000</td>
<td>123</td>
<td>—</td>
</tr>
<tr>
<td>0x4007_C000</td>
<td>124</td>
<td>Low-leakage wakeup unit (LLWU)</td>
</tr>
<tr>
<td>0x4007_D000</td>
<td>125</td>
<td>Power management controller (PMC)</td>
</tr>
<tr>
<td>0x4007_E000</td>
<td>126</td>
<td>System mode controller (SMC)</td>
</tr>
<tr>
<td>0x4007_F000</td>
<td>127</td>
<td>Reset control module (RCM)</td>
</tr>
<tr>
<td>0x400F_F000</td>
<td>128</td>
<td>GPIO controller</td>
</tr>
</tbody>
</table>
4.5 Intermuption

4.5.1 Interrupt priority levels

This device supports four priority levels for interrupts. Therefore, in the NVIC, each source in the IPR registers contains two bits. For example, IPR0 is shown below:

| R | W | IRQ3 | 0 | 0 | 0 | 0 | 0 | IRQ2 | 0 | 0 | 0 | 0 | 0 | IRQ1 | 0 | 0 | 0 | 0 | 0 | IRQ0 | 0 | 0 | 0 | 0 | 0 |

4.5.2 Non-maskable interrupt

The non-maskable interrupt request to the NVIC is controlled by the external NMI signal. The pin the NMI signal is multiplexed on, must be configured for the NMI function to generate the non-maskable interrupt request.

4.5.3 Interrupt channel assignments

The interrupt vector assignments are defined in the following table.

- Vector number — the value stored on the stack when an interrupt is serviced.
- IRQ number — non-core interrupt source count, which is the vector number minus 16.

The IRQ number is used within ARM’s NVIC documentation.

**NOTE**

The NVIC wake-up sources in the following table support only down to VLPS.

<table>
<thead>
<tr>
<th>Address</th>
<th>Vector</th>
<th>IRQ</th>
<th>NVIC</th>
<th>Source module</th>
<th>Source description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0000_0000</td>
<td>0</td>
<td>—</td>
<td>—</td>
<td>ARM core</td>
<td>Initial stack pointer</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
<table>
<thead>
<tr>
<th>Address</th>
<th>Vector</th>
<th>IRQ</th>
<th>NVIC IPR register number</th>
<th>Source module</th>
<th>Source description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0000_0004</td>
<td>1</td>
<td>—</td>
<td>—</td>
<td>ARM core</td>
<td>Initial program counter</td>
</tr>
<tr>
<td>0x0000_0008</td>
<td>2</td>
<td>—</td>
<td>—</td>
<td>ARM core</td>
<td>Non-maskable interrupt (NMI)</td>
</tr>
<tr>
<td>0x0000_000C</td>
<td>3</td>
<td>—</td>
<td>—</td>
<td>ARM core</td>
<td>Hard fault</td>
</tr>
<tr>
<td>0x0000_0010</td>
<td>4</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>0x0000_0014</td>
<td>5</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>0x0000_0018</td>
<td>6</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>0x0000_001C</td>
<td>7</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>0x0000_0020</td>
<td>8</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>0x0000_0024</td>
<td>9</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>0x0000_0028</td>
<td>10</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>0x0000_002C</td>
<td>11</td>
<td>—</td>
<td>—</td>
<td>ARM core</td>
<td>Supervisor call (SVCall)</td>
</tr>
<tr>
<td>0x0000_0030</td>
<td>12</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>0x0000_0034</td>
<td>13</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>0x0000_0038</td>
<td>14</td>
<td>—</td>
<td>—</td>
<td>ARM core</td>
<td>Pendable request for system service (PendableSrvReq)</td>
</tr>
<tr>
<td>0x0000_003C</td>
<td>15</td>
<td>—</td>
<td>—</td>
<td>ARM core</td>
<td>System tick timer (SysTick)</td>
</tr>
</tbody>
</table>

### Non-Core Vectors

<table>
<thead>
<tr>
<th>Address</th>
<th>Vector</th>
<th>IRQ</th>
<th>NVIC IPR register number</th>
<th>Source module</th>
<th>Source description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0000_0040</td>
<td>16</td>
<td>0</td>
<td>0</td>
<td>DMA</td>
<td>DMA channel 0 transfer complete and error</td>
</tr>
<tr>
<td>0x0000_0044</td>
<td>17</td>
<td>1</td>
<td>0</td>
<td>DMA</td>
<td>DMA channel 1 transfer complete and error</td>
</tr>
<tr>
<td>0x0000_0048</td>
<td>18</td>
<td>2</td>
<td>0</td>
<td>DMA</td>
<td>DMA channel 2 transfer complete and error</td>
</tr>
<tr>
<td>0x0000_004C</td>
<td>19</td>
<td>3</td>
<td>0</td>
<td>DMA</td>
<td>DMA channel 3 transfer complete and error</td>
</tr>
<tr>
<td>0x0000_0050</td>
<td>20</td>
<td>4</td>
<td>1</td>
<td>FTFA</td>
<td>Command complete and read collision</td>
</tr>
<tr>
<td>0x0000_0054</td>
<td>21</td>
<td>5</td>
<td>1</td>
<td>PMC</td>
<td>Low-voltage detect, low-voltage warning</td>
</tr>
<tr>
<td>0x0000_0058</td>
<td>22</td>
<td>6</td>
<td>1</td>
<td>LLWU</td>
<td>Low Leakage Wakeup</td>
</tr>
<tr>
<td>0x0000_0060</td>
<td>24</td>
<td>8</td>
<td>2</td>
<td>i2C0</td>
<td>Status and Timeout and wakeup flags</td>
</tr>
<tr>
<td>0x0000_0064</td>
<td>25</td>
<td>9</td>
<td>2</td>
<td>i2C1</td>
<td>Status and Timeout and wakeup flags</td>
</tr>
<tr>
<td>0x0000_0068</td>
<td>26</td>
<td>10</td>
<td>2</td>
<td>SPI0</td>
<td>Single interrupt vector for all sources</td>
</tr>
<tr>
<td>0x0000_006C</td>
<td>27</td>
<td>11</td>
<td>2</td>
<td>SPI1</td>
<td>Single interrupt vector for all sources</td>
</tr>
<tr>
<td>0x0000_0070</td>
<td>28</td>
<td>12</td>
<td>3</td>
<td>LPUART0</td>
<td>Status and error</td>
</tr>
<tr>
<td>0x0000_0074</td>
<td>29</td>
<td>13</td>
<td>3</td>
<td>LPUART1</td>
<td>Status and error</td>
</tr>
<tr>
<td>0x0000_0078</td>
<td>30</td>
<td>14</td>
<td>3</td>
<td>UART2 or FlexIO</td>
<td>Status and error</td>
</tr>
<tr>
<td>0x0000_007C</td>
<td>31</td>
<td>15</td>
<td>3</td>
<td>ADC0</td>
<td>Conversion complete</td>
</tr>
<tr>
<td>0x0000_0080</td>
<td>32</td>
<td>16</td>
<td>4</td>
<td>CMP0</td>
<td>Rising or falling edge of comparator output</td>
</tr>
<tr>
<td>0x0000_0084</td>
<td>33</td>
<td>17</td>
<td>4</td>
<td>TPM0</td>
<td>Overflow or channel interrupt</td>
</tr>
<tr>
<td>0x0000_0088</td>
<td>34</td>
<td>18</td>
<td>4</td>
<td>TPM1</td>
<td>Overflow or channel interrupt</td>
</tr>
<tr>
<td>0x0000_008C</td>
<td>35</td>
<td>19</td>
<td>4</td>
<td>TPM2</td>
<td>Overflow or channel interrupt</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
Table 4-4. Interrupt vector assignments (continued)

<table>
<thead>
<tr>
<th>Address</th>
<th>Vector</th>
<th>IRQ(^1)</th>
<th>NVIC IPR register number(^2)</th>
<th>Source module</th>
<th>Source description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0000_0090</td>
<td>36</td>
<td>20</td>
<td>5</td>
<td>RTC</td>
<td>Alarm interrupt</td>
</tr>
<tr>
<td>0x0000_0094</td>
<td>37</td>
<td>21</td>
<td>5</td>
<td>RTC</td>
<td>Seconds interrupt</td>
</tr>
<tr>
<td>0x0000_0098</td>
<td>38</td>
<td>22</td>
<td>5</td>
<td>PIT</td>
<td>Single interrupt vector for all channels</td>
</tr>
<tr>
<td>0x0000_009C</td>
<td>39</td>
<td>23</td>
<td>5</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>0x0000_00A0</td>
<td>40</td>
<td>24</td>
<td>6</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>0x0000_00A4</td>
<td>41</td>
<td>25</td>
<td>6</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>0x0000_00A8</td>
<td>42</td>
<td>26</td>
<td>6</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>0x0000_00AC</td>
<td>43</td>
<td>27</td>
<td>6</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>0x0000_00B0</td>
<td>44</td>
<td>28</td>
<td>7</td>
<td>LPTMR0</td>
<td>LP Timer compare match</td>
</tr>
<tr>
<td>0x0000_00B4</td>
<td>45</td>
<td>29</td>
<td>7</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>0x0000_00B8</td>
<td>46</td>
<td>30</td>
<td>7</td>
<td>Port control module</td>
<td>Pin detect (Port A)</td>
</tr>
<tr>
<td>0x0000_00BC</td>
<td>47</td>
<td>31</td>
<td>7</td>
<td>Port control module</td>
<td>Pin detect (Single interrupt vector for Port B, Port C, Port D, and Port E)</td>
</tr>
</tbody>
</table>

1. Indicates the NVIC’s interrupt source number.
2. Indicates the NVIC’s IPR register number used for this IRQ. The equation to calculate this value is: IRQ div 4

4.6 SRAM sizes

This device contains SRAM which could be accessed by bus masters through the crossbar switch. The amount of SRAM for the devices covered in this document is shown in the following table.

Table 4-5. KL17 SRAM memory size

<table>
<thead>
<tr>
<th>Device</th>
<th>SRAM(KB)</th>
</tr>
</thead>
<tbody>
<tr>
<td>MKL17Z32VFM4(R)</td>
<td>8KB</td>
</tr>
<tr>
<td>MKL17Z64VFM4(R)</td>
<td>16KB</td>
</tr>
<tr>
<td>MKL17Z32VLH4(R)</td>
<td>8KB</td>
</tr>
<tr>
<td>MKL17Z64VLH4(R)</td>
<td>16KB</td>
</tr>
<tr>
<td>MKL17Z32VDA4(R)</td>
<td>8KB</td>
</tr>
<tr>
<td>MKL17Z64VDA4(R)</td>
<td>16KB</td>
</tr>
<tr>
<td>MKL17Z32VFT4(R)</td>
<td>8KB</td>
</tr>
<tr>
<td>MKL17Z64VFT4(R)</td>
<td>16KB</td>
</tr>
<tr>
<td>MKL17Z32VMP4(R)</td>
<td>6KB</td>
</tr>
<tr>
<td>MKL17Z64VMP4(R)</td>
<td>16KB</td>
</tr>
</tbody>
</table>
NOTE
The 48 QFN and 64 MAPBGA packages supporting MKLx7ZxxVFT4 and MKLx7ZxxVMP4 part numbers for this product are not yet available. However, these packages are included in Package Your Way program for Kinetis MCUs. Visit nxp.com/KPYW for more details.

4.7 Flash memory

The devices covered in this document contain 1 program flash block consisting of 1 KB sectors.

The amounts of flash memory for the devices covered in this document are:

<table>
<thead>
<tr>
<th>Part number</th>
<th>Program flash (KB)</th>
<th>Block 0 (P-Flash) address range</th>
</tr>
</thead>
<tbody>
<tr>
<td>MKL17Z32VFM4(R) MKL17Z32VDA4(R)</td>
<td>32KB</td>
<td>0x0000_0000 – 0x0000_7FFF</td>
</tr>
<tr>
<td>MKL17Z32VLH4(R) MKL17Z32VFT4(R)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>MKL17Z32VMP4(R)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>MKL17Z64VFM4(R) MKL17Z64VDA4(R)</td>
<td>64KB</td>
<td>0x0000_0000 – 0x0000_FFFF</td>
</tr>
<tr>
<td>MKL17Z64VLH4(R) MKL17Z64VFT4(R)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>MKL17Z64VMP4(R)</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

NOTE
The 48 QFN and 64 MAPBGA packages supporting MKLx7ZxxVFT4 and MKLx7ZxxVMP4 part numbers for this product are not yet available. However, these packages are included in Package Your Way program for Kinetis MCUs. Visit nxp.com/KPYW for more details.

4.8 System Register file

This device includes a 32-byte register file that is powered in all power modes.

Also, it retains contents during low-voltage detect (LVD) events and is only reset during a power-on reset.
Chapter 5
Clock Distribution

5.1 Introduction

This chapter presents the clock architecture for the device, the overview of the clocks and includes a terminology section.

The Cortex M0+ resides within a synchronous core platform, where the processor and bus masters, flash memory, and peripheral clocks can be configured independently. The clock distribution figure shows how clocks from the lite version of Multi Clock Generation (MCG-Lite) and OSC module are distributed to the microcontroller’s other function units. Some modules in the microcontroller have selectable clock input.

5.2 Programming model

The selection and multiplexing of system clock sources is controlled and programmed via the Clock Generation Module. The setting of clock dividers and module clock gating for the system are programmed via the SIM module. Refer to the MCG_Lite and SIM sections for detailed register and bit descriptions.

5.3 High-level device clocking diagram

The following system oscillator, MCG_Lite, and SIM module registers control the multiplexers, dividers, and clock gates shown in the following figure:

<table>
<thead>
<tr>
<th></th>
<th>OSC</th>
<th>MCG-Lite</th>
<th>SIM</th>
</tr>
</thead>
<tbody>
<tr>
<td>Multiplexers</td>
<td>MCG_Cx</td>
<td>MCG_Cx</td>
<td>SIM_SOPT1, SIM_SOPT2</td>
</tr>
<tr>
<td>Dividers</td>
<td>—</td>
<td>MCG_Cx</td>
<td>SIM_CLKDIVx</td>
</tr>
<tr>
<td>Clock gates</td>
<td>OSC_CR</td>
<td>MCG_C1</td>
<td>SIM_SCGCx</td>
</tr>
</tbody>
</table>
5.4 Clock definitions

The following table describes the clocks in the previous block diagram.

<table>
<thead>
<tr>
<th>Clock name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Core clock</td>
<td>MCGOUTCLK divided by OUTDIV1</td>
</tr>
<tr>
<td></td>
<td>Clocks the ARM Cortex-M0+ core.</td>
</tr>
<tr>
<td>Platform clock</td>
<td>MCGOUTCLK divided by OUTDIV1</td>
</tr>
<tr>
<td></td>
<td>Clocks the crossbar switch and NVIC.</td>
</tr>
<tr>
<td>System clock</td>
<td>MCGOUTCLK divided by OUTDIV1</td>
</tr>
<tr>
<td></td>
<td>Clocks the bus masters directly.</td>
</tr>
</tbody>
</table>

Table continues on the next page...
### Clock name

<table>
<thead>
<tr>
<th>Clock name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bus clock</td>
<td>System clock divided by OUTDIV4. Clocks the bus slaves and peripherals.</td>
</tr>
<tr>
<td>Flash clock</td>
<td>Flash memory clock</td>
</tr>
<tr>
<td>On this device, it is the same as Bus clock.</td>
<td></td>
</tr>
<tr>
<td>MCGOUTCLK</td>
<td>MCG_Lite output of either IRC48M, IRC8M, MCG_Lite’s external reference clock that sources the core, system, bus, and flash clock.</td>
</tr>
<tr>
<td>MCGIRCLK</td>
<td>IRC8M/2M internal reference clock divided by lirc_div2</td>
</tr>
<tr>
<td>MCGPCLK</td>
<td>MCG_Lite output of the fast (IRC48M) internal reference clock. This clock may clock some modules. In addition, this clock is used for LPUART0 and TPM modules</td>
</tr>
<tr>
<td>OSCCLK</td>
<td>System oscillator output of the internal oscillator or sourced directly from EXTAL. Used as MCG_Lite’s external reference clock.</td>
</tr>
<tr>
<td>OSCERCLK</td>
<td>System oscillator output sourced from OSCCLK that may clock some on-chip modules</td>
</tr>
<tr>
<td>OSC32KCLK</td>
<td>System oscillator 32 kHz output</td>
</tr>
<tr>
<td>ERCLK32K</td>
<td>Clock source for some modules that is chosen as OSC32KCLK or RTC_CLKIN or LPO</td>
</tr>
<tr>
<td>LPO</td>
<td>PMC 1 kHz output</td>
</tr>
</tbody>
</table>

### 5.4.1 Device clock summary

The following table provides more information regarding the on-chip clocks.

**Table 5-1. Clock summary**

<table>
<thead>
<tr>
<th>Clock name</th>
<th>Run mode clock frequency</th>
<th>VLPR mode clock frequency</th>
<th>Clock source</th>
<th>Clock is disabled when...</th>
</tr>
</thead>
<tbody>
<tr>
<td>MCGOUTCLK</td>
<td>Up to 48 MHz</td>
<td>Up to 8 MHz</td>
<td>MCG_Lite</td>
<td>In all stop modes except for partial stop modes.</td>
</tr>
<tr>
<td>MCGPCLK</td>
<td>Up to 48 MHz</td>
<td>N/A</td>
<td>MCG_Lite</td>
<td>MCG_Lite clock controls are not enabled and in all stop modes except for partial stop modes with MCG_MC[HIRCLPEN] cleared.</td>
</tr>
<tr>
<td>Core clock</td>
<td>Up to 48 MHz</td>
<td>Up to 4 MHz</td>
<td>MCGOUTCLK clock divider</td>
<td>In all wait and stop modes</td>
</tr>
<tr>
<td>Platform clock</td>
<td>Up to 48 MHz</td>
<td>Up to 4 MHz</td>
<td>MCGOUTCLK clock divider</td>
<td>In all stop modes</td>
</tr>
<tr>
<td>System clock</td>
<td>Up to 48 MHz</td>
<td>Up to 4 MHz</td>
<td>MCGOUTCLK clock divider</td>
<td>In all stop modes and Compute Operation</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
# Table 5-1. Clock summary (continued)

<table>
<thead>
<tr>
<th>Clock name</th>
<th>Run mode clock frequency</th>
<th>VLPR mode clock frequency</th>
<th>Clock source</th>
<th>Clock is disabled when...</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bus clock</td>
<td>Up to 24 MHz</td>
<td>Up to 1 MHz</td>
<td>MCGOUTCLK clock divider</td>
<td>In all stop modes except for partial STOP2 mode, and Compute Operation</td>
</tr>
<tr>
<td>SWD Clock</td>
<td>Up to 24 MHz</td>
<td>Up to 1 MHz</td>
<td>SWD_CLK pin</td>
<td>In all stop modes</td>
</tr>
<tr>
<td>Flash clock</td>
<td>Up to 24 MHz</td>
<td>Up to 1 MHz in EXT and LIRC</td>
<td>MCGOUTCLK clock divider</td>
<td>In all stop modes except for partial STOP2 mode</td>
</tr>
<tr>
<td>Internal reference (MCGIRCLK)</td>
<td>8/2MHz LIRC</td>
<td>8/2MHz LIRC</td>
<td>MCG_Lite</td>
<td>MCG_C1[IRCLKEN] cleared, Stop/VLPS mode and MCG_C1[IREFSTEN] cleared, or VLLS mode</td>
</tr>
<tr>
<td>External reference (OSCERCLK)</td>
<td>Up to 48 MHz (bypass), 30–40 kHz or 3-32Mhz(crystal)</td>
<td>Up to 16 MHz (bypass), 30–40 kHz (low-range crystal) or 3-16Mhz (high range crystal)</td>
<td>System OSC</td>
<td>System OSC’s OSC_CR[ERCLKEN] cleared, or Stop mode and OSC_CR[EREFSTEN] cleared or VLLS0 and oscillator not in external clock mode.</td>
</tr>
<tr>
<td>External reference 32kHz (ERCLK32K)</td>
<td>30–40 kHz</td>
<td>30–40 kHz</td>
<td>System OSC or RTC_CLKIN or LPO</td>
<td>System OSC’s OSC_CR[ERCLKEN] cleared and RTC’s RTC_CR[OSCE] cleared or VLLS0 and oscillator not in external clock mode.</td>
</tr>
<tr>
<td>RTC_CLKOUT</td>
<td>RTC 1Hz, OSCERCLK</td>
<td>RTC 1Hz, OSCERCLK</td>
<td>RTC 1Hz, OSCERCLK</td>
<td>Clock is disabled in VLLSx modes</td>
</tr>
<tr>
<td>CLKOUT32K</td>
<td>32K</td>
<td>32K</td>
<td>ERCLK32K</td>
<td>SIM_SOPT1[OSC3 2KOUT] not configured to drive ERCLK32K out.</td>
</tr>
<tr>
<td>LPO</td>
<td>1 kHz</td>
<td>1 kHz</td>
<td>PMC</td>
<td>in VLLS0, optional be disabled in VLLS1 and VLLS3 by SMC_STOPCTRL [LPOPO]</td>
</tr>
<tr>
<td>TPM clock</td>
<td>Up to 48 MHz</td>
<td>Up to 8 MHz</td>
<td>MCGIRCLK, MCGPCLK, OSCERCLK</td>
<td>SIM_SOPT2[TPMSRC ]=00 selected clock source disabled</td>
</tr>
</tbody>
</table>

Table continues on the next page...
### Table 5-1. Clock summary (continued)

<table>
<thead>
<tr>
<th>Clock name</th>
<th>Run mode clock frequency</th>
<th>VLPR mode clock frequency</th>
<th>Clock source</th>
<th>Clock is disabled when…</th>
</tr>
</thead>
<tbody>
<tr>
<td>LPUART0 clock</td>
<td>Up to 48 MHz</td>
<td>Up to 8 MHz</td>
<td>MCGIRCLK, MCGPCLK, OSCERCLK</td>
<td>SIM_SOPT2[LPUART0 SRC]=00 selected clock source disabled</td>
</tr>
<tr>
<td>LPUART1 clock</td>
<td>Up to 48 MHz</td>
<td>Up to 8 MHz</td>
<td>MCGIRCLK, MCGPCLK, OSCERCLK</td>
<td>SIM_SOPT2[LPUART1 SRC]=00 selected clock source disabled</td>
</tr>
<tr>
<td>FlexIO clock</td>
<td>Up to 48 MHz</td>
<td>Up to 8 MHz</td>
<td>MCGIRCLK, MCGPCLK, OSCERCLK</td>
<td>SIM_SOPT2[FLEXIOS RC]=00 selected clock source disabled</td>
</tr>
</tbody>
</table>

1. If in LIRC mode, where clocking is derived from the fast internal reference clock, the Bus clock and flash clock frequency needs to be limited to 1Mhz if executing from flash.

### 5.5 Internal clocking requirements

The clock dividers are programmed via the SIM_CLKDIV1 register. The following requirements must be met when configuring the clocks for this device:

- The core, platform, and system clock are programmable from a divide-by-1 through divide-by-16 setting. The core, platform, and system clock frequencies must be 48 MHz or slower.
- The frequency of bus clock and flash clock is divided by the system clock and is programmable from a divide-by-1 through divide-by-8 setting. The bus clock and flash clock must be programmed to 24 MHz or slower.
- MCGPCLK is used for peripheral which is fixed to 48 MHz.
- MCGIRCLK is also one of peripheral clock sources which is from IRC8M and can be divided down by a divider.

The following is a common clock configuration for this device:

<table>
<thead>
<tr>
<th>Clock</th>
<th>Max. Frequency</th>
</tr>
</thead>
<tbody>
<tr>
<td>Core clock</td>
<td>48 MHz</td>
</tr>
<tr>
<td>Platform clock</td>
<td>48 MHz</td>
</tr>
<tr>
<td>System clock</td>
<td>48 MHz</td>
</tr>
<tr>
<td>Bus clock</td>
<td>24 MHz</td>
</tr>
<tr>
<td>Flash clock</td>
<td>24 MHz</td>
</tr>
<tr>
<td>MCGIRCLK</td>
<td>8 MHz</td>
</tr>
<tr>
<td>MCGPCLK</td>
<td>48 MHz</td>
</tr>
</tbody>
</table>
5.5.1 Clock divider values after reset

Each clock divider is programmed via the CLKDIV1 registers of the SIM module. Two bits in the flash memory's FTFA_FOPT register control the reset value of the core clock, system clock, bus clock, and flash clock dividers as shown in the table given below:

<table>
<thead>
<tr>
<th>FTFA_FOPT [4,0]</th>
<th>Core/system clock</th>
<th>Bus/Flash clock</th>
<th>Execution Mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>0x7 (divide by 8)</td>
<td>0x1 (divide by 2)</td>
<td>VLPR</td>
</tr>
<tr>
<td>01</td>
<td>0x3 (divide by 4)</td>
<td>0x1 (divide by 2)</td>
<td>VLPR</td>
</tr>
<tr>
<td>10</td>
<td>0x1 (divide by 2)</td>
<td>0x1 (divide by 2)</td>
<td>RUN</td>
</tr>
<tr>
<td>11</td>
<td>0x0 (divide by 1)</td>
<td>0x1 (divide by 2)</td>
<td>RUN</td>
</tr>
</tbody>
</table>

This gives the user flexibility in selecting between a lower frequency, low-power boot option and higher frequency, higher power during and after reset.

The flash erased state defaults to fast clocking mode, since these bits reside in flash, which is logic 1 in the flash erased state. To enable a lower power boot option, program the appropriate bits in FTFA_FOPT. During the reset sequence, if either of the control bits is cleared, the system is in a slower clock configuration. Upon any system reset, the clock dividers return to this configurable reset state.

The default reset clock for core/system clock is 8 MHz from IRC8M.

5.5.2 VLPR mode clocking

The clock dividers cannot be changed while in VLPR mode. These dividers must be programmed prior to entering VLPR mode to guarantee operation. Maximum frequency limitations for VLPR mode is as follows:

- the core/system clocks are less than or equal to 4 MHz, and
- the bus and flash clocks are less than or equal to 1 MHz

5.6 Clock gating

The clock to each module can be individually gated on and off using bits of the SCGCx registers of the SIM module. These bits are cleared after any reset, which disables the clock to the corresponding module to conserve power. Prior to initializing a module, set the corresponding bit in the SCGCx register to enable the clock. Before turning off the clock, make sure to disable the module.
Any bus access to a peripheral that has its clock disabled generates an error termination.

5.7 Module clocks

The following table summarizes the clocks associated with each module.

<table>
<thead>
<tr>
<th>Module</th>
<th>Bus interface clock</th>
<th>Internal clocks</th>
<th>I/O interface clocks</th>
</tr>
</thead>
<tbody>
<tr>
<td>Core modules</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ARM Cortex-M0+ core</td>
<td>Platform clock</td>
<td>Core clock</td>
<td>—</td>
</tr>
<tr>
<td>NVIC</td>
<td>Platform clock</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>DAP</td>
<td>Platform clock</td>
<td>—</td>
<td>SWD_CLK</td>
</tr>
<tr>
<td>System modules</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DMA</td>
<td>System clock</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>DMA Mux</td>
<td>Bus clock</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>Port control</td>
<td>Bus clock</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>Crossbar Switch</td>
<td>Platform clock</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>Peripheral bridges</td>
<td>System clock</td>
<td>Bus clock</td>
<td>—</td>
</tr>
<tr>
<td>LLWU, PMC, SIM, RCM</td>
<td>Bus clock</td>
<td>LPO</td>
<td>—</td>
</tr>
<tr>
<td>Mode controller</td>
<td>Bus clock</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>MCM</td>
<td>Platform clock</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>COP watchdog</td>
<td>Bus clock</td>
<td>LPO, Bus Clock, MCGIRCLK, OSCERCLK</td>
<td>—</td>
</tr>
<tr>
<td>CRC</td>
<td>Bus clock</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>Clocks</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MCG_Lite</td>
<td>Bus clock</td>
<td>MCGOUTCLK, MCGPCLK, MCGIRCLK, OSCERCLK, ERCLK32K</td>
<td>—</td>
</tr>
<tr>
<td>OSC</td>
<td>Bus clock</td>
<td>OSCERCLK</td>
<td>—</td>
</tr>
<tr>
<td>Memory and memory interfaces</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Flash Controller</td>
<td>Platform clock</td>
<td>Flash clock</td>
<td>—</td>
</tr>
<tr>
<td>Flash memory</td>
<td>Flash clock</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>Analog</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADC</td>
<td>Bus clock</td>
<td>OSCERCLK</td>
<td>—</td>
</tr>
<tr>
<td>CMP</td>
<td>Bus clock</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>Internal Voltage Reference (VREF)</td>
<td>Bus clock</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>Timers</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>TPM</td>
<td>Bus clock</td>
<td>TPM clock</td>
<td>TPM_CLKIN0, TPM_CLKIN1</td>
</tr>
<tr>
<td>PIT</td>
<td>Bus clock</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>LPTMR</td>
<td>Bus clock</td>
<td>LPO, OSCERCLK, MCGPCLK, ERCLK32K</td>
<td>—</td>
</tr>
</tbody>
</table>

Table continues on the next page...
### Table 5-2. Module clocks (continued)

<table>
<thead>
<tr>
<th>Module</th>
<th>Bus interface clock</th>
<th>Internal clocks</th>
<th>I/O interface clocks</th>
</tr>
</thead>
<tbody>
<tr>
<td>RTC</td>
<td>Bus clock</td>
<td>ERCLK32K</td>
<td>RTC_CLKOUT, RTC_CLKIN</td>
</tr>
<tr>
<td>SPI0</td>
<td>Bus clock</td>
<td>—</td>
<td>SPI0_SCK</td>
</tr>
<tr>
<td>SPI1</td>
<td>System clock</td>
<td>—</td>
<td>SPI1_SCK</td>
</tr>
<tr>
<td>I²C0</td>
<td>System Clock</td>
<td>—</td>
<td>I2C0_SCK</td>
</tr>
<tr>
<td>I²C1</td>
<td>System Clock</td>
<td>—</td>
<td>I2C1_SCL</td>
</tr>
<tr>
<td>LPUART0, LPUART1</td>
<td>Bus clock</td>
<td>LPUART0 clock</td>
<td>—</td>
</tr>
<tr>
<td></td>
<td></td>
<td>LPUART1 clock</td>
<td></td>
</tr>
<tr>
<td>UART2</td>
<td>Bus clock</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>FlexIO</td>
<td>Bus clock</td>
<td>FlexIO clock</td>
<td>—</td>
</tr>
<tr>
<td>GPIO</td>
<td>Platform clock</td>
<td>—</td>
<td>—</td>
</tr>
</tbody>
</table>

### 5.7.1 PMC 1-kHz LPO clock

The Power Management Controller (PMC) generates a 1-kHz clock that is enabled in all modes of operation, including all low-power modes except VLLS0. This 1-kHz source is commonly referred to as LPO clock or 1-kHz LPO clock.

### 5.7.2 COP clocking

The COP may be clocked from four clock sources as shown in the following figure.

![COP clock generation](image_url)
5.7.3 RTC clocking

The RTC module can be clocked as shown in the following figure.

**NOTE**

The chosen clock must remain enabled if the RTC is to continue operating in all required low-power modes.

![RTC clock generation diagram]

**Figure 5-3. RTC clock generation**

5.7.4 RTC_CLKOUT and CLKOUT32K clocking

When the RTC is enabled and the port control module selects the RTC_CLKOUT function, the RTC_CLKOUT signal, controlled from SIM_SOPT2[RTCCLKOUTSEL], outputs a 1 Hz or 32 kHz output derived from RTC oscillator as shown below and can be configured to drive to external pins via pin control configuration for the associated pin. It is also possible to drive CLKOUT32K on the same pins as controlled by SIM_SOPT1[OSC32KOUT] on the selected RTC_CLKOUT pins in all modes of operation (including LLS/VLLS and System Reset), overriding the existing pin mux configuration for that pin.
5.7.5 LPTMR clocking

The prescaler and glitch filters in each of the LPTMRx modules can be clocked as shown in the following figure.

**NOTE**

The chosen clock must remain enabled if the LPTMRx is to continue operating in all required low-power modes.

---

**Figure 5-5. LPTMRx prescaler/glitch filter clock generation**
5.7.6 TPM clocking

The counter for the TPM modules has a selectable clock as shown in the following figure.

**NOTE**

The chosen clock must remain enabled if the TPMx is to continue operating in all required low-power modes.

![Diagram of TPM clock generation](image)

**Figure 5-6. TPM clock generation**

5.7.7 LPUART clocking

The LPUART0 and LPUART1 have a selectable clock as shown in the following figure. UART2 module operates from the bus clock.

**NOTE**

The chosen clock must remain enabled if the LPUART0 and LPUART1 is to continue operating in all required low-power modes.
Module clocks

5.7.8 FlexIO clocking

The FlexIO module has a selectable clock as shown in the following figure.

NOTE

The chosen clock must remain enabled if the FlexIO is to continue operating in all required low-power modes.
Chapter 6  
Reset and Boot

6.1 Introduction

The reset sources supported in this MCU are listed in the table found here.

<table>
<thead>
<tr>
<th>Reset sources</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>POR reset</td>
<td>• Power-on reset (POR)</td>
</tr>
<tr>
<td>System resets</td>
<td>• External pin reset (PIN)</td>
</tr>
<tr>
<td></td>
<td>• Low-voltage detect (LVD)</td>
</tr>
<tr>
<td></td>
<td>• Computer operating properly (COP) watchdog reset</td>
</tr>
<tr>
<td></td>
<td>• Low leakage wakeup (LLWU) reset</td>
</tr>
<tr>
<td></td>
<td>• Stop mode acknowledge error (SACKERR)</td>
</tr>
<tr>
<td></td>
<td>• Software reset (SW)</td>
</tr>
<tr>
<td></td>
<td>• Lockup reset (LOCKUP)</td>
</tr>
<tr>
<td></td>
<td>• MDM DAP system reset</td>
</tr>
<tr>
<td>Debug reset</td>
<td>• Debug reset</td>
</tr>
</tbody>
</table>

Each of the system reset sources has an associated bit in the System Reset Status (SRS) registers. See the Reset Control Module for register details.

The MCU can exit and reset in functional mode where the CPU is executing code (default) or the CPU is in a debug halted state. There are several boot options that can be configured. See Boot information for more details.

6.2 Reset

The information found here discusses basic reset mechanisms and sources.

Some modules that cause resets can be configured to cause interrupts instead. Consult the individual peripheral chapters for more information.
6.2.1 Power-on reset (POR)

When power is initially applied to the MCU or when the supply voltage drops below the power-on reset re-arm voltage level ($V_{POR}$), the POR circuit causes a POR reset condition.

As the supply voltage rises, the LVD circuit holds the MCU in reset until the supply has risen above the LVD low threshold ($V_{LVDL}$). The POR and LVD fields in the Reset Status Register are set following a POR.

6.2.2 System reset sources

Resetting the MCU provides a way to start processing from a known set of initial conditions. System reset begins with the on-chip regulator in full regulation and system clocking generation from an internal reference. When the processor exits reset, it performs the following:

- Reads the start SP (SP_main) from vector-table offset 0
- Reads the start program counter (PC) from vector-table offset 4
- Link register (LR) is set to 0xFFFF_FFFF.

The on-chip peripheral modules are disabled and the non-analog I/O pins are initially configured as disabled. The pins with analog functions assigned to them default to their analog function after reset.

During and following a reset, the SWD pins have their associated input pins configured as:

- SWD_CLK in pulldown (PD)
- SWD_DIO in pullup (PU)

6.2.2.1 External pin reset (RESET)

This pin is open drain and has an internal pullup device. Asserting RESET wakes the device from any mode.

The RESET pin can be disabled by programming RESET_PIN_CFG option bit to 0. When this option is selected, there could be a short period of contention during a POR ramp where the device drives the pin-out low prior to establishing the setting of this option and releasing the reset function on the pin.
6.2.2.1  **RESET pin filter**

The **RESET** pin filter supports filtering from both the 1 kHz LPO clock and the bus clock. RCM_RPFC[RSTFLTSS], RCM_RPFC[RSTFLTSRW], and RCM_RPFW[RSTFLTSEL] control this functionality; see the **RCM** chapter. The filters are asynchronously reset by Chip POR. The reset value for each filter assumes the **RESET** pin is negated.

For all stop modes where LPO clock is still active (Stop, VLPS, LLS, VLLS3, and VLLS1 with SMC_STOPCTRL[LPOPO]=0), the only filtering option is the LPO-based digital filter. The filtering logic either switches to bypass operation or has continued filtering operation depending on the filtering mode selected. When entering VLLS0, the **RESET** pin filter is disabled and bypassed.

The LPO filter has a fixed filter value of 3. Due to a synchronizer on the input data, there is also some associated latency (2 cycles). As a result, 5 cycles are required to complete a transition from low to high or high to low.

6.2.2.2  **Low-voltage detect (LVD)**

The chip includes a system for managing low-voltage conditions to protect memory contents and control MCU system states during supply voltage variations. The system consists of a power-on reset (POR) circuit and an LVD circuit with a user-selectable trip voltage. The LVD system is always enabled in Normal Run, Wait, or Stop mode. The LVD system is disabled when entering VLPx, LLS, or VLLSx modes.

The LVD can be configured to generate a reset upon detection of a low-voltage condition by setting PMC_LVDSC1[LVDRE] to 1. The low-voltage detection threshold is determined by PMC_LVDSC1[LVDV]. After an LVD reset has occurred, the LVD system holds the MCU in reset until the supply voltage has risen above the low voltage detection threshold. RCM_SRS0[LVD] is set following either an LVD reset or POR.

6.2.2.3  **Computer operating properly (COP) watchdog timer**

The computer operating properly (COP) watchdog timer (WDOG) monitors the operation of the system by expecting periodic communication from the software. This communication is generally known as servicing (or refreshing) the COP watchdog. If this periodic refreshing does not occur, the watchdog issues a system reset. The COP reset causes RCM_SRS0[WDOG] to set.
6.2.2.4  Low leakage wakeup (LLWU)

The LLWU module provides the means for a number of external pins to wake the MCU from low leakage power modes. The LLWU module is functional only in low leakage power modes. In VLLSx modes, all enabled inputs to the LLWU can generate a system reset.

After a system reset, the LLWU retains the flags indicating the input source of the last wakeup until the user clears them.

NOTE
Some flags are cleared in the LLWU and some flags are required to be cleared in the peripheral module. Refer to the individual peripheral chapters for more information.

6.2.2.5  Stop mode acknowledge error (SACKERR)

This reset is generated if the core attempts to enter Stop mode or Compute Operation, but not all modules acknowledge Stop mode within 1025 cycles of the 1 kHz LPO clock.

A module might not acknowledge the entry to Stop mode if an error condition occurs. The error can be caused by a failure of an external clock input to a module.

6.2.2.6  Software reset (SW)

The SYSRESETREQ field in the NVIC Application Interrupt and Reset Control register can be set to force a software reset on the device. (See ARM's NVIC documentation for the full description of the register fields, especially the VECTKEY field requirements.) Setting SYSRESETREQ generates a software reset request. This reset forces a system reset of all major components except for the debug module. A software reset causes RCM_SRS1[SW] to set.

6.2.2.7  Lockup reset (LOCKUP)

The LOCKUP gives immediate indication of seriously errant kernel software. This is the result of the core being locked because of an unrecoverable exception following the activation of the processor’s built in system state protection hardware.

The LOCKUP condition causes a system reset and also causes RCM_SRS1[LOCKUP] to set.
6.2.2.8 MDM-AP system reset request

Set the System Reset Request field in the MDM-AP control register to initiate a system reset. This is the primary method for resets via the SWD interface. The system reset is held until this field is cleared.

Set the Core Hold Reset field in the MDM-AP control register to hold the core in reset as the rest of the chip comes out of system reset.

6.2.3 MCU resets

A variety of resets are generated by the MCU to reset different modules.

6.2.3.1 POR Only

The POR Only reset asserts on the POR reset source only. It resets the PMC.

The POR Only reset also causes all other reset types to occur.

6.2.3.2 Chip POR not VLLS

The Chip POR not VLLS reset asserts on POR and LVD reset sources. It resets parts of the SMC and SIM. It also resets the LPTMR.

The Chip POR not VLLS reset also causes these resets to occur: Chip POR, Chip Reset not VLLS, and Chip Reset (including Early Chip Reset).

6.2.3.3 Chip POR

The Chip POR asserts on POR, LVD, and VLLS Wakeup reset sources. It resets the Reset Pin Filter registers and parts of the SIM and MCG-Lite.

The Chip POR also causes the Chip Reset (including Early Chip Reset) to occur.
6.2.3.4 Chip Reset not VLLS

The Chip Reset not VLLS reset asserts on all reset sources except a VLLS Wakeup that does not occur via the \texttt{RESET} pin. It resets parts of the SMC, LLWU, and other modules that remain powered during VLLS mode.

The Chip Reset not VLLS reset also causes the Chip Reset (including Early Chip Reset) to occur.

6.2.3.5 Early Chip Reset

The Early Chip Reset asserts on all reset sources. It resets only the flash memory module. It negates before flash memory initialization begins ("earlier" than when the Chip Reset negates).

6.2.3.6 Chip Reset

Chip Reset asserts on all reset sources and only negates after flash initialization has completed and the \texttt{RESET} pin has also negated. It resets the remaining modules (the modules not reset by other reset types).

6.2.4 \texttt{RESET} pin

For all reset sources except a VLLS Wakeup that does not occur via the \texttt{RESET} pin, the \texttt{RESET} pin is driven low by the MCU for at least 128 bus clock cycles and until flash initialization has completed.

After flash initialization has completed, the \texttt{RESET} pin is released, and the internal Chip Reset negates after the \texttt{RESET} pin is pulled high. Keeping the \texttt{RESET} pin asserted externally delays the negation of the internal Chip Reset.

The \texttt{RESET} pin can be disabled by programming FTFA_FOPT[RESET_PIN_CFG] option bit to 0 (See Table 6-2). When this option is selected, there could be a short period of contention during a POR ramp where the device drives the pinout low prior to establishing the setting of this option and releasing the reset function on the pin.

6.3 Boot

The information found here describes the boot sequence, including sources and options.
Some configuration information such as clock trim values stored in factory programmed flash locations is autoloaded.

### 6.3.1 Boot sources

The CM0+ core adds support for a programmable Vector Table Offset Register (VTOR) to relocate the exception vector table. This device supports booting from:

- internal flash
- boot ROM

This device supports booting from internal flash with the reset vectors located at addresses 0x0 (initial SP_main), 0x4 (initial PC).

The device is also able to boot from ROM. The ROM start address is from 0x1C00_0000. When boot from ROM, it remaps all vector fetch to ROM base address. ROM code start pointer locates in ROM vector table which address is 0x1C00_0000 where stack pointer is offset 0x0 and reset vector is offset 0x4. Vector table and stack pointer are valid out of reset. RCM mode register is cleared by software when Boot ROM completes, this disables remapping of vector fetches. Boot source can change between reset, but is always known before core reset negation. NMI input is disabled to platform when booting from ROM. See FOPT section and Reset Control Module for more detail options.

The boot options can be overridden by using RCM_FM[2:1] and RCM_MR[2:1] which can be written by software. The boot source remains set until the next System Reset or software can write logic one to clear one or both of the mode bits.

### 6.3.2 FOPT boot options

The Flash Option (FOPT) register in the Flash Memory module (FTFA_FOPT) allows the user to customize the operation of the MCU at boot time. The register contains read-only bits that are loaded from the NVM's option byte in the flash configuration field. The default setting for all values in the FTFA_FOPT register is logic 1 since it is copied from the option byte residing in flash, which has all bits as logic 1 in the flash erased state. To configure for alternate settings, program the appropriate bits in the NVM option byte. The new settings will take effect on subsequent POR, VLLSx recoveries, and any system reset. For more details on programming the option byte, see the flash memory chapter.
The MCU uses FTFA_FOPT to configure the device at reset as shown in the following table. An FTFA_FOPT value of 0x00 is invalid and will be ignored. The FOPT register is written to 0xFF if the contents of the Flash nonvolatile option are 0x00.

### Table 6-2. Flash Option Register (FTFA_FOPT) definition

<table>
<thead>
<tr>
<th>Bit Num</th>
<th>Field</th>
<th>Value</th>
<th>Definition</th>
</tr>
</thead>
<tbody>
<tr>
<td>7-6</td>
<td>BOOTSRC_SEL</td>
<td>00</td>
<td>Boot from Flash</td>
</tr>
<tr>
<td></td>
<td></td>
<td>01</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td></td>
<td>10</td>
<td>Boot from ROM</td>
</tr>
<tr>
<td></td>
<td></td>
<td>11</td>
<td>Boot from ROM</td>
</tr>
<tr>
<td>5</td>
<td>FAST_INIT</td>
<td>0</td>
<td>Slower initialization: The flash initialization will be slower with the benefit of reduced average current during this time. The duration of the recovery will be controlled by the clock divider selection determined by the LPBOOT setting.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Fast Initialization: The flash has faster recoveries at the expense of higher current during these times.</td>
</tr>
</tbody>
</table>
| 3       | RESET_PIN_CFG | 0 | RESET pin is disabled following a POR and cannot be enabled as reset function. When this option is selected, there could be a short period of contention during a POR ramp where the device drives the pinout low prior to establishing the setting of this option and releasing the reset function on the pin. This bit is preserved through system resets and low-power modes. When RESET pin function is disabled, it cannot be used as a source for low-power mode wake-up. 

**NOTE:** When the reset pin has been disabled and security has been enabled by means of the FSEC register, a mass erase can be performed only by setting both the Mass Erase and System Reset Request fields in the MDM-AP register. |
|         |             | 1 | RESET_b pin is dedicated. The port is configured as open drain and pullup enabled. |
| 2       | NMI_DIS     | 0 | NMI interrupts are always blocked. The associated pin continues to default to NMI pin controls with internal pullup enabled. When NMI pin function is disabled, it cannot be used as a source for low-power mode wake-up. |
|         |             | 1 | NMI_b pin/interrupts reset default to enabled. |
| 1       | BOOTPIN_OPT | 0 | Force Boot from ROM if BOOTCFG0 asserted, where BOOTCFG0 is the boot config function which is muxed with NMI pin. RESET pin must be enabled (FOPT[RESET_PIN_CFG] = 1) when this option is selected. NMI pin is sampled at the end of reset (when reset pin negates). If BOOTCFG0 pin is not asserted, Boot source configured by FOPT[7:6] (BOOTSRC_SEL) bits. |
|         |             | 1 | Boot source configured by FOPT[7:6] (BOOTSRC_SEL) bits |

*Table continues on the next page...*
Table 6-2. Flash Option Register (FTFA_FOPT) definition (continued)

<table>
<thead>
<tr>
<th>Bit Num</th>
<th>Field</th>
<th>Value</th>
<th>Definition</th>
</tr>
</thead>
<tbody>
<tr>
<td>4,0</td>
<td>LPBOOT</td>
<td>00</td>
<td>Controls the reset value of OUTDIV1 value in SIM_CLKDIV1 register, and the state of the RUNM register in SMC_PMCTRL. Larger divide value selections produce lower average power consumption during POR, VLLSx recoveries and reset sequencing and after reset exit. The recovery times are also extended if the FAST_INIT option is not selected.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>01</td>
<td>Core and system clock divider (OUTDIV1) is 0x7 (divide by 8). Device is configured for VLPR mode on exit from reset.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>10</td>
<td>Core and system clock divider (OUTDIV1) is 0x3 (divide by 4). Device is configured for VLPR mode on exit from reset.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>11</td>
<td>Core and system clock divider (OUTDIV1) is 0x1 (divide by 2). Device is configured for RUN mode on exit from reset.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Core and system clock divider (OUTDIV1) is 0x0 (divide by 1). Device is configured for RUN mode on exit from reset.</td>
</tr>
</tbody>
</table>

1. Refer to Clock divider values after reset and RCM_FM, RCM_MR in the Reset Control Module (RCM) for details.

6.3.3 Boot sequence

The following figure is KL17 boot flow chart.

![Boot Sequence Diagram](image)

At power up, the on-chip regulator holds the system in a POR state until the input supply exceeds the POR threshold. The system continues to be held in this static state until the internally regulated supplies have reached a safe operating voltage as determined by the LVD. The Reset Controller logic then controls a sequence to exit reset.

1. A system reset is held on internal logic, the RESET pin is driven out low, and the MCG-Lite is enabled in its default clocking mode.
2. Required clocks are enabled (system clock, flash clock, and any bus clocks that do not have clock gate control reset to disabled).

3. The system reset on internal logic continues to be held, but the Flash Controller is released from reset and begins initialization operation while the Reset Control logic continues to drive the RESET pin out low.

4. Early in reset sequencing, the NVM option byte is read and stored to the FOPT register of the Flash Memory module (FTFA_FOPT). If the bits associated with FTFA_FOPT[LPBOOT] are programmed for an alternate clock divider reset value, the system/core clock is switched to a slower clock speed. If FTFA_FOPT[FAST_INIT] is programmed clear, the flash initialization switches to slower clock resulting longer recovery times.

5. When flash initialization completes, the RESET pin is released. If RESET continues to be asserted (an indication of a slow rise time on the RESET pin or external drive in low), the system continues to be held in reset. Once the RESET pin is detected high, the core clock is enabled and the system is released from reset.

6. When the system exits reset, the processor sets up the stack, program counter (PC), and link register (LR). The processor reads the start SP (SP_main) from vector-table offset 0. The core reads the start PC from vector-table offset 4. LR is set to 0xFFFF_FFFF. The next sequence of events depends on the NMI/BOOTCFG0 input and FTFA_FOPT[NMI_DIS] and FTFA_FOPT[BOOTSRC_SEL] and FTFA_FOPT[BOOTPIN_OPT] as well as RCM_FM[FORCEROM] and RCM_MR[BOOTROM](See Table 6-2 and RCM block guide):
   - If the NMI/BOOTCFG0 input is high or the NMI function is disabled in FTFA_FOPT, the CPU begins execution at the PC location.
   - If the NMI/BOOTCFG0 input is low, the NMI function is enabled in FTFA_FOPT, and FTFA_FOPT[BOOTPIN_OPT] = 1, this results in an NMI interrupt. The processor executes an Exception Entry and reads the NMI interrupt handler address from vector-table offset 8. The CPU begins execution at the NMI interrupt handler.
   - When FTFA_FOPT[BOOTPIN_OPT] = 0, it forces boot from ROM if NMI/BOOTCFG0 pin set to 0.

**NOTE**

When working in Debug mode, write 00b to the FTFA_FOPT[BOOTSRC_SEL] to configure boot source to internal flash, otherwise, code start pointer locates in ROM vector table.

If the NMI function is not required, either for an interrupt or wake up source, it is recommended that the NMI function be disabled by clearing NMI_DIS in the FOPT register.
Subsequent system resets follow this same reset flow.
Chapter 7
Power Management

7.1 Introduction

Information about the various chip power modes and functionality of the individual modules in these modes can be found here.

See AN4503: Power Management for Kinetis and ColdFire+ MCUs for further details on power management techniques.

7.2 Clocking modes

Information found here describes the various clocking modes supported on this device.

7.2.1 Partial Stop

Partial Stop is a clocking option that can be taken instead of entering Stop mode and is configured in the SMC Stop Control Register (SMC_STOPCTRL). The Stop mode is only partially entered, which leaves some additional functionality alive at the expense of higher power consumption. Partial Stop can be entered from either Run mode or VLP Run mode.

When configured for PSTOP2, only the core and system clocks are gated and the bus clock remains active. The bus masters and bus slaves clocked by the system clock enter Stop mode, but the bus slaves clocked by bus clock remain in Run (or VLP Run) mode. The clock generators in the MCG and the on-chip regulator in the PMC also remain in Run (or VLP Run) mode. Exit from PSTOP2 can be initiated by a reset, an asynchronous interrupt from a bus master or bus slave clocked by the system clock, or a synchronous interrupt from a bus slave clocked by the bus clock. If configured, a DMA request (using the asynchronous DMA wakeup) can also be used to exit Partial Stop for the duration of a DMA transfer before the device is transitioned back into PSTOP2.
When configured for PSTOP1, both the system clock and bus clock are gated. All bus masters and bus slaves enter Stop mode, but the clock generators in the MCG and the on-chip regulator in the PMC remain in Run (or VLP Run) mode. Exit from PSTOP1 can be initiated by a reset or an asynchronous interrupt from a bus master or bus slave. If configured, an asynchronous DMA request can also be used to exit Partial Stop for the duration of a DMA transfer before the device is transitioned back into PSTOP1.

PSTOP1 is functionally similar to Stop mode, but offers faster wake-up at the expense of higher power consumption. Another benefit is that it keeps all of the MCG clocks enabled, which can be useful for some of the asynchronous peripherals that can remain functional in Stop modes.

### 7.2.2 DMA Wakeup

The DMA can be configured to wake the device on a DMA request whenever it is placed in Stop mode. The wake-up is configured per DMA channel and is supported in Compute Operation, PSTOP, STOP, and VLPS low power modes.

When a DMA wake-up is detected in PSTOP, STOP or VLPS then the device will initiate a normal exit from the low power mode. This can include restoring the on-chip regulator and internal power switches, enabling the clock generators in the MCG, enabling the system and bus clocks (but not the core clock) and negating the stop mode signal to the bus masters and bus slaves. The only difference is that the CPU will remain in the low power mode with the CPU clock disabled.

During Compute Operation, a DMA wake-up will initiate a normal exit from Compute Operation. This includes enabling the clocks and negating the stop mode signal to the bus masters and bus slaves. The core clock always remains enabled during Compute Operation.

Since the DMA wakeup will enable the clocks and negate the stop mode signals to all bus masters and slaves, software needs to ensure that bus masters and slaves that are not involved with the DMA wake-up and transfer remain in a known state. That can be accomplished by disabling the modules before entry into the low power mode or by setting the Doze enable bit in selected modules.

Once the DMA request that initiated the wake-up negates and the DMA completes the current transfer, the device will transition back to the original low-power mode. This includes requesting all non-CPU bus masters to enter Stop mode and then requesting bus slaves to enter Stop mode. In STOP and VLPS modes the MCG and PMC would then also enter their appropriate modes.
NOTE
If the requested DMA transfer cannot cause the DMA request to negate then the device will remain in a higher power state until the low power mode is fully exited.

An enabled DMA wake-up can cause an aborted entry into the low power mode, if the DMA request asserts during the stop mode entry sequence (or reentry if the request asserts during a DMA wakeup) and can cause the SMC to assert its Stop Abort flag. Once the DMA wake-up completes, entry into the low power mode will restart.

An interrupt that occurs during a DMA wake-up will cause an immediate exit from the low power mode (this is optional for Compute Operation) without impacting the DMA transfer.

A DMA wake-up can be generated by either a synchronous DMA request or an asynchronous DMA request. Not all peripherals can generate an asynchronous DMA request in stop modes, although in general if a peripheral can generate synchronous DMA requests and also supports asynchronous interrupts in stop modes, then it can generate an asynchronous DMA request.

7.2.3 Compute Operation

Compute Operation is an execution or compute-only mode of operation that keeps the CPU enabled with full access to the SRAM and Flash read port, but places all other bus masters and bus slaves into their stop mode. Compute Operation can be enabled in either Run mode or VLP Run mode.

NOTE
Do not enter any Stop mode without first exiting Compute Operation.

Because Compute Operation reuses the Stop mode logic (including the staged entry with bus masters disabled before bus slaves), any bus master or bus slave that can remain functional in Stop mode also remains functional in Compute Operation, including generation of asynchronous interrupts and DMA requests. When enabling Compute Operation in Run mode, module functionality for bus masters and slaves is the equivalent of STOP mode. When enabling Compute Operation in VLP Run mode, module functionality for bus masters and slaves is the equivalent of VLPS mode. The MCG, PMC, SRAM, and Flash read port are not affected by Compute Operation, although the Flash register interface is disabled.
During Compute Operation, the AIPS peripheral space is disabled and attempted accesses generate bus errors. The private peripheral space remains accessible during Compute Operation, including the MCM, NVIC, IOPORT, and SysTick. Although access to the GPIO registers via the IOPORT is supported, the GPIO Port Data Input registers do not return valid data since clocks are disabled to the Port Control and Interrupt modules. By writing to the GPIO Port Data Output registers, it is possible to control those GPIO ports that are configured as output pins.

Compute Operation is controlled by the CPO register in the MCM (MCM_CPO), which is only accessible to the CPU. Setting or clearing MCM_CPO[CPOREQ] initiates entry or exit into Compute Operation. Compute Operation can also be configured to exit automatically on detection of an interrupt, which is required in order to service most interrupts. Only the core system interrupts (exceptions, including NMI and SysTick) and any edge-sensitive interrupts can be serviced without exiting Compute Operation.

- When entering Compute Operation, the CPOACK status field in the CPO register of MCM module (MCM_CPO[CPOACK]) indicates when entry has completed.
- When exiting Compute Operation in Run mode, MCM_CPO[CPOACK] negates immediately.
- When exiting Compute Operation in VLP Run mode, the exit is delayed to allow the PMC to handle the change in power consumption. This delay means that MCM_CPO[CPOACK] is polled to determine when the AIPS peripheral space can be accessed without generating a bus error.

The DMA wake-up is also supported during Compute Operation and causes MCM_CPO[CPOACK] to clear and the AIPS peripheral space to be accessible for the duration of the DMA wake-up. At the completion of the DMA wake-up, the device transitions back into Compute Operation.

7.2.4 Peripheral Doze

Several peripherals support a Peripheral Doze mode, where a register bit can be used to disable the peripheral for the duration of a low-power mode. The flash memory can also be placed in a low-power state during Peripheral Doze via a register bit in the SIM.

Peripheral Doze is defined to include all of the modes of operation listed below.

- The CPU is in Wait mode.
- The CPU is in Stop mode, including the entry sequence and for the duration of a DMA wakeup.
- The CPU is in Compute Operation, including the entry sequence and for the duration of a DMA wakeup.
Peripheral Doze can therefore be used to disable selected bus masters or slaves for the duration of WAIT or VLPW mode. It can also be used to disable selected bus slaves immediately on entry into any stop mode (or Compute Operation), instead of waiting for the bus masters to acknowledge the entry as part of the stop entry sequence. Finally, it can be used to disable selected bus masters or slaves that should remain inactive during a DMA wakeup.

If the flash memory is not being accessed during WAIT and PSTOP modes, then the Flash Doze mode can be used to reduce power consumption, at the expense of a slightly longer wake-up when executing code and vectors from flash. It can also be used to reduce power consumption during Compute Operation when executing code and vectors from SRAM.

### 7.2.5 Clock gating

To conserve power, the clocks to most modules can be turned off using the SCGCx registers in the SIM module. The bits of these registers are cleared after any reset, which disables the clock to the corresponding module. Prior to initializing a module, set the corresponding bit in the SCGCx register to enable the clock. Before turning off the clock, make sure to disable the module. For more details, see the Clock Distribution and SIM chapters.

### 7.3 Power modes

The Power Management Controller (PMC) provides multiple power options to allow the user to optimize power consumption for the level of functionality needed.

Depending on the stop requirements of the user application, a variety of stop modes are available that provide state retention, partial power-down or full power-down of certain logic and/or memory. I/O states are held in all modes of operation. The following table compares the various power modes available.

For each run mode, there is a corresponding Wait and Stop mode. Wait modes are similar to ARM Sleep modes. Stop modes (VLPS, STOP) are similar to ARM Sleep Deep mode. The Very Low Power Run (VLPR) operating mode can drastically reduce runtime power when the maximum bus frequency is not required to handle the application needs.
The three primary modes of operation are Run, Wait, and Stop. The WFI instruction invokes both Wait and Stop modes for the chip. The primary modes are augmented in a number of ways to provide lower power based on application needs.

### Table 7-1. Chip power modes

<table>
<thead>
<tr>
<th>Chip mode</th>
<th>Description</th>
<th>Core mode</th>
<th>Normal recovery method</th>
</tr>
</thead>
<tbody>
<tr>
<td>Normal Run</td>
<td>Allows maximum performance of chip.</td>
<td>Run</td>
<td>—</td>
</tr>
<tr>
<td></td>
<td>• Default mode out of reset</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>• On-chip voltage regulator is on.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Normal Wait - via WFI</td>
<td>Allows peripherals to function while the core is in Sleep mode, reducing power.</td>
<td>Sleep</td>
<td>Interrupt</td>
</tr>
<tr>
<td></td>
<td>• NVIC remains sensitive to interrupts</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>• Peripherals continue to be clocked.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Normal Stop - via WFI</td>
<td>Places chip in static state. Lowest power mode that retains all registers while maintaining LVD protection.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>• NVIC is disabled.</td>
<td>Sleep Deep</td>
<td>Interrupt</td>
</tr>
<tr>
<td></td>
<td>• AWIC is used to wake up from interrupt.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>• Peripheral clocks are stopped.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>VLPR (Very Low-Power Run)</td>
<td>On-chip voltage regulator is in a low-power mode that supplies only enough power to run the chip at a reduced frequency. Only MCG-Lite modes LIRC and EXT can be used in VLPR.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>• Reduced frequency Flash access mode (1 MHz)</td>
<td>Run</td>
<td>—</td>
</tr>
<tr>
<td></td>
<td>• LVD off</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>• In LIRC clock mode, only the internal reference oscillator (LIRC8M) is available to provide a low power nominal 4 MHz source for the core with the nominal bus and flash clock required to be &lt;1 MHz</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>• Alternatively, EXT clock mode can be used with an external clock or the crystal oscillator providing the clock source.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>VLPW (Very Low-Power Wait) -via WFI</td>
<td>Same as VLPR but with the core in Sleep mode to further reduce power.</td>
<td>Sleep</td>
<td>Interrupt</td>
</tr>
<tr>
<td></td>
<td>• NVIC remains sensitive to interrupts (CPU clk = ON).</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>• On-chip voltage regulator is in a low-power mode that supplies only enough power to run the chip at a reduced frequency.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>VLPS (Very Low-Power Stop) -via WFI</td>
<td>Places chip in static state with LVD operation off. Lowest power mode with ADC and pin interrupts functional.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>• Peripheral clocks are stopped, but OSC, LPTMR, RTC, CMP can be used.</td>
<td>Sleep Deep</td>
<td>Interrupt</td>
</tr>
<tr>
<td></td>
<td>• UART, LPUART and TPM can optionally be enabled if their clock source is enabled.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>• NVIC is disabled (CPU clk = OFF); AWIC is used to wake up from interrupt.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>• On-chip voltage regulator is in a low-power mode that supplies only enough power to run the chip at a reduced frequency.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>• All SRAM is operating (content retained and I/O states held).</td>
<td></td>
<td></td>
</tr>
<tr>
<td>LLS (Low-Leakage Stop)</td>
<td>State retention power mode</td>
<td>Sleep Deep</td>
<td>Wake-up Interrupt</td>
</tr>
<tr>
<td></td>
<td>• Most peripherals are in state retention mode (with clocks stopped), but OSC, LLWU,LPTMR, RTC, CMP can be used.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>• NVIC is disabled; LLWU is used to wake up.</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
Table 7-1. Chip power modes (continued)

<table>
<thead>
<tr>
<th>Chip mode</th>
<th>Description</th>
<th>Core mode</th>
<th>Normal recovery method</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>NOTE: The LLWU interrupt must not be masked by the interrupt controller to avoid a scenario where the system does not fully exit stop mode on an LLS recovery</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>• All SRAM is operating (content retained and I/O states held).</td>
<td></td>
<td></td>
</tr>
<tr>
<td>VLLS3 (Very Low-Leakage Stop3)</td>
<td>• Most peripherals are disabled (with clocks stopped), but OSC, LLWU, LPTMR, RTC, CMP can be used.</td>
<td>Sleep Deep</td>
<td>Wake-up Reset2</td>
</tr>
<tr>
<td></td>
<td>• NVIC is disabled; LLWU is used to wake up.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>• SRAM_U and SRAM_L remain powered on (content retained and I/O states held).</td>
<td></td>
<td></td>
</tr>
<tr>
<td>VLLS1 (Very Low-Leakage Stop1)</td>
<td>• Most peripherals are disabled (with clocks stopped), but OSC, LLWU, LPTMR, RTC, CMP can be used.</td>
<td>Sleep Deep</td>
<td>Wake-up Reset2</td>
</tr>
<tr>
<td></td>
<td>• NVIC is disabled; LLWU is used to wake up.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>• All of SRAM_U and SRAM_L are powered off.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>• The 32-byte system register file remains powered for customer-critical data</td>
<td></td>
<td></td>
</tr>
<tr>
<td>VLLS0 (Very Low-Leakage Stop 0)</td>
<td>• Most peripherals are disabled (with clocks stopped), but LLWU, LPTMR, RTC can be used.</td>
<td>Sleep Deep</td>
<td>Wake-up Reset2</td>
</tr>
<tr>
<td></td>
<td>• NVIC is disabled; LLWU is used to wake up.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>• All of SRAM_U and SRAM_L are powered off.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>• The 32-byte system register file remains powered for customer-critical data</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>• LPO disabled, optional POR brown-out detection</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

1. Resumes Normal Run mode operation by executing the LLWU interrupt service routine.
2. Follows the reset flow with the LLWU interrupt flag set for the NVIC.

### 7.4 Entering and exiting power modes

The WFI instruction invokes wait and stop modes for the chip. The processor exits the low-power mode via an interrupt.

For LLS and VLLS modes, the wake-up sources are limited to LLWU generated wake-ups, NMI_b pin, or RESET_b pin assertions. When the NMI_b pin or RESET_b pin have been disabled through associated FTFA_FOPT settings, then these pins are ignored as wakeup sources. The wake-up flow from VLLSx is always through reset.

**NOTE**

The WFE instruction can have the side effect of entering a low-power mode, but that is not its intended usage. See ARM documentation for more on the WFE instruction.

On VLLS recoveries, the I/O pins continue to be held in a static state after code execution begins, allowing software to reconfigure the system before unlocking the I/O. RAM is retained in VLLS3 only.
NOTE
Before transition to VLPR mode, it should change core/bus clock to safe frequency (core clock less than or equal to 4Mhz, bus clock less than or equal to 1Mhz).

7.5 Module operation in low-power modes

The table found here illustrates the functionality of each module while the chip is in each of the low power modes.

The standard behavior is shown with some exceptions for Compute Operation (CPO) and Partial Stop2 (PSTOP2).

Debug modules are discussed separately; see Debug in low-power modes. Number ratings (such as 4 MHz and 1 Mbit/s) represent the maximum frequencies or maximum data rates per mode. Following is list of terms also used in the table.

- FF = Full functionality. In VLPR and VLPW, the system frequency is limited, but if a module does not have a limitation in its functionality, it is still listed as FF.
- Async operation = Fully functional with alternate clock source, provided the selected clock source remains enabled
- static = Module register states and associated memories are retained.
- powered = Memory is powered to retain contents.
- low power = Memory is powered to retain contents in a lower power state
- OFF = Modules are powered off; module is in reset state upon wake-up. For clocks, OFF means disabled.
- wakeup = Modules can serve as a wake-up source for the chip.

Table 7-2. Module operation in low power modes

<table>
<thead>
<tr>
<th>Modules</th>
<th>VLPR</th>
<th>VLPW</th>
<th>Stop</th>
<th>VLPS</th>
<th>LLS</th>
<th>VLLSx</th>
</tr>
</thead>
<tbody>
<tr>
<td>Core modules</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>NVIC</td>
<td>FF</td>
<td>FF</td>
<td>static</td>
<td>static</td>
<td>static</td>
<td>OFF</td>
</tr>
<tr>
<td>System modules</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Mode Controller</td>
<td>FF</td>
<td>FF</td>
<td>FF</td>
<td>FF</td>
<td>FF</td>
<td>FF</td>
</tr>
<tr>
<td>LLWU¹</td>
<td>static</td>
<td>static</td>
<td>static</td>
<td>static</td>
<td>FF</td>
<td>FF²</td>
</tr>
<tr>
<td>Regulator</td>
<td>low power</td>
<td>low power</td>
<td>ON</td>
<td>low power</td>
<td>low power</td>
<td>low power in VLLS3, OFF in VLLS0/1</td>
</tr>
<tr>
<td>LVD</td>
<td>disabled</td>
<td>disabled</td>
<td>ON</td>
<td>disabled</td>
<td>disabled</td>
<td>disabled</td>
</tr>
<tr>
<td>Brown-out Detection</td>
<td>ON</td>
<td>ON</td>
<td>ON</td>
<td>ON</td>
<td>ON</td>
<td>ON in VLLS1/3, optionally</td>
</tr>
</tbody>
</table>

Table continues on the next page...
### Table 7-2. Module operation in low power modes (continued)

<table>
<thead>
<tr>
<th>Modules</th>
<th>VLPR</th>
<th>VLPW</th>
<th>Stop</th>
<th>VLPS</th>
<th>LLS</th>
<th>VLLSx</th>
</tr>
</thead>
<tbody>
<tr>
<td>DMA</td>
<td>FF</td>
<td>FF</td>
<td>Async operation</td>
<td>Async operation</td>
<td>static</td>
<td>OFF</td>
</tr>
<tr>
<td>COP watchdog</td>
<td>FF</td>
<td>FF</td>
<td>Optional work with clock source enabled in stop mode</td>
<td>Optional work with clock source enabled in stop mode</td>
<td>static</td>
<td>OFF</td>
</tr>
<tr>
<td>CRC</td>
<td>FF</td>
<td>FF</td>
<td>static</td>
<td>static</td>
<td>Static</td>
<td>OFF</td>
</tr>
</tbody>
</table>

#### Clocks

<table>
<thead>
<tr>
<th></th>
<th>1kHz LPO</th>
<th>System oscillator (OSC)</th>
<th>MCG_Lite</th>
<th>Core clock</th>
<th>Platform clock</th>
<th>System clock</th>
<th>Bus clock</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>ON</td>
<td>OSCERCLK max of 16MHz crystal</td>
<td>4 MHz</td>
<td>4 MHz max</td>
<td>4 MHz max</td>
<td>4 MHz max</td>
<td>1 MHz max</td>
</tr>
<tr>
<td></td>
<td>ON</td>
<td>OSCERCLK max of 16MHz crystal</td>
<td>static - MCGIRCLK optional</td>
<td>OFF</td>
<td>OFF</td>
<td>OFF</td>
<td>OFF</td>
</tr>
<tr>
<td></td>
<td>ON</td>
<td>OSCERCLK optional</td>
<td>static - MCGIRCLK optional</td>
<td>OFF</td>
<td>OFF</td>
<td>OFF</td>
<td>OFF</td>
</tr>
<tr>
<td></td>
<td>ON</td>
<td>OSCERCLK max of 16MHz crystal</td>
<td>static - no clock output</td>
<td>OFF</td>
<td>OFF</td>
<td>OFF</td>
<td>OFF</td>
</tr>
<tr>
<td></td>
<td>ON</td>
<td>OSCERCLK max of 16MHz crystal</td>
<td>static - no clock output</td>
<td>OFF</td>
<td>OFF</td>
<td>OFF</td>
<td>OFF</td>
</tr>
</tbody>
</table>

#### Memory and memory interfaces

<table>
<thead>
<tr>
<th></th>
<th>Flash</th>
<th>SRAM_U and SRAM_L</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>1 MHz max access - no program</td>
<td>low power</td>
</tr>
<tr>
<td></td>
<td>No register access in CPO</td>
<td>low power</td>
</tr>
<tr>
<td></td>
<td></td>
<td>low power</td>
</tr>
<tr>
<td></td>
<td></td>
<td>low power</td>
</tr>
<tr>
<td></td>
<td></td>
<td>low power</td>
</tr>
<tr>
<td></td>
<td></td>
<td>low power</td>
</tr>
</tbody>
</table>


Table continues on the next page...
### Table 7-2: Module operation in low power modes (continued)

<table>
<thead>
<tr>
<th>Modules</th>
<th>VLPR</th>
<th>VLPW</th>
<th>Stop</th>
<th>VLPS</th>
<th>LLS</th>
<th>VLLSx</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>System Register File</strong></td>
<td>powered</td>
<td>powered</td>
<td>powered</td>
<td>powered</td>
<td>powered</td>
<td>powered</td>
</tr>
<tr>
<td><strong>Communication interfaces</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LPUART0, LPUART1</td>
<td>1 Mbit/s</td>
<td>Async operation in CPO</td>
<td>1 Mbit/s</td>
<td>Async operation FF in PSTOP2</td>
<td>Async operation</td>
<td>static</td>
</tr>
<tr>
<td>UART2</td>
<td>62.5 kbit/s</td>
<td>static, wakeup on edge in CPO</td>
<td>62.5 kbit/s</td>
<td>static, wakeup on edge FF in PSTOP2</td>
<td>static, wakeup on edge</td>
<td>static</td>
</tr>
<tr>
<td>SPI0 (without FIFO)</td>
<td>master mode 500 kbit/s, slave mode 250 kbit/s static, slave mode receive in CPO</td>
<td>master mode 500 kbit/s, slave mode 250 kbit/s static, slave mode receive FF in PSTOP2</td>
<td>static, slave mode receive</td>
<td>static, slave mode receive</td>
<td>static</td>
<td>OFF</td>
</tr>
<tr>
<td>SPI1 (with FIFO)</td>
<td>master mode 2 Mbit/s, slave mode 1 Mbit/s static, slave mode receive in CPO</td>
<td>master mode 2 Mbit/s, slave mode 1 Mbit/s static, slave mode receive FF in PSTOP2</td>
<td>static, slave mode receive</td>
<td>static, slave mode receive</td>
<td>static</td>
<td>OFF</td>
</tr>
<tr>
<td>I^2C0</td>
<td>100 kbit/s</td>
<td>static, address match wakeup in CPO</td>
<td>100 kbit/s</td>
<td>static, address match wakeup FF in PSTOP2</td>
<td>static, address match wakeup</td>
<td>static</td>
</tr>
<tr>
<td>I^2C1</td>
<td>100 kbit/s</td>
<td>static, address match wakeup in CPO</td>
<td>100 kbit/s</td>
<td>static, address match wakeup FF in PSTOP2</td>
<td>static, address match wakeup</td>
<td>static</td>
</tr>
<tr>
<td>FlexIO</td>
<td>FF</td>
<td>FF</td>
<td>FF</td>
<td>FF</td>
<td>FF</td>
<td>static</td>
</tr>
<tr>
<td><strong>Timers</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>TPM</td>
<td>FF</td>
<td>Async operation in CPO</td>
<td>FF</td>
<td>Async operation FF in PSTOP2</td>
<td>Async operation</td>
<td>static</td>
</tr>
<tr>
<td>PIT</td>
<td>FF</td>
<td>static in CPO</td>
<td>FF</td>
<td>static</td>
<td>static</td>
<td>static</td>
</tr>
<tr>
<td>LPTMR</td>
<td>FF</td>
<td>FF</td>
<td>Async operation FF in PSTOP2</td>
<td>Async operation</td>
<td>Async operation</td>
<td>Async operation^4</td>
</tr>
<tr>
<td>RTC</td>
<td>FF</td>
<td>Async operation in CPO</td>
<td>FF</td>
<td>Async operation FF in PSTOP2</td>
<td>Async operation</td>
<td>Async operation</td>
</tr>
<tr>
<td><strong>Analog</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
### Table 7-2. Module operation in low power modes (continued)

<table>
<thead>
<tr>
<th>Modules</th>
<th>VLPR</th>
<th>VLPW</th>
<th>Stop</th>
<th>VLPS</th>
<th>LLS</th>
<th>VLLSx</th>
</tr>
</thead>
<tbody>
<tr>
<td>16-bit ADC</td>
<td>FF</td>
<td>FF</td>
<td>ADC internal clock only</td>
<td>ADC internal clock only</td>
<td>static</td>
<td>OFF</td>
</tr>
<tr>
<td></td>
<td>ADC internal clock only in CPO</td>
<td>FF</td>
<td>FF in PSTOP2</td>
<td>FF in PSTOP2</td>
<td>FF in PSTOP2</td>
<td>FF in PSTOP2</td>
</tr>
<tr>
<td>CMP6</td>
<td>FF</td>
<td>FF</td>
<td>FF or LS compare</td>
<td>FF or LS compare</td>
<td>LS compare</td>
<td>LS compare in VLLS1/3, OFF in VLLS0</td>
</tr>
<tr>
<td></td>
<td>HS or LS compare in CPO</td>
<td>FF</td>
<td>FF in PSTOP2</td>
<td>FF in PSTOP2</td>
<td>FF in PSTOP2</td>
<td>FF in PSTOP2</td>
</tr>
<tr>
<td>6-bit DAC</td>
<td>FF</td>
<td>FF</td>
<td>static</td>
<td>static</td>
<td>static</td>
<td>static, OFF in VLLS0</td>
</tr>
<tr>
<td></td>
<td>static in CPO</td>
<td>FF</td>
<td>static</td>
<td>FF in PSTOP2</td>
<td>FF in PSTOP2</td>
<td>FF in PSTOP2</td>
</tr>
<tr>
<td>Internal Voltage Reference (VREF)</td>
<td>FF</td>
<td>FF</td>
<td>static</td>
<td>static</td>
<td>static</td>
<td>static, OFF in VLLS0</td>
</tr>
<tr>
<td></td>
<td>static in CPO</td>
<td>FF</td>
<td>static</td>
<td>FF in PSTOP2</td>
<td>FF in PSTOP2</td>
<td>FF in PSTOP2</td>
</tr>
</tbody>
</table>

**Human-machine interfaces**

<table>
<thead>
<tr>
<th>GPIO</th>
<th>FF</th>
<th>FF</th>
<th>static output, wakeup input</th>
<th>static output, wakeup input</th>
<th>static, pins latched</th>
<th>OFF, pins latched</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>IOPORT write only in CPO</td>
<td>FF</td>
<td>FF in PSTOP2</td>
<td>FF in PSTOP2</td>
<td>FF in PSTOP2</td>
<td>FF in PSTOP2</td>
</tr>
</tbody>
</table>

1. Using the LLWU module, the external pins available for this chip do not require the associated peripheral function to be enabled. It only requires the function controlling the pin (GPIO or peripheral) to be configured as an input to allow a transition to occur to the LLWU.
2. Since LPO clock source is disabled, filters will be bypassed during VLLS0.
3. STOPCTRL[PORPO] in the SMC module controls this option.
4. LPO clock source is not available in VLLS0. Also, to use system OSC in VLLS0 it must be configured for bypass (external clock) operation. Pulse counting is available in all modes.
5. In VLLS0 the only clocking option is from RTC_CLKIN.
6. CMP in stop or VLPS supports high speed or low speed external pin to pin or external pin to DAC compares. CMP in LLS or VLLSx only supports low speed external pin to pin or external pin to DAC compares.
Module operation in low-power modes
Chapter 8
Security

8.1 Introduction

This device implements security based on the mode selected from the flash module.

The following sections provide an overview of flash security and details the effects of security on non-flash modules.

8.1.1 Flash security

The flash module provides security information to the MCU based on the state held by FTFA_FSEC[SEC]. The MCU, in turn, confirms the security request and limits access to flash resources. During reset, the flash module initializes FTFA_FSEC using data read from the security byte of the flash configuration field.

NOTE

The security features apply only to external accesses: debug.
CPU accesses to the flash are not affected by the status of FTFA_FSEC.

In the unsecured state, all flash commands are available on the programming interfaces either from the debug port (SWD) or user code execution. When the flash is secured (FTFA_FSEC[SEC] = 00, 01, or 11), the programmer interfaces are only allowed to launch mass erase operations. Additionally, in this mode, the debug port has no access to memory locations.

8.1.2 Security interactions with other modules

The flash security settings are used by the system to determine what resources are available. The following sections describe the interactions between modules and the flash security settings or the impact that the flash security has on non-flash modules.
8.1.2.1 Security interactions with Debug

When flash security is active, the SWD port cannot access the memory resources of the MCU.

Although most debug functions are disabled, the debugger can write to the Flash Mass Erase in Progress field of the MDM-AP Control register to trigger a mass erase (Erase All Blocks) command. A mass erase via the debugger is allowed even when some memory locations are protected.

When mass erase is disabled, mass erase via the debugger is blocked.
Chapter 9
Debug

9.1 Introduction

This debug of this device is based on the ARM CoreSight™ architecture and is configured to provide the maximum flexibility as allowed by the restrictions of the pinout and other available resources.

It provides register and memory accessibility from the external debugger interface, basic run/halt control plus 2 breakpoints and 2 watchpoints.

Only one debug interface is supported:

• Serial Wire Debug (SWD)

9.2 Debug port pin descriptions

The debug port pins default after POR to their SWD functionality.

<table>
<thead>
<tr>
<th>Pin name</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>SWD_CLK</td>
<td>Input</td>
<td>Serial Wire Clock&lt;br&gt;This pin is the clock for debug logic when in the Serial Wire Debug mode. This pin is pulled down internally.</td>
</tr>
<tr>
<td>SWD_DIO</td>
<td>Input / Output</td>
<td>Serial Wire Debug Data Input/Output&lt;br&gt;The SWD_DIO pin is used by an external debug tool for communication and device control. This pin is pulled up internally.</td>
</tr>
</tbody>
</table>
### 9.3 SWD status and control registers

Through the ARM Debug Access Port (DAP), the debugger has access to the status and control elements, implemented as registers on the DAP bus as shown in the figure found here.

These registers provide additional control and status for low power mode recovery and typical run-control scenarios. The status register bits also provide a means for the debugger to get updated status of the core without having to initiate a bus transaction across the crossbar switch, thus remaining less intrusive during a debug session.

It is important to note that these DAP control and status registers are not memory mapped within the system memory map and are only accessible via the Debug Access Port using SWD. The MDM-AP is accessible as Debug Access Port 1 with the available registers shown in this table.

#### Table 9-2. MDM-AP register summary

<table>
<thead>
<tr>
<th>Address</th>
<th>Register</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0100_0000</td>
<td>Status</td>
<td>See MDM-AP Status Register</td>
</tr>
<tr>
<td>0x0100_0004</td>
<td>Control</td>
<td>See MDM-AP Control Register</td>
</tr>
<tr>
<td>0x0100_00FC</td>
<td>IDR</td>
<td>Read-only identification register that always reads as 0x001C_0020</td>
</tr>
</tbody>
</table>
### 9.3.1 MDM-AP Control Register

#### Table 9-3. MDM-AP Control register assignments

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Secure¹</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Flash Mass Erase in Progress</td>
<td>Y</td>
<td>Set to cause mass erase. Cleared by hardware after mass erase operation completes.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>When mass erase is disabled (via MEEN and SEC settings), the erase request does not occur and the Flash Mass Erase in Progress bit continues to assert until the next system reset.</td>
</tr>
<tr>
<td>1</td>
<td>Debug Disable</td>
<td>N</td>
<td>Set to disable debug. Clear to allow debug operation. When set, it overrides the C_DEBUGEN bit within the DHCSR and force disables Debug logic.</td>
</tr>
<tr>
<td>2</td>
<td>Debug Request</td>
<td>N</td>
<td>Set to force the core to halt.</td>
</tr>
</tbody>
</table>

¹ Secure bit values: Y (yes), N (no)
### Table 9-3. MDM-AP Control register assignments (continued)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Secure</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td></td>
<td></td>
<td>If the core is in a Stop or Wait mode, this bit can be used to wake the core and transition to a halted state.</td>
</tr>
<tr>
<td>3</td>
<td>System Reset Request</td>
<td>Y</td>
<td>Set to force a system reset. The system remains held in reset until this bit is cleared.</td>
</tr>
</tbody>
</table>
| 4   | Core Hold Reset | N | Configuration bit to control core operation at the end of system reset sequencing.  
0 Normal operation: Release the core from reset along with the rest of the system at the end of system reset sequencing.  
1 Suspend operation: Hold the core in reset at the end of reset sequencing. Once the system enters this suspended state, clearing this control bit immediately releases the core from reset and CPU operation begins. |
| 5   | VLLSx Debug Request (VLLDBGREQ) | N | Set to configure the system to be held in reset after the next recovery from a VLLSx mode. This bit is ignored on a VLLS wakeup via the Reset pin. During a VLLS wakeup via the Reset pin, the system can be held in reset by holding the reset pin asserted allowing the debugger to reinitialize the debug modules.  
This bit holds the system in reset when VLLSx modes are exited to allow the debugger time to re-initialize debug IP before the debug session continues.  
The Mode Controller captures this bit logic on entry to VLLSx modes. Upon exit from VLLSx modes, the Mode Controller will hold the system in reset until VLLDBGACK is asserted.  
VLLDBGREQ clears automatically due to the POR reset generated as part of the VLLSx recovery. |
| 6   | VLLSx Debug Acknowledge (VLLDBGACK) | N | Set to release a system being held in reset following a VLLSx recovery.  
This bit is used by the debugger to release the system reset when it is being held on VLLSx mode exit. The debugger re-initializes all debug IP and then assert this control bit to allow the Mode Controller to release the system from reset and allow CPU operation to begin.  
VLLDBGACK is cleared by the debugger or can be left set because it clears automatically due to the POR reset generated as part of the next VLLSx recovery. |
| 7   | LLS, VLLSx Status Acknowledge | N | Set this bit to acknowledge the DAP LLS and VLLS Status bits have been read. This acknowledge automatically clears the status bits.  
This bit is used by the debugger to clear the sticky LLS and VLLSx mode entry status bits. This bit is asserted and cleared by the debugger. |
| 8 – 31 | Reserved for future use | N | |

1. Command available in secure mode
### 9.3.2 MDM-AP Status Register

#### Table 9-4. MDM-AP Status register assignments

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Flash Mass Erase Acknowledge</td>
<td>The Flash Mass Erase Acknowledge bit is cleared after any system reset. The bit is also cleared at launch of a mass erase command due to write of Flash Mass Erase in Progress bit in MDM AP Control Register. The Flash Mass Erase Acknowledge is set after Flash control logic has started the mass erase operation. When mass erase is disabled (via MEEN and SEC settings), an erase request due to setting of Flash Mass Erase in Progress bit is not acknowledged.</td>
</tr>
<tr>
<td>1</td>
<td>Flash Ready</td>
<td>Indicates Flash has been initialized and debugger can be configured even if system is continuing to be held in reset via the debugger.</td>
</tr>
<tr>
<td>2</td>
<td>System Security</td>
<td>Indicates the security state. When secure, the debugger does not have access to the system bus or any memory mapped peripherals. This bit indicates when the part is locked and no system bus access is possible.</td>
</tr>
<tr>
<td>3</td>
<td>System Reset</td>
<td>Indicates the system reset state.</td>
</tr>
<tr>
<td></td>
<td>0 System is in reset.</td>
<td></td>
</tr>
<tr>
<td></td>
<td>1 System is not in reset.</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>Mass Erase Enable</td>
<td>Indicates if the MCU can be mass erased or not</td>
</tr>
<tr>
<td></td>
<td>0 Mass erase is disabled.</td>
<td></td>
</tr>
<tr>
<td></td>
<td>1 Mass erase is enabled .</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>Backdoor Access Key Enable</td>
<td>Indicates if the MCU has the backdoor access key enabled.</td>
</tr>
<tr>
<td></td>
<td>0 Disabled</td>
<td></td>
</tr>
<tr>
<td></td>
<td>1 Enabled</td>
<td></td>
</tr>
<tr>
<td>7</td>
<td>LP Enabled</td>
<td>Decode of SMC_PMCTRL[STOPM] field to indicate that VLPS, LLS, or VLLSx are the selected power mode the next time the ARM Core enters Deep Sleep.</td>
</tr>
<tr>
<td></td>
<td>0 Low Power Stop Mode is not enabled.</td>
<td></td>
</tr>
<tr>
<td></td>
<td>1 Low Power Stop Mode is enabled.</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Usage intended for debug operation in which Run to VLPS is attempted. Per debug definition, the system actually enters the Stop state. A debugger should interpret deep sleep indication (with SLEEPDEEP and SLEEPING asserted), in conjunction with this bit asserted as the debugger-VLPS status indication.</td>
<td></td>
</tr>
<tr>
<td>8</td>
<td>Very Low Power Mode</td>
<td>Indicates current power mode is VLPx. This bit is not ‘sticky’ and should always represent whether VLPx is enabled or not. This bit is used to throttle SWD_CLK frequency up/down.</td>
</tr>
<tr>
<td>9</td>
<td>LLS Mode Exit</td>
<td>This bit indicates an exit from LLS mode has occurred. The debugger will lose communication while the system is in LLS (including access to this register). Once communication is reestablished, this bit indicates that the system had been in LLS. Since the debug modules held their state during LLS, they do not need to be reconfigured.</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
## Table 9-4. MDM-AP Status register assignments (continued)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>This bit is set during the LLS recovery sequence. The LLS Mode Exit bit is held until the debugger has had a chance to recognize that LLS was exited and is cleared by a write of 1 to the LLS, VLLSx Status Acknowledge bit in MDM AP Control register.</td>
</tr>
<tr>
<td>10</td>
<td>VLLSx Modes Exit</td>
<td>This bit indicates an exit from VLLSx mode has occurred. The debugger will lose communication while the system is in VLLSx (including access to this register). Once communication is reestablished, this bit indicates that the system had been in VLLSx. Since the debug modules lose their state during VLLSx modes, they need to be reconfigured. This bit is set during the VLLSx recovery sequence. The VLLSx Mode Exit bit is held until the debugger has had a chance to recognize that a VLLS mode was exited and is cleared by a write of 1 to the LLS, VLLSx Status Acknowledge bit in MDM AP Control register.</td>
</tr>
<tr>
<td>11–15</td>
<td>Reserved for future use</td>
<td>Always read 0.</td>
</tr>
<tr>
<td>16</td>
<td>Core Halted</td>
<td>Indicates the core has entered Debug Halt mode</td>
</tr>
<tr>
<td>17</td>
<td>Core SLEEPDEEP</td>
<td>Indicates the core has entered a low-power mode</td>
</tr>
<tr>
<td>18</td>
<td>Core SLEEPING</td>
<td>SLEEPING==1 and SLEEPDEEP==0 indicates wait or VLPW mode. SLEEPING==1 and SLEEPDEEP==1 indicates stop or VLPS mode.</td>
</tr>
<tr>
<td>19–31</td>
<td>Reserved for future use</td>
<td>Always read 0.</td>
</tr>
</tbody>
</table>

### 9.4 Debug resets

The debug system receives the following sources of reset:

- System POR reset

Conversely, the debug system is capable of generating system reset using the following mechanism:

- A system reset in the DAP control register which allows the debugger to hold the system in reset.
- SYSRESETREQ field in the NVIC Application Interrupt and Reset control register
- A system reset in the DAP control register which allows the debugger to hold the core in reset.

### 9.5 Micro Trace Buffer (MTB)

The Micro Trace Buffer (MTB) provides a simple execution trace capability for the Cortex-M0+ processor.
When enabled, the MTB records changes in program flow reported by the Cortex-M0+ processor, via the execution trace interface, into a configurable region of the SRAM. Subsequently, an off-chip debugger may extract the trace information, which would allow reconstruction of an instruction flow trace. The MTB does not include any form of load/store data trace capability or tracing of any other information.

In addition to providing the trace capability, the MTB also operates as a simple AHB-Lite SRAM controller. The system bus masters, including the processor, have read/write access to all of the SRAM via the AHB-Lite interface, allowing the memory to be also used to store program and data information. The MTB simultaneously stores the trace information into an attached SRAM and allows bus masters to access the memory. The MTB ensures that trace information write accesses to the SRAM take priority over accesses from the AHB-Lite interface.

The MTB includes trace control registers for configuring and triggering the MTB functions. The MTB also supports triggering via TSTART and TSTOP control functions in the MTB DWT module.

### 9.6 Debug in low-power modes

In low-power modes, in which the debug modules are kept static or powered off, the debugger cannot gather any debug data for the duration of the low-power mode.

- In the case that the debugger is held static, the debug port returns to full functionality as soon as the low-power mode exits and the system returns to a state with active debug.
- In the case that the debugger logic is powered off, the debugger is reset on recovery and must be reconfigured once the low-power mode is exited.

Power mode entry logic monitors Debug Power Up and System Power Up signals from the debug port as indications that a debugger is active. These signals can be changed in RUN, VLPR, WAIT and VLPW. If the debug signal is active and the system attempts to enter Stop or VLPS, CPU clk continues to run to support core register access. In these modes in which CPU clk is left active the debug modules have access to core registers but not to system memory resources accessed via the crossbar.

With debug enabled, transitions from Run directly to VLPS result in the system entering Stop mode instead. Status bits within the MDM-AP Status register can be evaluated to determine this pseudo-VLPS state.

**NOTE**

With the debug enabled, transitions from Run --> VLPR --> VLPS are still possible.
In VLLS mode, all debug modules are powered off and reset at wakeup. In LLS mode, the debug modules retain their state but no debug activity is possible.

Going into a VLLSx mode causes all the debug controls and settings to be reset. To give time to the debugger to sync up with the HW, the MDM-AP Control register can be configured to hold the system in reset on recovery so that the debugger can regain control and reconfigure debug logic prior to the system exiting reset and resuming operation.

9.7 Debug and security

When flash security is enabled, the debug port capabilities are limited in order to prevent exploitation of secure data.

In the secure state, the debugger still has access to the status register and can determine the current security state of the device. In the case of a secure device, the debugger has the capability of only performing a mass erase operation.
Chapter 10
Pinouts and Packaging

10.1 Introduction

To optimize functionality in small packages, pins have several functions available via signal multiplexing. Information found here illustrates which of this device's signals are multiplexed on which external pin.

The Port Control block controls which signal is present on the external pin. Refer to that chapter to find which register controls the operation of a specific pin.

10.2 Signal multiplexing integration

Information found here summarizes how the module is integrated into the device. For a comprehensive description of the module itself, see the module’s dedicated chapter.

![Figure 10-1. Signal multiplexing integration](image)

<table>
<thead>
<tr>
<th>Topic</th>
<th>Related module</th>
<th>Reference</th>
</tr>
</thead>
<tbody>
<tr>
<td>Full description</td>
<td>Port control</td>
<td>Port control</td>
</tr>
<tr>
<td>System memory map</td>
<td></td>
<td>System memory map</td>
</tr>
</tbody>
</table>

Table 10-1. Reference links to related information

*Table continues on the next page...*
10.2.1 Clock gating

The clock to the port control module can be gated on and off using the SCGC5[PORTx] bits in the SIM module. These bits are cleared after any reset, which disables the clock to the corresponding module to conserve power. Prior to initializing the corresponding module, set SIM_SCGC5[PORTx] to enable the clock. Before turning off the clock, make sure to disable the module. For more details, see the Clock distribution chapter.

10.2.2 Signal multiplexing constraints

1. A given peripheral function must be assigned to a maximum of one package pin. Do not program the same function to more than one pin.
2. To ensure the best signal timing for a given peripheral's interface, choose the pins in closest proximity to each other.

10.3 KL17 Signal Multiplexing and Pin Assignments

The following table shows the signals available on each pin and the locations of these pins on the devices supported by this document. The Port Control Module is responsible for selecting which ALT functionality is available on each pin.

**Table 10-1. Reference links to related information (continued)**

<table>
<thead>
<tr>
<th>Topic</th>
<th>Related module</th>
<th>Reference</th>
</tr>
</thead>
<tbody>
<tr>
<td>Clocking</td>
<td>Clock Distribution</td>
<td></td>
</tr>
<tr>
<td>Register access</td>
<td>Peripheral bus controller</td>
<td>Peripheral bridge</td>
</tr>
</tbody>
</table>

**NOTE**

The 48 QFN and 64 MAPBGA packages for this product are not yet available. However, these packages are included in Package Your Way program for Kinetis MCUs. Visit nxp.com/KPYW for more details.
<table>
<thead>
<tr>
<th>Pin Name</th>
<th>Default</th>
<th>ALT0</th>
<th>ALT1</th>
<th>ALT2</th>
<th>ALT3</th>
<th>ALT4</th>
<th>ALT5</th>
<th>ALT6</th>
<th>ALT7</th>
</tr>
</thead>
<tbody>
<tr>
<td>B1</td>
<td>DISABLED</td>
<td>PTE1</td>
<td>SPI1_MOSI</td>
<td>LPUART1_RX</td>
<td>SPI1_MISO</td>
<td>I2C1_SCL</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>VDD</td>
<td>VDD</td>
<td>VDD</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>C4</td>
<td>VSS</td>
<td>VSS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>E1</td>
<td>PTE16</td>
<td>ADC0_DP1/</td>
<td>ADC0_DP1/</td>
<td>ADC0_SE1</td>
<td>ADC0_SE1</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>ADC0_DM1/</td>
<td>ADC0_DM1/</td>
<td>ADC0_SE5a</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>ADC0_DP2/</td>
<td>ADC0_DP2/</td>
<td>ADC0_SE2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>ADC0_DM2/</td>
<td>ADC0_DM2/</td>
<td>ADC0_SE8a</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>E2</td>
<td>PTE18</td>
<td>ADC0_DP3/</td>
<td>ADC0_DP3/</td>
<td>ADC0_SE3</td>
<td>ADC0_SE5a</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>ADC0_DM3/</td>
<td>ADC0_DM3/</td>
<td>ADC0_SE7a</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>F1</td>
<td>PTE20</td>
<td>ADC0_DP0/</td>
<td>ADC0_DP0/</td>
<td>ADC0_SE0</td>
<td>ADC0_SE0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>ADC0_DM0/</td>
<td>ADC0_DM0/</td>
<td>ADC0_SE4a</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>F2</td>
<td>PTE21</td>
<td>ADC0_DP2/</td>
<td>ADC0_DP2/</td>
<td>ADC0_SE2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>ADC0_DM2/</td>
<td>ADC0_DM2/</td>
<td>ADC0_SE8a</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>G1</td>
<td>PTE22</td>
<td>ADC0_DP3/</td>
<td>ADC0_DP3/</td>
<td>ADC0_SE3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>ADC0_DM3/</td>
<td>ADC0_DM3/</td>
<td>ADC0_SE7a</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>G2</td>
<td>PTE23</td>
<td>ADC0_DP0/</td>
<td>ADC0_DP0/</td>
<td>ADC0_SE0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>ADC0_DM0/</td>
<td>ADC0_DM0/</td>
<td>ADC0_SE4a</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>H1</td>
<td>PTE24</td>
<td>ADC0_DP2/</td>
<td>ADC0_DP2/</td>
<td>ADC0_SE2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>ADC0_DM2/</td>
<td>ADC0_DM2/</td>
<td>ADC0_SE8a</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>H2</td>
<td>PTE25</td>
<td>ADC0_DP3/</td>
<td>ADC0_DP3/</td>
<td>ADC0_SE3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>ADC0_DM3/</td>
<td>ADC0_DM3/</td>
<td>ADC0_SE7a</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>H3</td>
<td>PTE26</td>
<td>ADC0_DP0/</td>
<td>ADC0_DP0/</td>
<td>ADC0_SE0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>ADC0_DM0/</td>
<td>ADC0_DM0/</td>
<td>ADC0_SE4a</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>H4</td>
<td>PTE27</td>
<td>ADC0_DP2/</td>
<td>ADC0_DP2/</td>
<td>ADC0_SE2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>ADC0_DM2/</td>
<td>ADC0_DM2/</td>
<td>ADC0_SE8a</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>H5</td>
<td>PTE28</td>
<td>ADC0_DP3/</td>
<td>ADC0_DP3/</td>
<td>ADC0_SE3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>ADC0_DM3/</td>
<td>ADC0_DM3/</td>
<td>ADC0_SE7a</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>H6</td>
<td>PTE29</td>
<td>ADC0_DP0/</td>
<td>ADC0_DP0/</td>
<td>ADC0_SE0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>ADC0_DM0/</td>
<td>ADC0_DM0/</td>
<td>ADC0_SE4a</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>I2C0_SCL</td>
<td>SPI0_MOSI</td>
<td>I2C0_SCL</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>I2C0_SDA</td>
<td>SPI0_MOSI</td>
<td>I2C0_SDA</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>NMI_b</td>
<td>LPUART0_Tx</td>
<td>LPUART0_Tx</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>NMI_b</td>
<td>LPUART0_RX</td>
<td>LPUART0_RX</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SWD_CLK</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SWD_CLK</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Pin Name</td>
<td>Default</td>
<td>ALT0</td>
<td>ALT1</td>
<td>ALT2</td>
<td>ALT3</td>
<td>ALT4</td>
<td>ALT5</td>
<td>ALT6</td>
<td>ALT7</td>
</tr>
<tr>
<td>----------</td>
<td>---------</td>
<td>------</td>
<td>------</td>
<td>------</td>
<td>------</td>
<td>------</td>
<td>------</td>
<td>------</td>
<td>------</td>
</tr>
<tr>
<td>C4</td>
<td>VSS</td>
<td>VSS</td>
<td>VSS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>F6</td>
<td>PTA18</td>
<td>EXT10</td>
<td>EXT10</td>
<td>PTA18</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>E6</td>
<td>PTA19</td>
<td>XTAL0</td>
<td>XTAL0</td>
<td>PTA19</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D5</td>
<td>PTA20</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>D6</td>
<td>PTB0/LLWU_P6/RTC_CLKIN</td>
<td>ADC0_SE8</td>
<td>ADC0_SE8</td>
<td>PTB0/LLWU_P6</td>
<td>I2C0_SCL</td>
<td>TP1M1.CH0</td>
<td>SPI1.MOSI</td>
<td>SPI1.MISO</td>
<td></td>
</tr>
<tr>
<td>C5</td>
<td>PT1C1/LLWU_P6/RTC_CLKIN</td>
<td>ADC0_SE15</td>
<td>ADC0_SE15</td>
<td>PT1C1/LLWU_P6/RTC_CLKIN</td>
<td>I2C1_SCL</td>
<td>TP1M0.CH0</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>B6</td>
<td>PT2C2</td>
<td>ADC0_SE11</td>
<td>ADC0_SE11</td>
<td>PT2C2</td>
<td>I2C1_SDA</td>
<td>TP1M0.CH1</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>B5</td>
<td>PT2C3/LLWU_P7</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>E3</td>
<td>VSS</td>
<td>VSS</td>
<td>VSS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>A6</td>
<td>VDD</td>
<td>VDD</td>
<td>VDD</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>A4</td>
<td>B6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>A3</td>
<td>B3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>B3</td>
<td>C1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
10.4 KL17 Family Pinouts

The figure below shows the 32 QFN pinouts.

![32 QFN Pinout Diagram](image)

**Figure 10-2. 32 QFN Pinout diagram (transparent top view)**

The figure below shows the 48 QFN pinouts.

**NOTE**

The 48 QFN package for this product is not yet available. However, it is included in Package Your Way program for Kinetis MCUs. Visit nxp.com/KPYW for more details.
Figure 10-3. 48 QFN Pinout diagram (transparent top view)

The figure below shows the 64 MAPBGA pinouts.

**NOTE**

The 64 MAPBGA package for this product is not yet available. However, it is included in Package Your Way program for Kinetis MCUs. Visit [nxp.com/KPYW](http://nxp.com/KPYW) for more details.
<table>
<thead>
<tr>
<th></th>
<th>1</th>
<th>2</th>
<th>3</th>
<th>4</th>
<th>5</th>
<th>6</th>
<th>7</th>
<th>8</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>PTE0</td>
<td>PTD7</td>
<td>PTD4</td>
<td>PTD1</td>
<td>PTC11</td>
<td>PTC8</td>
<td>PTC5</td>
<td>PTD6</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>LLWU_P14</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>B</td>
<td>PTE1</td>
<td>PTD6</td>
<td>PTD3</td>
<td>PTD10</td>
<td>PT99</td>
<td>PTC2</td>
<td>PTD4</td>
<td>PTD5</td>
</tr>
<tr>
<td></td>
<td></td>
<td>LLWU_P15</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>C</td>
<td>PTD5</td>
<td>PTD2</td>
<td>PTD0</td>
<td>VSS</td>
<td>NC</td>
<td>PTC1</td>
<td>PTD9</td>
<td>PTD10</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>LLWU_P15</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D</td>
<td>PTE17</td>
<td>PTE19</td>
<td>PTA0</td>
<td>PTA1</td>
<td>PTA3</td>
<td>PTA18</td>
<td>PTA17</td>
<td>PTE0</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>E</td>
<td>PTE16</td>
<td>PTE18</td>
<td>VSS</td>
<td>VDD</td>
<td>PTA2</td>
<td>PTA16</td>
<td>PTA2</td>
<td>PTE16</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>F</td>
<td>PTE21</td>
<td>PTE23</td>
<td>VSSA</td>
<td>VDDA</td>
<td>PTA5</td>
<td>PTA1</td>
<td>PTA20</td>
<td>PTE21</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>G</td>
<td>PTE20</td>
<td>PTE22</td>
<td>VREFL</td>
<td>VREFO</td>
<td>PTA4</td>
<td>PTA13</td>
<td>VDD</td>
<td>PTA19</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>H</td>
<td>PTE29</td>
<td>PTE30</td>
<td>PTE31</td>
<td>PTE24</td>
<td>PTE25</td>
<td>PTA12</td>
<td>VSS</td>
<td>PTE29</td>
</tr>
</tbody>
</table>

**Figure 10-4. 64 MAPBGA Pinout diagram (transparent top view)**

The figure below shows the 64 LQFP pinouts:
Figure 10-5. 64 LQFP Pinout diagram (top view)

The figure below shows the 36 XFBGA pinouts:
Figure 10-6. 36 XFBGA Pinout diagram (transparent top view)

10.5 Module Signal Description Tables

10.5.1 Core modules

Table 10-2. SWD signal descriptions

<table>
<thead>
<tr>
<th>Chip signal name</th>
<th>Module signal name</th>
<th>Description</th>
<th>I/O</th>
</tr>
</thead>
<tbody>
<tr>
<td>SWD_DIO</td>
<td>SWD_DIO</td>
<td>Serial Wire Debug Data Input/Output</td>
<td>Input / Output</td>
</tr>
<tr>
<td></td>
<td></td>
<td>The SWD_DIO pin is used by an external debug tool for communication and device control. This pin is pulled up internally.</td>
<td></td>
</tr>
<tr>
<td>SWD_CLK</td>
<td>SWD_CLK</td>
<td>Serial Wire Clock</td>
<td>Input</td>
</tr>
<tr>
<td></td>
<td></td>
<td>This pin is the clock for debug logic when in the Serial Wire Debug mode. This pin is pulled down internally.</td>
<td></td>
</tr>
</tbody>
</table>
10.5.2 System modules

Table 10-3. System signal descriptions

<table>
<thead>
<tr>
<th>Chip signal name</th>
<th>Module signal name</th>
<th>Description</th>
<th>I/O</th>
</tr>
</thead>
<tbody>
<tr>
<td>NMI</td>
<td>—</td>
<td>Non-maskable interrupt</td>
<td>I</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>NOTE:</strong> Driving the NMI signal low forces a non-maskable interrupt, if the NMI function is selected on the corresponding pin.</td>
<td></td>
</tr>
<tr>
<td>RESET</td>
<td>—</td>
<td>Reset bidirectional signal</td>
<td>I/O</td>
</tr>
<tr>
<td>VDD</td>
<td>—</td>
<td>MCU power</td>
<td>I</td>
</tr>
<tr>
<td>VSS</td>
<td>—</td>
<td>MCU ground</td>
<td>I</td>
</tr>
</tbody>
</table>

Table 10-4. LLWU signal descriptions

<table>
<thead>
<tr>
<th>Chip signal name</th>
<th>Module signal name</th>
<th>Description</th>
<th>I/O</th>
</tr>
</thead>
<tbody>
<tr>
<td>LLWU_Pn</td>
<td>LLWU_Pn</td>
<td>Wakeup inputs (n = 5, 6, 7, 8, 9, 10, 14, 15)</td>
<td>I</td>
</tr>
</tbody>
</table>

10.5.3 Clock modules

Table 10-5. OSC signal descriptions

<table>
<thead>
<tr>
<th>Chip signal name</th>
<th>Module signal name</th>
<th>Description</th>
<th>I/O</th>
</tr>
</thead>
<tbody>
<tr>
<td>EXTAL0</td>
<td>EXTAL</td>
<td>External clock/Oscillator input</td>
<td>I</td>
</tr>
<tr>
<td>XTAL0</td>
<td>XTAL</td>
<td>Oscillator output</td>
<td>O</td>
</tr>
</tbody>
</table>

10.5.4 Memories and memory interfaces

10.5.5 Analog

This table presents the signal descriptions of the ADC0 module.

Table 10-6. ADC0 signal descriptions

<table>
<thead>
<tr>
<th>Chip signal name</th>
<th>Module signal name</th>
<th>Description</th>
<th>I/O</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADC0_DPn</td>
<td>DADP3–DADP0</td>
<td>Differential Analog Channel Inputs</td>
<td>I</td>
</tr>
<tr>
<td>ADC0_DMn</td>
<td>DADM3–DADM0</td>
<td>Differential Analog Channel Inputs</td>
<td>I</td>
</tr>
</tbody>
</table>
Table 10-6. ADC0 signal descriptions (continued)

<table>
<thead>
<tr>
<th>Chip signal name</th>
<th>Module signal name</th>
<th>Description</th>
<th>I/O</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADC0_SEn</td>
<td>ADn</td>
<td>Single-Ended Analog Channel Inputs</td>
<td>I</td>
</tr>
<tr>
<td>VREFH</td>
<td>VREFSH</td>
<td>Voltage Reference Select High</td>
<td>I</td>
</tr>
<tr>
<td>VREFL</td>
<td>VREFSL</td>
<td>Voltage Reference Select Low</td>
<td>I</td>
</tr>
<tr>
<td>VDDA</td>
<td>VDDA</td>
<td>Analog Power Supply</td>
<td>I</td>
</tr>
<tr>
<td>VSSA</td>
<td>VSSA</td>
<td>Analog Ground</td>
<td>I</td>
</tr>
<tr>
<td>EXTRG_IN</td>
<td>ADHWT</td>
<td>Hardware trigger</td>
<td>I</td>
</tr>
</tbody>
</table>

This table presents the signal descriptions of the CMP0 module.

Table 10-7. CMP0 signal descriptions

<table>
<thead>
<tr>
<th>Chip signal name</th>
<th>Module signal name</th>
<th>Description</th>
<th>I/O</th>
</tr>
</thead>
<tbody>
<tr>
<td>CMP0_IN[5:0]</td>
<td>IN[5:0]</td>
<td>Analog voltage inputs</td>
<td>I</td>
</tr>
<tr>
<td>CMP0_OUT</td>
<td>CMPO</td>
<td>Comparator output</td>
<td>O</td>
</tr>
</tbody>
</table>

10.5.6 Timer Modules

Table 10-8. TPM0 signal descriptions

<table>
<thead>
<tr>
<th>Chip signal name</th>
<th>Module signal name</th>
<th>Description</th>
<th>I/O</th>
</tr>
</thead>
<tbody>
<tr>
<td>TPM_CLKIN[1:0]</td>
<td>TPM_EXTCLK</td>
<td>External clock. TPM external clock can be selected to increment the TPM counter on every rising edge synchronized to the counter clock.</td>
<td>I</td>
</tr>
<tr>
<td>TPM0_CH[5:0]</td>
<td>TPM.CHn</td>
<td>TPM channel (n = 5 to 0). A TPM channel pin is configured as output when configured in an output compare or PWM mode and the TPM counter is enabled, otherwise the TPM channel pin is an input.</td>
<td>I/O</td>
</tr>
</tbody>
</table>

Table 10-9. TPM1 signal descriptions

<table>
<thead>
<tr>
<th>Chip signal name</th>
<th>Module signal name</th>
<th>Description</th>
<th>I/O</th>
</tr>
</thead>
<tbody>
<tr>
<td>TPM_CLKIN[1:0]</td>
<td>TPM_EXTCLK</td>
<td>External clock. TPM external clock can be selected to increment the TPM counter on every rising edge synchronized to the counter clock.</td>
<td>I</td>
</tr>
<tr>
<td>TPM1_CH[1:0]</td>
<td>TPM.CHn</td>
<td>TPM channel (n = 1 to 0). A TPM channel pin is configured as output when configured in an output compare or PWM mode and the TPM counter is enabled, otherwise the TPM channel pin is an input.</td>
<td>I/O</td>
</tr>
</tbody>
</table>
Table 10-10. TPM2 signal descriptions

<table>
<thead>
<tr>
<th>Chip signal name</th>
<th>Module signal name</th>
<th>Description</th>
<th>I/O</th>
</tr>
</thead>
<tbody>
<tr>
<td>TPM_CLKIN[1:0]</td>
<td>TPM_EXTCLK</td>
<td>External clock. TPM external clock can be selected to increment the TPM counter on every rising edge synchronized to the counter clock.</td>
<td>I</td>
</tr>
<tr>
<td>TPM2_CH[1:0]</td>
<td>TPM_CHn</td>
<td>TPM channel (n = 1 to 0). A TPM channel pin is configured as output when configured in an output compare or PWM mode and the TPM counter is enabled, otherwise the TPM channel pin is an input.</td>
<td>I/O</td>
</tr>
</tbody>
</table>

Table 10-11. LPTMR0 signal descriptions

<table>
<thead>
<tr>
<th>Chip signal name</th>
<th>Module signal name</th>
<th>Description</th>
<th>I/O</th>
</tr>
</thead>
<tbody>
<tr>
<td>LPTMR0_ALT[3:1]</td>
<td>LPTMR_ALTn</td>
<td>Pulse Counter Input pin</td>
<td>I</td>
</tr>
</tbody>
</table>

Table 10-12. RTC signal descriptions

<table>
<thead>
<tr>
<th>Chip signal name</th>
<th>Module signal name</th>
<th>Description</th>
<th>I/O</th>
</tr>
</thead>
<tbody>
<tr>
<td>RTC_CLKOUT</td>
<td>RTC_CLKOUT</td>
<td>1 Hz square-wave output or OSCERCLK</td>
<td>O</td>
</tr>
</tbody>
</table>

1. RTC_CLKOUT can also be driven with OSCERCLK via SIM control bit SIM_SOPT[RCTCLKOUTSEL]

10.5.7 Communication interfaces

Table 10-13. SPI0 signal descriptions

<table>
<thead>
<tr>
<th>Chip signal name</th>
<th>Module signal name</th>
<th>Description</th>
<th>I/O</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPI0_MISO</td>
<td>MISO</td>
<td>Master Data In, Slave Data Out</td>
<td>I/O</td>
</tr>
<tr>
<td>SPI0_MOSI</td>
<td>MOSI</td>
<td>Master Data Out, Slave Data In</td>
<td>I/O</td>
</tr>
<tr>
<td>SPI0_SCLK</td>
<td>SPSCK</td>
<td>SPI Serial Clock</td>
<td>I/O</td>
</tr>
<tr>
<td>SPI0_PCS0</td>
<td>SS</td>
<td>Slave Select</td>
<td>I/O</td>
</tr>
</tbody>
</table>

Table 10-14. SPI1 signal descriptions

<table>
<thead>
<tr>
<th>Chip signal name</th>
<th>Module signal name</th>
<th>Description</th>
<th>I/O</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPI1_MISO</td>
<td>MISO</td>
<td>Master Data In, Slave Data Out</td>
<td>I/O</td>
</tr>
<tr>
<td>SPI1_MOSI</td>
<td>MOSI</td>
<td>Master Data Out, Slave Data In</td>
<td>I/O</td>
</tr>
<tr>
<td>SPI1_SCLK</td>
<td>SPSCK</td>
<td>SPI Serial Clock</td>
<td>I/O</td>
</tr>
<tr>
<td>SPI1_PCS0</td>
<td>SS</td>
<td>Slave Select</td>
<td>I/O</td>
</tr>
</tbody>
</table>
### Table 10-15. I\(^2\)C0 signal descriptions

<table>
<thead>
<tr>
<th>Chip signal name</th>
<th>Module signal name</th>
<th>Description</th>
<th>I/O</th>
</tr>
</thead>
<tbody>
<tr>
<td>I2C0_SCL</td>
<td>SCL</td>
<td>Bidirectional serial clock line of the I(^2)C system.</td>
<td>I/O</td>
</tr>
<tr>
<td>I2C0_SDA</td>
<td>SDA</td>
<td>Bidirectional serial data line of the I(^2)C system.</td>
<td>I/O</td>
</tr>
</tbody>
</table>

### Table 10-16. I\(^2\)C1 signal descriptions

<table>
<thead>
<tr>
<th>Chip signal name</th>
<th>Module signal name</th>
<th>Description</th>
<th>I/O</th>
</tr>
</thead>
<tbody>
<tr>
<td>I2C1_SCL</td>
<td>SCL</td>
<td>Bidirectional serial clock line of the I(^2)C system.</td>
<td>I/O</td>
</tr>
<tr>
<td>I2C1_SDA</td>
<td>SDA</td>
<td>Bidirectional serial data line of the I(^2)C system.</td>
<td>I/O</td>
</tr>
</tbody>
</table>

### Table 10-17. LPUART0 signal descriptions

<table>
<thead>
<tr>
<th>Chip signal name</th>
<th>Module signal name</th>
<th>Description</th>
<th>I/O</th>
</tr>
</thead>
<tbody>
<tr>
<td>LPUART0_TX</td>
<td>TxD</td>
<td>Transmit data</td>
<td>I/O</td>
</tr>
<tr>
<td>LPUART0_RX</td>
<td>RxD</td>
<td>Receive data</td>
<td>I</td>
</tr>
</tbody>
</table>

### Table 10-18. LPUART1 signal descriptions

<table>
<thead>
<tr>
<th>Chip signal name</th>
<th>Module signal name</th>
<th>Description</th>
<th>I/O</th>
</tr>
</thead>
<tbody>
<tr>
<td>LPUART1_TX</td>
<td>TxD</td>
<td>Transmit data</td>
<td>I/O</td>
</tr>
<tr>
<td>LPUART1_RX</td>
<td>RxD</td>
<td>Receive data</td>
<td>I</td>
</tr>
</tbody>
</table>

### Table 10-19. UART2 signal descriptions

<table>
<thead>
<tr>
<th>Chip signal name</th>
<th>Module signal name</th>
<th>Description</th>
<th>I/O</th>
</tr>
</thead>
<tbody>
<tr>
<td>UART2_TX</td>
<td>TxD</td>
<td>Transmit data</td>
<td>O</td>
</tr>
<tr>
<td>UART2_RX</td>
<td>RxD</td>
<td>Receive data</td>
<td>I</td>
</tr>
</tbody>
</table>

### Table 10-20. FlexIO signal descriptions

<table>
<thead>
<tr>
<th>Chip signal name</th>
<th>Module signal name</th>
<th>Description</th>
<th>I/O</th>
</tr>
</thead>
<tbody>
<tr>
<td>FXIO0_Dx</td>
<td>FXIO_Dn (n=0...7)</td>
<td>Bidirectional FlexIO Shifter and Timer pin inputs/outputs</td>
<td>I/O</td>
</tr>
</tbody>
</table>
### Human-machine interfaces (HMI)

Table 10-21. GPIO Signal Descriptions

<table>
<thead>
<tr>
<th>Chip signal name</th>
<th>Module signal name</th>
<th>Description</th>
<th>I/O</th>
</tr>
</thead>
<tbody>
<tr>
<td>PTA[31:0]</td>
<td>PORTA31–PORTA0</td>
<td>General-purpose input/output</td>
<td>I/O</td>
</tr>
<tr>
<td>PTB[31:0]</td>
<td>PORTB31–PORTB0</td>
<td>General-purpose input/output</td>
<td>I/O</td>
</tr>
<tr>
<td>PTC[11:0]</td>
<td>PORTC11–PORTC0</td>
<td>General-purpose input/output</td>
<td>I/O</td>
</tr>
<tr>
<td>PTD[7:0]</td>
<td>PORTD7–PORTD0</td>
<td>General-purpose input/output</td>
<td>I/O</td>
</tr>
<tr>
<td>PTE[31:0]</td>
<td>PORTE31–PORTE0</td>
<td>General-purpose input/output</td>
<td>I/O</td>
</tr>
</tbody>
</table>
11.1 Chip-specific PORT information

The following table lists registers that are not implemented in this device:

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register names</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>4004_9018-4004_902C</td>
<td>PORTA_PCR6, PORTA_PCR7, PORTA_PCR8, PORTA_PCR9, PORTA_PCR10, and PORTA_PCR11</td>
<td>Not implemented in this device.</td>
</tr>
<tr>
<td>4004_9038-4004_9044</td>
<td>PORTA_PCR14, PORTA_PCR15, PORTA_PCR16, and PORTA_PCR17</td>
<td></td>
</tr>
<tr>
<td>4004_9054-4004_907C</td>
<td>PORTA_PCR21, PORTA_PCR22, PORTA_PCR23, PORTA_PCR24, PORTA_PCR25, PORTA_PCR26,</td>
<td></td>
</tr>
<tr>
<td></td>
<td>PORTA_PCR27, PORTA_PCR28, PORTA_PCR29, PORTA_PCR30, and PORTA_PCR31</td>
<td></td>
</tr>
<tr>
<td>4004_A010-4004_A03C</td>
<td>PORTB_PCR4, PORTB_PCR5, PORTB_PCR6, PORTB_PTB7, PORTB_PTB8, PORTB_PTB9,</td>
<td></td>
</tr>
<tr>
<td></td>
<td>PORTB_PTB10, PORTB_PTB11, PORTB_PCR12, PORTB_PCR13, PORTB_PCR14, and PORTB_PCR15</td>
<td></td>
</tr>
<tr>
<td>4004_A050-4004_A07C</td>
<td>PORTB_PTB20, PORTB_PTB21, PORTB_PTB22, PORTB_PTB23, PORTB_PCR24, PORTB_PCR25,</td>
<td></td>
</tr>
<tr>
<td></td>
<td>PORTB_PCR26, PORTB_PCR27, PORTB_PCR28, PORTB_PCR29, PORTB_PCR30, and PORTB_PCR31</td>
<td></td>
</tr>
<tr>
<td>4004_B030-4004_B07C</td>
<td>PORTC_PCR12, PORTC_PCRC13, PORTC_PCR14, PORTC_PCR15, PORTC_PCR16, PORTC_PCR17,</td>
<td></td>
</tr>
<tr>
<td></td>
<td>PORTC_PCR18, PORTC_PCR19, PORTC_PCRC20, PORTC_PCR21, PORTC_PCR22, PORTC_PCR23,</td>
<td></td>
</tr>
<tr>
<td></td>
<td>PORTC_PCR24, PORTC_PCR25, PORTC_PCR26, PORTC_PCR27, PORTC_PCR28, PORTC_PCR29,</td>
<td></td>
</tr>
<tr>
<td></td>
<td>PORTC_PCR30, and PORTC_PCR31</td>
<td></td>
</tr>
</tbody>
</table>

Table continues on the next page...
### 11.2 Port control and interrupt summary

The following table provides more information regarding the Port Control and Interrupt configurations.

**Table 11-1. Ports summary**

<table>
<thead>
<tr>
<th>Feature</th>
<th>Port A</th>
<th>Port B</th>
<th>Port C</th>
<th>Port D</th>
<th>Port E</th>
</tr>
</thead>
<tbody>
<tr>
<td>Pull select control</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>Pull select at reset</td>
<td>PTA0=Pull down, Others=Pull up</td>
<td>Pull up</td>
<td>Pull up</td>
<td>Pull up</td>
<td>Pull up</td>
</tr>
<tr>
<td>Pull enable control</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>Pull enable at reset</td>
<td>PTA0/PTA3/PTA4/RESET_B=Enabled; Others=Disabled</td>
<td>Disabled</td>
<td>Disabled</td>
<td>Disabled</td>
<td>Disabled</td>
</tr>
<tr>
<td>Slew rate enable control</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>Slew rate enable at reset</td>
<td>PTA3=Fast Slew; Others=Slow Slew</td>
<td>PTB0/PTB1/PTB16/PTB17 = Fast Slew; Others=Slow Slew</td>
<td>PTC3/PTC4/PTC5/PTC6/PTC7=Fast Slew; Others=Slow Slew</td>
<td>PTD0~7=Fast Slew; Others=Slow Slew</td>
<td>PTE0/PTE1/PTE16/PTE17/PTE18/PTE19 = Fast Slew; Others=Slow Slew</td>
</tr>
<tr>
<td>Passive filter enable control</td>
<td>PTA4 only</td>
<td>No</td>
<td>No</td>
<td>No</td>
<td>No</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
Table 11-1. Ports summary (continued)

<table>
<thead>
<tr>
<th>Feature</th>
<th>Port A</th>
<th>Port B</th>
<th>Port C</th>
<th>Port D</th>
<th>Port E</th>
</tr>
</thead>
<tbody>
<tr>
<td>Passive filter enable at reset</td>
<td>Disabled</td>
<td>Disabled</td>
<td>Disabled</td>
<td>Disabled</td>
<td>Disabled</td>
</tr>
<tr>
<td>Open drain enable control</td>
<td>No</td>
<td>No</td>
<td>No</td>
<td>No</td>
<td>No</td>
</tr>
<tr>
<td>Open drain enable at reset</td>
<td>Disabled</td>
<td>Disabled</td>
<td>Disabled</td>
<td>Disabled</td>
<td>Disabled</td>
</tr>
<tr>
<td>Drive strength enable control</td>
<td>No</td>
<td>PTB0/PTB1 only</td>
<td>PTC3 and PTC4</td>
<td>PTD6/PTD7 only</td>
<td>No</td>
</tr>
<tr>
<td>Drive strength enable at reset</td>
<td>Disabled</td>
<td>Disabled</td>
<td>Disabled</td>
<td>Disabled</td>
<td>Disabled</td>
</tr>
<tr>
<td>Pin mux control</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>Pin mux at reset</td>
<td>PTA0/PTA3/PTA4=ALT7; Others=ALT0</td>
<td>ALT0</td>
<td>ALT0</td>
<td>ALT0</td>
<td>ALT0</td>
</tr>
<tr>
<td>Lock bit</td>
<td>No</td>
<td>No</td>
<td>No</td>
<td>No</td>
<td>No</td>
</tr>
<tr>
<td>Interrupt and DMA request</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>Digital glitch filter</td>
<td>No</td>
<td>No</td>
<td>No</td>
<td>No</td>
<td>No</td>
</tr>
</tbody>
</table>

1. UART signals can be configured for open-drain using SIM_SOPT5 register. IIC signals are automatically enabled for open drain when selected.

NOTE

PTA20 RESET_b's PUE/PUS are not controlled by PORTA_PCR20's PUE/PUS, but they are tied to pull up enabled; LPTMR0_ALT1/2/3's PUE/PUS is tied to disabled.

11.3 Introduction

11.4 Overview

The Port Control and Interrupt (PORT) module provides support for port control, and external interrupt functions.

Most functions can be configured independently for each pin in the 32-bit port and affect the pin regardless of its pin muxing state.

There is one instance of the PORT module for each port. Not all pins within each port are implemented on a specific device.
11.4.1 Features

The PORT module has the following features:

- Pin interrupt on selected pins
  - Interrupt flag and enable registers for each pin
  - Support for edge sensitive (rising, falling, both) or level sensitive (low, high) configured per pin
  - Support for interrupt or DMA request configured per pin
  - Asynchronous wake-up in low-power modes
  - Pin interrupt is functional in all digital pin muxing modes

- Port control
  - Individual pull control fields with pullup, pulldown, and pull-disable support on selected pins
  - Individual drive strength field supporting high and low drive strength on selected pins
  - Individual slew rate field supporting fast and slow slew rates on selected pins
  - Individual input passive filter field supporting enable and disable of the individual input passive filter on selected pins
  - Individual mux control field supporting analog or pin disabled, GPIO, and up to chip-specific digital functions
  - Pad configuration fields are functional in all digital pin muxing modes.

11.4.2 Modes of operation

11.4.2.1 Run mode

In Run mode, the PORT operates normally.

11.4.2.2 Wait mode

In Wait mode, PORT continues to operate normally and may be configured to exit the Low-Power mode if an enabled interrupt is detected. DMA requests are still generated during the Wait mode, but do not cause an exit from the Low-Power mode.

11.4.2.3 Stop mode

In Stop mode, the PORT can be configured to exit the Low-Power mode via an asynchronous wake-up signal if an enabled interrupt is detected.
11.4.2.4 Debug mode

In Debug mode, PORT operates normally.

11.5 External signal description

The table found here describes the PORT external signal.

<table>
<thead>
<tr>
<th>Name</th>
<th>Function</th>
<th>I/O</th>
<th>Reset</th>
<th>Pull</th>
</tr>
</thead>
<tbody>
<tr>
<td>PORTx[31:0]</td>
<td>External interrupt</td>
<td>I/O</td>
<td>0</td>
<td>-</td>
</tr>
</tbody>
</table>

**NOTE**
Not all pins within each port are implemented on each device.

11.6 Detailed signal description

The table found here contains the detailed signal description for the PORT interface.

<table>
<thead>
<tr>
<th>Signal</th>
<th>I/O</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>PORTx[31:0]</td>
<td>I/O</td>
<td>External interrupt.</td>
</tr>
<tr>
<td>State meaning</td>
<td></td>
<td>Asserted—pin is logic 1.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Negated—pin is logic 0.</td>
</tr>
<tr>
<td>Timing</td>
<td></td>
<td>Assertion—may occur at any time and can assert asynchronously to the system clock.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Negation—may occur at any time and can assert asynchronously to the system clock.</td>
</tr>
</tbody>
</table>

11.7 Memory map and register definition

Any read or write access to the PORT memory space that is outside the valid memory map results in a bus error. All register accesses complete with zero wait states.
### PORT memory map

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4004_9000</td>
<td>Pin Control Register n (PORTA_PCR0)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_9004</td>
<td>Pin Control Register n (PORTA_PCR1)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_9008</td>
<td>Pin Control Register n (PORTA_PCR2)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_900C</td>
<td>Pin Control Register n (PORTA_PCR3)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_9010</td>
<td>Pin Control Register n (PORTA_PCR4)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_9014</td>
<td>Pin Control Register n (PORTA_PCR5)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_9018</td>
<td>Pin Control Register n (PORTA_PCR6)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_901C</td>
<td>Pin Control Register n (PORTA_PCR7)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_9020</td>
<td>Pin Control Register n (PORTA_PCR8)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_9024</td>
<td>Pin Control Register n (PORTA_PCR9)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_9028</td>
<td>Pin Control Register n (PORTA_PCR10)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_902C</td>
<td>Pin Control Register n (PORTA_PCR11)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_9030</td>
<td>Pin Control Register n (PORTA_PCR12)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_9034</td>
<td>Pin Control Register n (PORTA_PCR13)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_9038</td>
<td>Pin Control Register n (PORTA_PCR14)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_903C</td>
<td>Pin Control Register n (PORTA_PCR15)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_9040</td>
<td>Pin Control Register n (PORTA_PCR16)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_9044</td>
<td>Pin Control Register n (PORTA_PCR17)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_9048</td>
<td>Pin Control Register n (PORTA_PCR18)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_904C</td>
<td>Pin Control Register n (PORTA_PCR19)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_9050</td>
<td>Pin Control Register n (PORTA_PCR20)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_9054</td>
<td>Pin Control Register n (PORTA_PCR21)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_9058</td>
<td>Pin Control Register n (PORTA_PCR22)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_905C</td>
<td>Pin Control Register n (PORTA_PCR23)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_9060</td>
<td>Pin Control Register n (PORTA_PCR24)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_9064</td>
<td>Pin Control Register n (PORTA_PCR25)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_9068</td>
<td>Pin Control Register n (PORTA_PCR26)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_906C</td>
<td>Pin Control Register n (PORTA_PCR27)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_9070</td>
<td>Pin Control Register n (PORTA_PCR28)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_9074</td>
<td>Pin Control Register n (PORTA_PCR29)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_9078</td>
<td>Pin Control Register n (PORTA_PCR30)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_907C</td>
<td>Pin Control Register n (PORTA_PCR31)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_9080</td>
<td>Global Pin Control Low Register (PORTA_GPCLR)</td>
<td>32</td>
<td>W (always reads 0)</td>
<td>0000_0000h</td>
<td>11.7.2/136</td>
</tr>
<tr>
<td>4004_9084</td>
<td>Global Pin Control High Register (PORTA_GPCHR)</td>
<td>32</td>
<td>W (always reads 0)</td>
<td>0000_0000h</td>
<td>11.7.3/136</td>
</tr>
<tr>
<td>4004_90A0</td>
<td>Interrupt Status Flag Register (PORTA_ISFR)</td>
<td>32</td>
<td>w1c</td>
<td>0000_0000h</td>
<td>11.7.4/137</td>
</tr>
<tr>
<td>Absolute address (hex)</td>
<td>Register name</td>
<td>Width (in bits)</td>
<td>Access</td>
<td>Reset value</td>
<td>Section/page</td>
</tr>
<tr>
<td>-----------------------</td>
<td>----------------------------------------------------</td>
<td>----------------</td>
<td>--------</td>
<td>-------------</td>
<td>--------------</td>
</tr>
<tr>
<td>4004_A000</td>
<td>Pin Control Register n (PORTB_PCR0)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4004_A004</td>
<td>Pin Control Register n (PORTB_PCR1)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4004_A008</td>
<td>Pin Control Register n (PORTB_PCR2)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4004_A00C</td>
<td>Pin Control Register n (PORTB_PCR3)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4004_A010</td>
<td>Pin Control Register n (PORTB_PCR4)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4004_A014</td>
<td>Pin Control Register n (PORTB_PCR5)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4004_A018</td>
<td>Pin Control Register n (PORTB_PCR6)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4004_A01C</td>
<td>Pin Control Register n (PORTB_PCR7)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4004_A020</td>
<td>Pin Control Register n (PORTB_PCR8)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4004_A024</td>
<td>Pin Control Register n (PORTB_PCR9)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4004_A028</td>
<td>Pin Control Register n (PORTB_PCR10)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4004_A02C</td>
<td>Pin Control Register n (PORTB_PCR11)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4004_A030</td>
<td>Pin Control Register n (PORTB_PCR12)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4004_A034</td>
<td>Pin Control Register n (PORTB_PCR13)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4004_A038</td>
<td>Pin Control Register n (PORTB_PCR14)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4004_A03C</td>
<td>Pin Control Register n (PORTB_PCR15)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4004_A040</td>
<td>Pin Control Register n (PORTB_PCR16)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4004_A044</td>
<td>Pin Control Register n (PORTB_PCR17)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4004_A048</td>
<td>Pin Control Register n (PORTB_PCR18)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4004_A04C</td>
<td>Pin Control Register n (PORTB_PCR19)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4004_A050</td>
<td>Pin Control Register n (PORTB_PCR20)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4004_A054</td>
<td>Pin Control Register n (PORTB_PCR21)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4004_A058</td>
<td>Pin Control Register n (PORTB_PCR22)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4004_A05C</td>
<td>Pin Control Register n (PORTB_PCR23)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4004_A060</td>
<td>Pin Control Register n (PORTB_PCR24)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4004_A064</td>
<td>Pin Control Register n (PORTB_PCR25)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4004_A068</td>
<td>Pin Control Register n (PORTB_PCR26)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4004_A06C</td>
<td>Pin Control Register n (PORTB_PCR27)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4004_A070</td>
<td>Pin Control Register n (PORTB_PCR28)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4004_A074</td>
<td>Pin Control Register n (PORTB_PCR29)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4004_A078</td>
<td>Pin Control Register n (PORTB_PCR30)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4004_A07C</td>
<td>Pin Control Register n (PORTB_PCR31)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4004_A080</td>
<td>Global Pin Control Low Register (PORTB_GPCLR)</td>
<td>32</td>
<td>W</td>
<td>0000_0000h</td>
<td>11.7.2/136</td>
</tr>
<tr>
<td>4004_A084</td>
<td>Global Pin Control High Register (PORTB_GPCHR)</td>
<td>32</td>
<td>W</td>
<td>0000_0000h</td>
<td>11.7.3/136</td>
</tr>
<tr>
<td>4004_A0A0</td>
<td>Interrupt Status Flag Register (PORTB_ISFR)</td>
<td>32</td>
<td>w1c</td>
<td>0000_0000h</td>
<td>11.7.4/137</td>
</tr>
</tbody>
</table>
### PORT memory map (continued)

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4004_B000</td>
<td>Pin Control Register n (PORTC_PCR0)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_B004</td>
<td>Pin Control Register n (PORTC_PCR1)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_B008</td>
<td>Pin Control Register n (PORTC_PCR2)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_B00C</td>
<td>Pin Control Register n (PORTC_PCR3)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_B010</td>
<td>Pin Control Register n (PORTC_PCR4)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_B014</td>
<td>Pin Control Register n (PORTC_PCR5)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_B018</td>
<td>Pin Control Register n (PORTC_PCR6)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_B020</td>
<td>Pin Control Register n (PORTC_PCR7)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_B024</td>
<td>Pin Control Register n (PORTC_PCR8)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_B028</td>
<td>Pin Control Register n (PORTC_PCR9)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_B02C</td>
<td>Pin Control Register n (PORTC_PCR10)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_B030</td>
<td>Pin Control Register n (PORTC_PCR11)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_B034</td>
<td>Pin Control Register n (PORTC_PCR12)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_B038</td>
<td>Pin Control Register n (PORTC_PCR13)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_B03C</td>
<td>Pin Control Register n (PORTC_PCR14)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_B040</td>
<td>Pin Control Register n (PORTC_PCR15)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_B044</td>
<td>Pin Control Register n (PORTC_PCR16)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_B048</td>
<td>Pin Control Register n (PORTC_PCR17)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_B04C</td>
<td>Pin Control Register n (PORTC_PCR18)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_B050</td>
<td>Pin Control Register n (PORTC_PCR19)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_B054</td>
<td>Pin Control Register n (PORTC_PCR20)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_B058</td>
<td>Pin Control Register n (PORTC_PCR21)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_B05C</td>
<td>Pin Control Register n (PORTC_PCR22)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_B060</td>
<td>Pin Control Register n (PORTC_PCR23)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_B064</td>
<td>Pin Control Register n (PORTC_PCR24)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_B068</td>
<td>Pin Control Register n (PORTC_PCR25)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_B06C</td>
<td>Pin Control Register n (PORTC_PCR26)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_B070</td>
<td>Pin Control Register n (PORTC_PCR27)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_B074</td>
<td>Pin Control Register n (PORTC_PCR28)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_B078</td>
<td>Pin Control Register n (PORTC_PCR29)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_B07C</td>
<td>Pin Control Register n (PORTC_PCR30)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_B080</td>
<td>Global Pin Control Low Register (PORTC_GPCLR)</td>
<td>32</td>
<td>W (always reads 0)</td>
<td>0000_0000h</td>
<td>11.7.2/136</td>
</tr>
<tr>
<td>4004_B084</td>
<td>Global Pin Control High Register (PORTC_GPCHR)</td>
<td>32</td>
<td>W (always reads 0)</td>
<td>0000_0000h</td>
<td>11.7.3/136</td>
</tr>
<tr>
<td>4004_B0A0</td>
<td>Interrupt Status Flag Register (PORTC_ISFR)</td>
<td>32</td>
<td>w1c</td>
<td>0000_0000h</td>
<td>11.7.4/137</td>
</tr>
</tbody>
</table>
### PORT memory map (continued)

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4004_C000</td>
<td>Pin Control Register n (PORTD_PCR0)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td>See section 11.7.1/133</td>
</tr>
<tr>
<td>4004_C004</td>
<td>Pin Control Register n (PORTD_PCR1)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td>See section 11.7.1/133</td>
</tr>
<tr>
<td>4004_C008</td>
<td>Pin Control Register n (PORTD_PCR2)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td>See section 11.7.1/133</td>
</tr>
<tr>
<td>4004_C00C</td>
<td>Pin Control Register n (PORTD_PCR3)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td>See section 11.7.1/133</td>
</tr>
<tr>
<td>4004_C010</td>
<td>Pin Control Register n (PORTD_PCR4)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td>See section 11.7.1/133</td>
</tr>
<tr>
<td>4004_C014</td>
<td>Pin Control Register n (PORTD_PCR5)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td>See section 11.7.1/133</td>
</tr>
<tr>
<td>4004_C018</td>
<td>Pin Control Register n (PORTD_PCR6)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td>See section 11.7.1/133</td>
</tr>
<tr>
<td>4004_C01C</td>
<td>Pin Control Register n (PORTD_PCR7)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td>See section 11.7.1/133</td>
</tr>
<tr>
<td>4004_C020</td>
<td>Pin Control Register n (PORTD_PCR8)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td>See section 11.7.1/133</td>
</tr>
<tr>
<td>4004_C024</td>
<td>Pin Control Register n (PORTD_PCR9)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td>See section 11.7.1/133</td>
</tr>
<tr>
<td>4004_C028</td>
<td>Pin Control Register n (PORTD_PCR10)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td>See section 11.7.1/133</td>
</tr>
<tr>
<td>4004_C02C</td>
<td>Pin Control Register n (PORTD_PCR11)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td>See section 11.7.1/133</td>
</tr>
<tr>
<td>4004_C030</td>
<td>Pin Control Register n (PORTD_PCR12)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td>See section 11.7.1/133</td>
</tr>
<tr>
<td>4004_C034</td>
<td>Pin Control Register n (PORTD_PCR13)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td>See section 11.7.1/133</td>
</tr>
<tr>
<td>4004_C038</td>
<td>Pin Control Register n (PORTD_PCR14)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td>See section 11.7.1/133</td>
</tr>
<tr>
<td>4004_C03C</td>
<td>Pin Control Register n (PORTD_PCR15)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td>See section 11.7.1/133</td>
</tr>
<tr>
<td>4004_C040</td>
<td>Pin Control Register n (PORTD_PCR16)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td>See section 11.7.1/133</td>
</tr>
<tr>
<td>4004_C044</td>
<td>Pin Control Register n (PORTD_PCR17)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td>See section 11.7.1/133</td>
</tr>
<tr>
<td>4004_C048</td>
<td>Pin Control Register n (PORTD_PCR18)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td>See section 11.7.1/133</td>
</tr>
<tr>
<td>4004_C04C</td>
<td>Pin Control Register n (PORTD_PCR19)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td>See section 11.7.1/133</td>
</tr>
<tr>
<td>4004_C050</td>
<td>Pin Control Register n (PORTD_PCR20)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td>See section 11.7.1/133</td>
</tr>
<tr>
<td>4004_C054</td>
<td>Pin Control Register n (PORTD_PCR21)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td>See section 11.7.1/133</td>
</tr>
<tr>
<td>4004_C058</td>
<td>Pin Control Register n (PORTD_PCR22)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td>See section 11.7.1/133</td>
</tr>
<tr>
<td>4004_C05C</td>
<td>Pin Control Register n (PORTD_PCR23)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td>See section 11.7.1/133</td>
</tr>
<tr>
<td>4004_C060</td>
<td>Pin Control Register n (PORTD_PCR24)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td>See section 11.7.1/133</td>
</tr>
<tr>
<td>4004_C064</td>
<td>Pin Control Register n (PORTD_PCR25)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td>See section 11.7.1/133</td>
</tr>
<tr>
<td>4004_C068</td>
<td>Pin Control Register n (PORTD_PCR26)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td>See section 11.7.1/133</td>
</tr>
<tr>
<td>4004_C06C</td>
<td>Pin Control Register n (PORTD_PCR27)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td>See section 11.7.1/133</td>
</tr>
<tr>
<td>4004_C070</td>
<td>Pin Control Register n (PORTD_PCR28)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td>See section 11.7.1/133</td>
</tr>
<tr>
<td>4004_C074</td>
<td>Pin Control Register n (PORTD_PCR29)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td>See section 11.7.1/133</td>
</tr>
<tr>
<td>4004_C078</td>
<td>Pin Control Register n (PORTD_PCR30)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td>See section 11.7.1/133</td>
</tr>
<tr>
<td>4004_C07C</td>
<td>Pin Control Register n (PORTD_PCR31)</td>
<td>32</td>
<td>R/W</td>
<td></td>
<td>See section 11.7.1/133</td>
</tr>
<tr>
<td>4004_C080</td>
<td>Global Pin Control Low Register (PORTD_GPCLR)</td>
<td>32</td>
<td>W (always reads 0)</td>
<td>0000_0000h</td>
<td>See section 11.7.1/133</td>
</tr>
<tr>
<td>4004_C084</td>
<td>Global Pin Control High Register (PORTD_GPCHR)</td>
<td>32</td>
<td>W (always reads 0)</td>
<td>0000_0000h</td>
<td>See section 11.7.1/133</td>
</tr>
<tr>
<td>4004_C0A0</td>
<td>Interrupt Status Flag Register (PORTD_ISFR)</td>
<td>32</td>
<td>w1c</td>
<td>0000_0000h</td>
<td>11.7.4/137</td>
</tr>
</tbody>
</table>
## PORT memory map (continued)

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4004_D000</td>
<td>Pin Control Register n (PORTE_PCR0)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_D004</td>
<td>Pin Control Register n (PORTE_PCR1)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_D008</td>
<td>Pin Control Register n (PORTE_PCR2)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_D00C</td>
<td>Pin Control Register n (PORTE_PCR3)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_D010</td>
<td>Pin Control Register n (PORTE_PCR4)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_D014</td>
<td>Pin Control Register n (PORTE_PCR5)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_D018</td>
<td>Pin Control Register n (PORTE_PCR6)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_D01C</td>
<td>Pin Control Register n (PORTE_PCR7)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_D020</td>
<td>Pin Control Register n (PORTE_PCR8)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_D024</td>
<td>Pin Control Register n (PORTE_PCR9)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_D028</td>
<td>Pin Control Register n (PORTE_PCR10)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_D02C</td>
<td>Pin Control Register n (PORTE_PCR11)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_D030</td>
<td>Pin Control Register n (PORTE_PCR12)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_D034</td>
<td>Pin Control Register n (PORTE_PCR13)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_D038</td>
<td>Pin Control Register n (PORTE_PCR14)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_D03C</td>
<td>Pin Control Register n (PORTE_PCR15)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_D040</td>
<td>Pin Control Register n (PORTE_PCR16)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_D044</td>
<td>Pin Control Register n (PORTE_PCR17)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_D048</td>
<td>Pin Control Register n (PORTE_PCR18)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_D04C</td>
<td>Pin Control Register n (PORTE_PCR19)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_D050</td>
<td>Pin Control Register n (PORTE_PCR20)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_D054</td>
<td>Pin Control Register n (PORTE_PCR21)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_D058</td>
<td>Pin Control Register n (PORTE_PCR22)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_D05C</td>
<td>Pin Control Register n (PORTE_PCR23)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_D060</td>
<td>Pin Control Register n (PORTE_PCR24)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_D064</td>
<td>Pin Control Register n (PORTE_PCR25)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_D068</td>
<td>Pin Control Register n (PORTE_PCR26)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_D06C</td>
<td>Pin Control Register n (PORTE_PCR27)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_D070</td>
<td>Pin Control Register n (PORTE_PCR28)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_D074</td>
<td>Pin Control Register n (PORTE_PCR29)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_D078</td>
<td>Pin Control Register n (PORTE_PCR30)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_D07C</td>
<td>Pin Control Register n (PORTE_PCR31)</td>
<td>32</td>
<td>R/W</td>
<td>See section 11.7.1/133</td>
<td></td>
</tr>
<tr>
<td>4004_D080</td>
<td>Global Pin Control Low Register (PORTE_GPCLR)</td>
<td>32</td>
<td>W</td>
<td>0000_0000h</td>
<td>11.7.2/136</td>
</tr>
<tr>
<td>4004_D084</td>
<td>Global Pin Control High Register (PORTE_GPCHR)</td>
<td>32</td>
<td>W</td>
<td>0000_0000h</td>
<td>11.7.3/136</td>
</tr>
<tr>
<td>4004_D0A0</td>
<td>Interrupt Status Flag Register (PORTE_ISFR)</td>
<td>32</td>
<td>w1c</td>
<td>0000_0000h</td>
<td>11.7.4/137</td>
</tr>
</tbody>
</table>
11.7.1 Pin Control Register n (PORTx_PCRn)

NOTE

See the Signal Multiplexing and Pin Assignment chapter for the reset value of this device.

See the GPIO Configuration section for details on the available functions for each pin.

Do not modify pin configuration registers associated with pins not available in your selected package. All unbonded pins not available in your package will default to DISABLE state for lowest power consumption.

Address: Base address + 0h offset + (4d × i), where i=0d to 31d

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>w1c</td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>*</td>
<td>*</td>
<td>*</td>
<td>0</td>
<td>*</td>
<td>0</td>
<td>*</td>
<td>0</td>
<td>*</td>
<td>*</td>
<td>*</td>
</tr>
</tbody>
</table>

* Notes:
  - MUX field: Varies by port. See Signal Multiplexing and Signal Descriptions chapter for reset values per port.
  - DSE field: Varies by port. See the Signal Multiplexing and Signal Descriptions chapter for reset values per port.
  - PFE field: Varies by port. See Signal Multiplexing and Signal Descriptions chapter for reset values per port.
  - SRE field: Varies by port. See Signal Multiplexing and Signal Descriptions chapter for reset values per port.
  - PE field: Varies by port. See Signal Multiplexing and Signal Descriptions chapter for reset values per port.
  - PS field: Varies by port. See Signal Multiplexing and Signal Descriptions chapter for reset values per port.

PORTx_PCRn field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–25 Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>
| 24 ISF | Interrupt Status Flag  
This field is read-only for pins that do not support interrupt generation.  
The pin interrupt configuration is valid in all digital pin muxing modes. |

Table continues on the next page...
## PORTx_PCRn field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Configured interrupt is not detected.</td>
</tr>
<tr>
<td>1</td>
<td>Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.</td>
</tr>
</tbody>
</table>

| 23–20 | This field is reserved. |
|       | This read-only field is reserved and always has the value 0. |

<table>
<thead>
<tr>
<th>19–16 IRQC</th>
<th>Interrupt Configuration</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>This field is read-only for pins that do not support interrupt generation.</td>
</tr>
<tr>
<td></td>
<td>The pin interrupt configuration is valid in all digital pin muxing modes. The corresponding pin is configured to generate interrupt/DMA request as follows:</td>
</tr>
<tr>
<td>0000</td>
<td>Interrupt Status Flag (ISF) is disabled.</td>
</tr>
<tr>
<td>0001</td>
<td>ISF flag and DMA request on rising edge.</td>
</tr>
<tr>
<td>0010</td>
<td>ISF flag and DMA request on falling edge.</td>
</tr>
<tr>
<td>0011</td>
<td>ISF flag and DMA request on either edge.</td>
</tr>
<tr>
<td>0100</td>
<td>Reserved.</td>
</tr>
<tr>
<td>0101</td>
<td>Reserved.</td>
</tr>
<tr>
<td>0110</td>
<td>Reserved.</td>
</tr>
<tr>
<td>0111</td>
<td>Reserved.</td>
</tr>
<tr>
<td>1000</td>
<td>ISF flag and Interrupt when logic 0.</td>
</tr>
<tr>
<td>1001</td>
<td>ISF flag and Interrupt on rising-edge.</td>
</tr>
<tr>
<td>1010</td>
<td>ISF flag and Interrupt on falling-edge.</td>
</tr>
<tr>
<td>1011</td>
<td>ISF flag and Interrupt on either edge.</td>
</tr>
<tr>
<td>1100</td>
<td>ISF flag and Interrupt when logic 1.</td>
</tr>
<tr>
<td>1101</td>
<td>Reserved.</td>
</tr>
<tr>
<td>1110</td>
<td>Reserved.</td>
</tr>
<tr>
<td>1111</td>
<td>Reserved.</td>
</tr>
</tbody>
</table>

| 15–11 | This field is reserved. |
|       | This read-only field is reserved and always has the value 0. |

<table>
<thead>
<tr>
<th>10–8 MUX</th>
<th>Pin Mux Control</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Not all pins support all pin muxing slots. Unimplemented pin muxing slots are reserved and may result in configuring the pin for a different pin muxing slot.</td>
</tr>
<tr>
<td></td>
<td>The corresponding pin is configured in the following pin muxing slot as follows:</td>
</tr>
<tr>
<td>000</td>
<td>Pin disabled (analog).</td>
</tr>
<tr>
<td>001</td>
<td>Alternative 1 (GPIO).</td>
</tr>
<tr>
<td>010</td>
<td>Alternative 2 (chip-specific).</td>
</tr>
<tr>
<td>011</td>
<td>Alternative 3 (chip-specific).</td>
</tr>
<tr>
<td>100</td>
<td>Alternative 4 (chip-specific).</td>
</tr>
<tr>
<td>101</td>
<td>Alternative 5 (chip-specific).</td>
</tr>
<tr>
<td>110</td>
<td>Alternative 6 (chip-specific).</td>
</tr>
<tr>
<td>111</td>
<td>Alternative 7 (chip-specific).</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>7</th>
<th>Reserved</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
### PORTx_PCRn field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| 6 DSE | Drive Strength Enable  
This field is read-only for pins that do not support a configurable drive strength.  
Drive strength configuration is valid in all digital pin muxing modes.  
0 Low drive strength is configured on the corresponding pin, if pin is configured as a digital output.  
1 High drive strength is configured on the corresponding pin, if pin is configured as a digital output. |
| 5 Reserved | This field is reserved.  
This read-only field is reserved and always has the value 0. |
| 4 PFE | Passive Filter Enable  
This field is read-only for pins that do not support a configurable passive input filter.  
Passive filter configuration is valid in all digital pin muxing modes.  
0 Passive input filter is disabled on the corresponding pin.  
1 Passive input filter is enabled on the corresponding pin, if the pin is configured as a digital input. Refer to the device data sheet for filter characteristics. |
| 3 Reserved | This field is reserved.  
This read-only field is reserved and always has the value 0. |
| 2 SRE | Slew Rate Enable  
This field is read-only for pins that do not support a configurable slew rate.  
Slew rate configuration is valid in all digital pin muxing modes.  
0 Fast slew rate is configured on the corresponding pin, if the pin is configured as a digital output.  
1 Slow slew rate is configured on the corresponding pin, if the pin is configured as a digital output. |
| 1 PE | Pull Enable  
This field is read-only for pins that do not support a configurable pull resistor. Refer to the Chapter of Signal Multiplexing and Signal Descriptions for the pins that support a configurable pull resistor.  
Pull configuration is valid in all digital pin muxing modes.  
0 Internal pullup or pulldown resistor is not enabled on the corresponding pin.  
1 Internal pullup or pulldown resistor is enabled on the corresponding pin, if the pin is configured as a digital input. |
| 0 PS | Pull Select  
This bit is read only for pins that do not support a configurable pull resistor direction.  
Pull configuration is valid in all digital pin muxing modes.  
0 Internal pulldown resistor is enabled on the corresponding pin, if the corresponding PE field is set.  
1 Internal pullup resistor is enabled on the corresponding pin, if the corresponding PE field is set. |
11.7.2  Global Pin Control Low Register (PORTx_GPCLR)

Only 32-bit writes are supported to this register.

Address: Base address + 80h offset

| Bit | 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  | 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| R   | 0   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| W   | GPWE |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Reset | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

**PORTx_GPCLR field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–16</td>
<td>GPWE</td>
</tr>
<tr>
<td></td>
<td>Global Pin Write Enable</td>
</tr>
<tr>
<td></td>
<td>Selects which Pin Control Registers (15 through 0) bits [15:0] update with the value in GPWD.</td>
</tr>
<tr>
<td>0</td>
<td>Corresponding Pin Control Register is not updated with the value in GPWD.</td>
</tr>
<tr>
<td>1</td>
<td>Corresponding Pin Control Register is updated with the value in GPWD.</td>
</tr>
<tr>
<td>GPWD</td>
<td>Global Pin Write Data</td>
</tr>
<tr>
<td></td>
<td>Write value that is written to all Pin Control Registers bits [15:0] that are selected by GPWE.</td>
</tr>
</tbody>
</table>

11.7.3  Global Pin Control High Register (PORTx_GPCHR)

Only 32-bit writes are supported to this register.

Address: Base address + 84h offset

| Bit | 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  | 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| R   | 0   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| W   | GPWE |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Reset | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

**PORTx_GPCHR field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–16</td>
<td>GPWE</td>
</tr>
<tr>
<td></td>
<td>Global Pin Write Enable</td>
</tr>
<tr>
<td></td>
<td>Selects which Pin Control Registers (31 through 16) bits [15:0] update with the value in GPWD.</td>
</tr>
<tr>
<td>0</td>
<td>Corresponding Pin Control Register is not updated with the value in GPWD.</td>
</tr>
<tr>
<td>1</td>
<td>Corresponding Pin Control Register is updated with the value in GPWD.</td>
</tr>
<tr>
<td>GPWD</td>
<td>Global Pin Write Data</td>
</tr>
<tr>
<td></td>
<td>Write value that is written to all Pin Control Registers bits [15:0] that are selected by GPWE.</td>
</tr>
</tbody>
</table>
11.7.4 Interrupt Status Flag Register (PORTx_ISFR)

The corresponding bit is read only for pins that do not support interrupt generation.

The pin interrupt configuration is valid in all digital pin muxing modes. The Interrupt Status Flag for each pin is also visible in the corresponding Pin Control Register, and each flag can be cleared in either location.

Address: Base address + A0h offset

| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| R   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| W   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

**PORTx_ISFR field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| ISF   | Interrupt Status Flag
|       | Each bit in the field indicates the detection of the configured interrupt of the same number as the field.  
|       | 0 Configured interrupt is not detected.  
|       | 1 Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic 1 is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared. |

11.8 Functional description

11.8.1 Pin control

Each port pin has a corresponding Pin Control register, PORT_PCRn, associated with it.

The upper half of the Pin Control register configures the pin's capability to either interrupt the CPU or request a DMA transfer, on a rising/falling edge or both edges as well as a logic level occurring on the port pin. It also includes a flag to indicate that an interrupt has occurred. The LK bit (bit 15 of Pin Control Register PCRn) locks the lower 16-bits of each Pin Control register and blocks any writes to that register until the next system reset.

The lower half of the Pin Control register configures the following functions for each pin within the 32-bit port.
• Pullup or pulldown enable on selected pins
• Drive strength and slew rate configuration on selected pins
• Passive input filter enable on selected pins
• Pin Muxing mode

The functions apply across all digital pin muxing modes and individual peripherals do not override the configuration in the Pin Control register. For example, if an I²C function is enabled on a pin, that does not override the pullup configuration for that pin.

When the Pin Muxing mode is configured for analog or is disabled, all the digital functions on that pin are disabled. This includes the pullup and pulldown enables, output buffer enable, input buffer enable, and passive filter enable.

The configuration of each Pin Control register is retained when the PORT module is disabled.

Whenever a pin is configured in any digital pin muxing mode, the input buffer for that pin is enabled allowing the pin state to be read via the corresponding GPIO Port Data Input Register (GPIO_PDIR) or allowing a pin interrupt or DMA request to be generated. If a pin is ever floating when its input buffer is enabled, then this can cause an increase in power consumption and must be avoided. A pin can be floating due to an input pin that is not connected or an output pin that has tri-stated (output buffer is disabled).

Enabling the internal pull resistor (or implementing an external pull resistor) will ensure a pin does not float when its input buffer is enabled; note that the internal pull resistor is automatically disabled whenever the output buffer is enabled allowing the Pull Enable bit to remain set. Configuring the Pin Muxing mode to disabled or analog will disable the pin’s input buffer and results in the lowest power consumption.

### 11.8.2 Global pin control

The two global pin control registers allow a single register write to update the lower half of the pin control register on up to 16 pins, all with the same value.

The global pin control registers are designed to enable software to quickly configure multiple pins within the one port for the same peripheral function. However, the interrupt functions cannot be configured using the global pin control registers.

The global pin control registers are write-only registers, that always read as 0.
11.8.3 External interrupts

The external interrupt capability of the PORT module is available in all digital pin muxing modes provided the PORT module is enabled.

Each pin can be individually configured for any of the following external interrupt modes:

- Interrupt disabled, default out of reset
- Active high level sensitive interrupt
- Active low level sensitive interrupt
- Rising edge sensitive interrupt
- Falling edge sensitive interrupt
- Rising and falling edge sensitive interrupt
- Rising edge sensitive DMA request
- Falling edge sensitive DMA request
- Rising and falling edge sensitive DMA request

The interrupt status flag is set when the configured edge or level is detected on the pin. When not in Stop mode, the input is first synchronized to the bus clock to detect the configured level or edge transition.

The PORT module generates a single interrupt that asserts when the interrupt status flag is set for any enabled interrupt for that port. The interrupt negates after the interrupt status flags for all enabled interrupts have been cleared by writing a logic 1 to the ISF flag in either the PORT_ISFR or PORT_PCRn registers.

The PORT module generates a single DMA request that asserts when the interrupt status flag is set for any enabled DMA request in that port. The DMA request negates after the DMA transfer is completed, because that clears the interrupt status flags for all enabled DMA requests.

During Stop mode, the interrupt status flag for any enabled interrupt is asynchronously set if the required level or edge is detected. This also generates an asynchronous wake-up signal to exit the Low-Power mode.
Chapter 12
System Integration Module (SIM)

12.1 Chip-specific SIM information

12.1.1 COP clocks
The multiple clock inputs for the COP are:
- 1 kHz clock
- bus clock
- 8 MHz or 2 MHz internal reference clock
- external crystal

12.2 Introduction
The system integration module (SIM) provides system control and chip configuration registers.

12.2.1 Features
- System clocking configuration
  - System clock divide values
  - Architectural clock gating control
  - ERCLK32K clock selection
  - LPUART and TPM clock selection
- Flash and System RAM size configuration
- TPM external clock and input capture selection
- LPUART receive/transmit source selection/configuration
12.3 Memory map and register definition

The SIM module contains many bitfields for selecting the clock source and dividers for various module clocks.

**NOTE**

The SIM registers can be written only in supervisor mode. In user mode, write accesses are blocked and will result in a bus error.

**NOTE**

The SIM_SOPT1 is located at a different base address than the other SIM registers.

### SIM memory map

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/ page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4004_7000</td>
<td>System Options Register 1 (SIM_SOPT1)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>12.3.1/143</td>
</tr>
<tr>
<td>4004_8004</td>
<td>System Options Register 2 (SIM_SOPT2)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>12.3.2/144</td>
</tr>
<tr>
<td>4004_800C</td>
<td>System Options Register 4 (SIM_SOPT4)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>12.3.3/146</td>
</tr>
<tr>
<td>4004_8010</td>
<td>System Options Register 5 (SIM_SOPT5)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>12.3.4/147</td>
</tr>
<tr>
<td>4004_8018</td>
<td>System Options Register 7 (SIM_SOPT7)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>12.3.5/149</td>
</tr>
<tr>
<td>4004_8024</td>
<td>System Device Identification Register (SIM_SDID)</td>
<td>32</td>
<td>R</td>
<td>0000_0000h</td>
<td>See section 12.3.6/150</td>
</tr>
<tr>
<td>4004_8034</td>
<td>System Clock Gating Control Register 4 (SIM_SCGC4)</td>
<td>32</td>
<td>R/W</td>
<td>F000_0030h</td>
<td>12.3.7/151</td>
</tr>
<tr>
<td>4004_8038</td>
<td>System Clock Gating Control Register 5 (SIM_SCGC5)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0182h</td>
<td>12.3.8/153</td>
</tr>
<tr>
<td>4004_803C</td>
<td>System Clock Gating Control Register 6 (SIM_SCGC6)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0001h</td>
<td>12.3.9/155</td>
</tr>
<tr>
<td>4004_8040</td>
<td>System Clock Gating Control Register 7 (SIM_SCGC7)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0100h</td>
<td>12.3.10/157</td>
</tr>
<tr>
<td>4004_8044</td>
<td>System Clock Divider Register 1 (SIM_CLKDIV1)</td>
<td>32</td>
<td>R/W</td>
<td>See section</td>
<td>12.3.11/157</td>
</tr>
<tr>
<td>4004_804C</td>
<td>Flash Configuration Register 1 (SIM_FCFG1)</td>
<td>32</td>
<td>R/W</td>
<td>See section</td>
<td>12.3.12/159</td>
</tr>
<tr>
<td>4004_8050</td>
<td>Flash Configuration Register 2 (SIM_FCFG2)</td>
<td>32</td>
<td>R</td>
<td>See section</td>
<td>12.3.13/161</td>
</tr>
<tr>
<td>4004_8058</td>
<td>Unique Identification Register Mid-High (SIM_UIDMH)</td>
<td>32</td>
<td>R</td>
<td>See section</td>
<td>12.3.14/162</td>
</tr>
<tr>
<td>4004_805C</td>
<td>Unique Identification Register Mid Low (SIM_UIDML)</td>
<td>32</td>
<td>R</td>
<td>See section</td>
<td>12.3.15/162</td>
</tr>
<tr>
<td>4004_8060</td>
<td>Unique Identification Register Low (SIM_UIDL)</td>
<td>32</td>
<td>R</td>
<td>See section</td>
<td>12.3.16/163</td>
</tr>
<tr>
<td>4004_8100</td>
<td>COP Control Register (SIM_COPC)</td>
<td>32</td>
<td>R/W</td>
<td>0000_000Ch</td>
<td>12.3.17/163</td>
</tr>
<tr>
<td>4004_8104</td>
<td>Service COP (SIM_SRVCOP)</td>
<td>32</td>
<td>W</td>
<td>0000_0000h</td>
<td>12.3.18/165</td>
</tr>
</tbody>
</table>
12.3.1 System Options Register 1 (SIM_SOPT1)

NOTE

The SOPT1 register is only reset on POR or LVD.

Address: 4004_7000h base + 0h offset = 4004_7000h

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Reset: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

<table>
<thead>
<tr>
<th>Bit</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Reset: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

SIM_SOPT1 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| 31–20   | This field is reserved.  
This read-only field is reserved and always has the value 0. |
| 19–18 OSC32KSEL | 32K Oscillator Clock Select  
Selects the 32 kHz clock source (ERCLK32K) for RTC and LPTMR. This field is reset only on POR/LVD.  
00 System oscillator (OSC32KCLK)  
01 Reserved  
10 RTC_CLKIN  
11 LPO 1kHz |
| 17–16 OSC32KOUT | 32K oscillator clock output  
Outputs the ERCLK32K on the selected pin in all modes of operation (including LLS/VLLS and System Reset), overriding the existing pin mux configuration for that pin. This field is reset only on POR/LVD.  
00 ERCLK32K is not output.  
01 ERCLK32K is output on PTE0.  
10 Reserved.  
11 Reserved. |
| Reserved | This field is reserved.  
This read-only field is reserved and always has the value 0. |
### 12.3.2 System Options Register 2 (SIM_SOPT2)

SOPT2 contains the controls for selecting many of the module clock source options on this device. See the Clock Distribution chapter for more information including clocking diagrams and definitions of device clocks.

Address: 4004_7000h base + 1004h offset = 4004_8004h

#### SIM_SOPT2 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–30</td>
<td>Reserved</td>
</tr>
<tr>
<td>29–28</td>
<td>LPUART1SRC</td>
</tr>
<tr>
<td>27–26</td>
<td>LPUART0SRC</td>
</tr>
<tr>
<td>25–24</td>
<td>TPMSRC</td>
</tr>
<tr>
<td>23–22</td>
<td>FLEXIOSRC</td>
</tr>
</tbody>
</table>

- **LPUART1SRC**
  - Selects the clock source for the LPUART1 transmit and receive clock.
  - 00: Clock disabled
  - 01: IRC48M clock
  - 10: OSCERCLK clock
  - 11: MCGIRCLK clock

- **LPUART0SRC**
  - Selects the clock source for the LPUART0 transmit and receive clock.
  - 00: Clock disabled
  - 01: IRC48M clock
  - 10: OSCERCLK clock
  - 11: MCGIRCLK clock

- **TPMSRC**
  - Selects the clock source for the TPM counter clock.
### SIM_SOPT2 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>00 Clock disabled</td>
</tr>
<tr>
<td></td>
<td>01 IRC48M clock</td>
</tr>
<tr>
<td></td>
<td>10 OSCERCLK clock</td>
</tr>
<tr>
<td></td>
<td>11 MCGIRCLK clock</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>23–22</th>
<th>FlexIO Module Clock Source Select</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Selects the clock source for the FlexIO transmit and receive clock.</td>
</tr>
<tr>
<td></td>
<td>00 Clock disabled</td>
</tr>
<tr>
<td></td>
<td>01 IRC48M clock</td>
</tr>
<tr>
<td></td>
<td>10 OSCERCLK clock</td>
</tr>
<tr>
<td></td>
<td>11 MCGIRCLK clock</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>21–18</th>
<th>This field is reserved.</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>17–16</th>
<th>This field is reserved.</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15–8</th>
<th>This field is reserved.</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>7–5</th>
<th>CLKOUT select</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Selects the clock to output on the CLKOUT pin.</td>
</tr>
<tr>
<td></td>
<td>000 Reserved</td>
</tr>
<tr>
<td></td>
<td>001 Reserved</td>
</tr>
<tr>
<td></td>
<td>010 Bus clock</td>
</tr>
<tr>
<td></td>
<td>011 LPO clock (1 kHz)</td>
</tr>
<tr>
<td></td>
<td>100 LIRC_CLK</td>
</tr>
<tr>
<td></td>
<td>101 Reserved</td>
</tr>
<tr>
<td></td>
<td>110 OSCERCLK</td>
</tr>
<tr>
<td></td>
<td>111 IRC48M clock (IRC48M clock can be output to PAD only when chip VDD is 2.7-3.6 V)</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>4</th>
<th>RTC Clock Out Select</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Selects either the RTC 1 Hz clock or the OSC clock to be output on the RTC_CLKOUT pin.</td>
</tr>
<tr>
<td></td>
<td>0 RTC 1 Hz clock is output on the RTC_CLKOUT pin.</td>
</tr>
<tr>
<td></td>
<td>1 OSCERCLK clock is output on the RTC_CLKOUT pin.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Reserved</th>
<th>This field is reserved.</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>
### 12.3.3 System Options Register 4 (SIM_SOPT4)

Address: 4004_7000h base + 100Ch offset = 4004_800Ch

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Reset**

<table>
<thead>
<tr>
<th>Bit</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**SIM_SOPT4 field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–27 Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>26 TPM2CLKSEL</td>
<td>TPM2 External Clock Pin Select</td>
</tr>
<tr>
<td></td>
<td>Selects the external pin used to drive the clock to the TPM2 module.</td>
</tr>
<tr>
<td></td>
<td><strong>NOTE:</strong> The selected pin must also be configured for the TPM external clock function through the appropriate Pin Control Register in the Port Control module.</td>
</tr>
<tr>
<td></td>
<td>0 TPM2 external clock driven by TPM_CLKIN0 pin.</td>
</tr>
<tr>
<td></td>
<td>1 TPM2 external clock driven by TPM_CLKIN1 pin.</td>
</tr>
<tr>
<td>25 TPM1CLKSEL</td>
<td>TPM1 External Clock Pin Select</td>
</tr>
<tr>
<td></td>
<td>Selects the external pin used to drive the clock to the TPM1 module.</td>
</tr>
<tr>
<td></td>
<td><strong>NOTE:</strong> The selected pin must also be configured for the TPM external clock function through the appropriate pin control register in the port control module.</td>
</tr>
<tr>
<td></td>
<td>0 TPM1 external clock driven by TPM_CLKIN0 pin.</td>
</tr>
<tr>
<td></td>
<td>1 TPM1 external clock driven by TPM_CLKIN1 pin.</td>
</tr>
<tr>
<td>24 TPM0CLKSEL</td>
<td>TPM0 External Clock Pin Select</td>
</tr>
<tr>
<td></td>
<td>Selects the external pin used to drive the clock to the TPM0 module.</td>
</tr>
<tr>
<td></td>
<td><strong>NOTE:</strong> The selected pin must also be configured for the TPM external clock function through the appropriate pin control register in the port control module.</td>
</tr>
<tr>
<td></td>
<td>0 TPM0 external clock driven by TPM_CLKIN0 pin.</td>
</tr>
<tr>
<td></td>
<td>1 TPM0 external clock driven by TPM_CLKIN1 pin.</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
### SIM_SOPT4 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>23–21 Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>20 TPM2CH0SRC</th>
<th>TPM2 Channel 0 Input Capture Source Select</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Selects the source for TPM2 channel 0 input capture.</td>
</tr>
<tr>
<td></td>
<td><strong>NOTE</strong>: When TPM2 is not in input capture mode, clear this field.</td>
</tr>
<tr>
<td>0</td>
<td>TPM2_CH0 signal</td>
</tr>
<tr>
<td>1</td>
<td>CMP0 output</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>19–18 TPM1CH0SRC</th>
<th>TPM1 channel 0 input capture source select</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Selects the source for TPM1 channel 0 input capture.</td>
</tr>
<tr>
<td></td>
<td><strong>NOTE</strong>: When TPM1 is not in input capture mode, clear this field.</td>
</tr>
<tr>
<td>00</td>
<td>TPM1_CH0 signal</td>
</tr>
<tr>
<td>01</td>
<td>CMP0 output</td>
</tr>
<tr>
<td>10</td>
<td>Reserved</td>
</tr>
<tr>
<td>11</td>
<td>Reserved</td>
</tr>
</tbody>
</table>

| Reserved | This field is reserved. This read-only field is reserved and always has the value 0. |

### 12.3.4 System Options Register 5 (SIM_SOPT5)

Address: 4004_7000h base + 1010h offset = 4004_8010h

<table>
<thead>
<tr>
<th>Bit 31–24</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 23–16</td>
<td>UART2ODE</td>
</tr>
<tr>
<td>Bit 15–12</td>
<td>LPUART1RXS RC</td>
</tr>
<tr>
<td>Bit 11–8</td>
<td>LPUART0RXS RC</td>
</tr>
<tr>
<td>Bit 7–4</td>
<td>UART0RXS RC</td>
</tr>
<tr>
<td>Bit 3–0</td>
<td>UARTRXS RC</td>
</tr>
</tbody>
</table>

Reset: 0000 0000 0000 0000 0000 0000 0000 0000
### SIM_SOPT5 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–20 Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>19 Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>18 UART2ODE</td>
<td>UART2 Open Drain Enable</td>
</tr>
<tr>
<td>17 LPUART1ODE</td>
<td>LPUART1 Open Drain Enable</td>
</tr>
<tr>
<td>16 LPUART0ODE</td>
<td>LPUART0 Open Drain Enable</td>
</tr>
<tr>
<td>15–7 Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>6 LPUART1RXSRC</td>
<td>LPUART1 Receive Data Source Select</td>
</tr>
<tr>
<td>5–4 LPUART1TXSRC</td>
<td>LPUART1 Transmit Data Source Select</td>
</tr>
<tr>
<td>3 Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>2 LPUART0RXSRC</td>
<td>LPUART0 Receive Data Source Select</td>
</tr>
<tr>
<td>LPUART0TXSRC</td>
<td>LPUART0 Transmit Data Source Select</td>
</tr>
</tbody>
</table>

Selects the source for the LPUART1 receive data.

- 0 LPUART1_RX pin
- 1 CMP0 output

Selects the source for the LPUART1 transmit data.

- 00 LPUART1_TX pin
- 01 LPUART1_TX pin modulated with TPM1 channel 0 output
- 10 LPUART1_TX pin modulated with TPM2 channel 0 output
- 11 Reserved

Selects the source for the LPUART0 receive data.

- 0 LPUART_RX pin
- 1 CMP0 output

Selects the source for the LPUART0 transmit data.

- 00 LPUART0_TX pin
- 01 LPUART0_TX pin modulated with TPM1 channel 0 output
- 10 LPUART0_TX pin modulated with TPM2 channel 0 output
- 11 Reserved
### 12.3.5 System Options Register 7 (SIM_SOPT7)

Address: 4004_7000h base + 1018h offset = 4004_8018h

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td>ADC0ALTTRGEN</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>ADC0PRETRGSSEL</td>
<td></td>
<td>ADC0TRGSEL</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

**SIM_SOPT7 field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–8 Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>7 ADC0ALTTRGEN</td>
<td>ADC0 Alternate Trigger Enable</td>
</tr>
<tr>
<td></td>
<td>Enables alternative conversion triggers for ADC0.</td>
</tr>
<tr>
<td></td>
<td>0 ADC ADHWT trigger comes from TPM1 channel 0 and channel1. Prior to the assertion of TPM1 channel 0, a pre-trigger pulse will be sent to ADHWTS to initiate an ADC acquisition using ADCx_SC1A configuration and store ADC conversion in ADCx_RA Register. Prior to the assertion of TPM1 channel 1 a pre-trigger pulse will be sent to ADHWTSB to initiate an ADC acquisition using ADCx_SC1Bconfiguration and store ADC conversion in ADCx_RB Register.</td>
</tr>
<tr>
<td></td>
<td>1 ADC ADHWT trigger comes from a peripheral event selected by ADC0TRGSEL bits. ADC0PRETRGSSEL bit will select the optional ADHWTS or ADHWTSB select lines for choosing the ADCx_SC1x config and ADCx_Rx result register to store the ADC conversion.</td>
</tr>
<tr>
<td>6–5 Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>4 ADC0PRETRGSEL</td>
<td>ADC0 Pretrigger Select</td>
</tr>
<tr>
<td></td>
<td>Selects the ADC0 pre-trigger source when alternative triggers are enabled through ADC0ALTTRGEN.</td>
</tr>
<tr>
<td></td>
<td><strong>NOTE:</strong> The ADC0PRETRGSEL function is ignored if ADC0ALTTRGEN = 0.</td>
</tr>
<tr>
<td></td>
<td>0 Pre-trigger ADHWTS is selected, thus ADC0 will use ADC0_SC1A configuration for the next ADC conversion and store the result in ADC0_RA register.</td>
</tr>
<tr>
<td></td>
<td>1 Pre-trigger ADHWTSB is selected, thus ADC0 will use ADC0_SC1B configuration for the next ADC conversion and store the result in ADC0_RB register.</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
### SIM_SOPT7 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADC0TRGSEL</td>
<td>ADC0 Trigger Select</td>
</tr>
<tr>
<td></td>
<td>Selects 1 of 16 peripherals to initiate an ADC conversion via the ADHWDT input, when ADC0ALTTRGEN =1, else is ignored by ADC0.</td>
</tr>
<tr>
<td>0000</td>
<td>External trigger pin input (EXTRG_IN)</td>
</tr>
<tr>
<td>0001</td>
<td>CMP0 output</td>
</tr>
<tr>
<td>0010</td>
<td>Reserved</td>
</tr>
<tr>
<td>0011</td>
<td>Reserved</td>
</tr>
<tr>
<td>0100</td>
<td>PIT trigger 0</td>
</tr>
<tr>
<td>0101</td>
<td>PIT trigger 1</td>
</tr>
<tr>
<td>0110</td>
<td>Reserved</td>
</tr>
<tr>
<td>0111</td>
<td>Reserved</td>
</tr>
<tr>
<td>1000</td>
<td>TPM0 overflow</td>
</tr>
<tr>
<td>1001</td>
<td>TPM1 overflow</td>
</tr>
<tr>
<td>1010</td>
<td>TPM2 overflow</td>
</tr>
<tr>
<td>1011</td>
<td>Reserved</td>
</tr>
<tr>
<td>1100</td>
<td>RTC alarm</td>
</tr>
<tr>
<td>1101</td>
<td>RTC seconds</td>
</tr>
<tr>
<td>1110</td>
<td>LPTMR0 trigger</td>
</tr>
<tr>
<td>1111</td>
<td>Reserved</td>
</tr>
</tbody>
</table>

### 12.3.6 System Device Identification Register (SIM_SDID)

Address: 4004_7000h base + 1024h offset = 4004_8024h

| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| R   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| W   | FAMID | SUBFAMID | SERIESID | SRAMSIZE | REVID | 0 | PINID |
| Reset   | * | * | * | * | * | * | 0 | 0 | 0 | 1 | * | * | * | * | * | * | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | * | * | * | * |

* Notes:
  - FAMID field: Device specific value.
  - SUBFAMID field: Device specific value.
  - SRAMSIZE field: Device specific value.
  - REVID field: Device specific value.
  - PINID field: Device specific value.

### SIM_SDID field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–28</td>
<td>Family ID</td>
</tr>
<tr>
<td>FAMID</td>
<td></td>
</tr>
<tr>
<td>0001</td>
<td>KL17</td>
</tr>
<tr>
<td>0010</td>
<td>KL27</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
### SIM_SDID field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>27–24 SUBFAMID</td>
<td>Kinetis Sub-Family ID</td>
</tr>
<tr>
<td></td>
<td>Specifies the Kinetis sub-family of the device.</td>
</tr>
<tr>
<td>0111</td>
<td>KLx7 Subfamily</td>
</tr>
<tr>
<td>23–20 SERIESID</td>
<td>Kinetis Series ID</td>
</tr>
<tr>
<td></td>
<td>Specifies the Kinetis family of the device.</td>
</tr>
<tr>
<td>0001</td>
<td>KL family</td>
</tr>
<tr>
<td>19–16 SRAMSIZE</td>
<td>System SRAM Size</td>
</tr>
<tr>
<td></td>
<td>Specifies the size of the System SRAM</td>
</tr>
<tr>
<td>0100</td>
<td>8 KB</td>
</tr>
<tr>
<td>0101</td>
<td>16 KB</td>
</tr>
<tr>
<td>15–12 REVID</td>
<td>Device Revision Number</td>
</tr>
<tr>
<td></td>
<td>Specifies the silicon implementation number for the device.</td>
</tr>
<tr>
<td>11–4 Reserved</td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>PINID</td>
<td>Pincount Identification</td>
</tr>
<tr>
<td></td>
<td>Specifies the pincount of the device.</td>
</tr>
<tr>
<td>0010</td>
<td>32-pin</td>
</tr>
<tr>
<td>0011</td>
<td>36-pin</td>
</tr>
<tr>
<td>0100</td>
<td>48-pin</td>
</tr>
<tr>
<td>0101</td>
<td>64-pin</td>
</tr>
<tr>
<td>1011</td>
<td>Custom pinout (WLCSP)</td>
</tr>
</tbody>
</table>

### 12.3.7 System Clock Gating Control Register 4 (SIM_SCGC4)

Address: 4004_7000h base + 1034h offset = 4004_8034h

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td></td>
<td>1</td>
<td></td>
<td></td>
<td></td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

KL17 Sub-Family Reference Manual, Rev. 4.1, 07/2016

NXP Semiconductors
## SIM_SCGC4 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–28 Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 1.</td>
</tr>
<tr>
<td>27–24 Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>
| 23 SPI1 | SPI1 Clock Gate Control  
Controls the clock gate to the SPI1 module.  
0 Clock disabled  
1 Clock enabled |
| 22 SPI0 | SPI0 Clock Gate Control  
Controls the clock gate to the SPI0 module.  
0 Clock disabled  
1 Clock enabled |
| 21 Reserved | This field is reserved. This read-only field is reserved and always has the value 0. |
| 20 VREF | VREF Clock Gate Control  
Controls the clock gate to the VREF module.  
0 Clock disabled  
1 Clock enabled |
| 19 CMP0 | Comparator Clock Gate Control  
Controls the clock gate to the comparator module.  
0 Clock disabled  
1 Clock enabled |
| 18 Reserved | This field is reserved. This read-only field is reserved and always has the value 0. |
| 17–14 Reserved | This field is reserved. This read-only field is reserved and always has the value 0. |
| 13 Reserved | This field is reserved. This read-only field is reserved and always has the value 0. |
| 12 UART2 | UART2 Clock Gate Control  
Controls the clock gate to the UART2 module.  
0 Clock disabled  
1 Clock enabled |
| 11 Reserved | This field is reserved. This read-only field is reserved and always has the value 0. |
| 10 Reserved | This field is reserved. This read-only field is reserved and always has the value 0. |
| 9 Reserved | This field is reserved. This read-only field is reserved and always has the value 0. |

*Table continues on the next page...*
### SIM_SCGC4 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>8</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>7</td>
<td>I2C1</td>
</tr>
<tr>
<td></td>
<td>I2C1 Clock Gate Control</td>
</tr>
<tr>
<td></td>
<td>Controls the clock gate to the I2C1 module.</td>
</tr>
<tr>
<td></td>
<td>0 Clock disabled</td>
</tr>
<tr>
<td></td>
<td>1 Clock enabled</td>
</tr>
<tr>
<td>6</td>
<td>I2C0</td>
</tr>
<tr>
<td></td>
<td>I2C0 Clock Gate Control</td>
</tr>
<tr>
<td></td>
<td>Controls the clock gate to the I2C0 module.</td>
</tr>
<tr>
<td></td>
<td>0 Clock disabled</td>
</tr>
<tr>
<td></td>
<td>1 Clock enabled</td>
</tr>
<tr>
<td>5–4</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This field is reserved. This read-only field is reserved and always has the value 1.</td>
</tr>
<tr>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>

---

### 12.3.8 System Clock Gating Control Register 5 (SIM_SCGC5)

Address: 4004_7000h base + 1038h offset = 4004_8038h

#### SIM_SCGC5 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>FLEXIO</td>
</tr>
<tr>
<td></td>
<td>FlexIO Module</td>
</tr>
<tr>
<td></td>
<td>This bit controls the clock gate to the FlexIO Module.</td>
</tr>
<tr>
<td></td>
<td>0 Clock disabled</td>
</tr>
<tr>
<td></td>
<td>1 Clock enabled</td>
</tr>
</tbody>
</table>
### SIM_SCGC5 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>30–22</td>
<td>Reserved</td>
</tr>
<tr>
<td>Reserved</td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>21</td>
<td>LPUART1</td>
</tr>
<tr>
<td>21</td>
<td>LPUART1 Clock Gate Control</td>
</tr>
<tr>
<td>0</td>
<td>Clock disabled</td>
</tr>
<tr>
<td>1</td>
<td>Clock enabled</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>20</td>
<td>LPUART0</td>
</tr>
<tr>
<td>20</td>
<td>LPUART0 Clock Gate Control</td>
</tr>
<tr>
<td>0</td>
<td>Clock disabled</td>
</tr>
<tr>
<td>1</td>
<td>Clock enabled</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>19</td>
<td>Reserved</td>
</tr>
<tr>
<td>Reserved</td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>18–14</td>
<td>Reserved</td>
</tr>
<tr>
<td>Reserved</td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>13</td>
<td>PORTE</td>
</tr>
<tr>
<td>13</td>
<td>Port E Clock Gate Control</td>
</tr>
<tr>
<td>0</td>
<td>Clock disabled</td>
</tr>
<tr>
<td>1</td>
<td>Clock enabled</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>12</td>
<td>PORTD</td>
</tr>
<tr>
<td>12</td>
<td>Port D Clock Gate Control</td>
</tr>
<tr>
<td>0</td>
<td>Clock disabled</td>
</tr>
<tr>
<td>1</td>
<td>Clock enabled</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>11</td>
<td>PORTC</td>
</tr>
<tr>
<td>11</td>
<td>Port C Clock Gate Control</td>
</tr>
<tr>
<td>0</td>
<td>Clock disabled</td>
</tr>
<tr>
<td>1</td>
<td>Clock enabled</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>10</td>
<td>PORTB</td>
</tr>
<tr>
<td>10</td>
<td>Port B Clock Gate Control</td>
</tr>
<tr>
<td>0</td>
<td>Clock disabled</td>
</tr>
<tr>
<td>1</td>
<td>Clock enabled</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>9</td>
<td>PORTA</td>
</tr>
<tr>
<td>9</td>
<td>Port A Clock Gate Control</td>
</tr>
<tr>
<td>0</td>
<td>Clock disabled</td>
</tr>
<tr>
<td>1</td>
<td>Clock enabled</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>8–7</td>
<td>Reserved</td>
</tr>
<tr>
<td>Reserved</td>
<td>This read-only field is reserved and always has the value 1.</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
### SIM_SCGC5 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>6</td>
<td>Reserved, read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>5</td>
<td>Reserved, read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>4–2</td>
<td>Reserved, read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>1</td>
<td>Reserved, read-only field is reserved and always has the value 1.</td>
</tr>
<tr>
<td>0</td>
<td><strong>LPTMR</strong>&lt;br&gt;Low Power Timer Access Control&lt;br&gt;Controls software access to the Low Power Timer module.&lt;br&gt;0 Access disabled&lt;br&gt;1 Access enabled</td>
</tr>
</tbody>
</table>

---

### 12.3.9 System Clock Gating Control Register 6 (SIM_SCGC6)

Address: 4004_7000h base + 103Ch offset = 4004_803Ch

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
</tbody>
</table>

### SIM_SCGC6 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>Reserved, read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>30</td>
<td>Reserved, read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>29</td>
<td><strong>RTC</strong>&lt;br&gt;RTC Access Control&lt;br&gt;Controls software access and interrupts to the RTC module.&lt;br&gt;0 Access and interrupts disabled&lt;br&gt;1 Access and interrupts enabled</td>
</tr>
</tbody>
</table>

Table continues on the next page...
<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>28</td>
<td>Reserved</td>
</tr>
<tr>
<td>27</td>
<td>ADC0</td>
</tr>
<tr>
<td>26</td>
<td>TPM2</td>
</tr>
<tr>
<td>25</td>
<td>TPM1</td>
</tr>
<tr>
<td>24</td>
<td>TPM0</td>
</tr>
<tr>
<td>23</td>
<td>PIT</td>
</tr>
<tr>
<td>22–19</td>
<td>Reserved</td>
</tr>
<tr>
<td>18</td>
<td>CRC</td>
</tr>
<tr>
<td>17–16</td>
<td>Reserved</td>
</tr>
<tr>
<td>15</td>
<td>Reserved</td>
</tr>
<tr>
<td>14–2</td>
<td>Reserved</td>
</tr>
<tr>
<td>1</td>
<td>DMAMUX</td>
</tr>
</tbody>
</table>

**Field descriptions (continued)**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>28</td>
<td>Reserved</td>
</tr>
<tr>
<td>27</td>
<td>ADC0</td>
</tr>
<tr>
<td>26</td>
<td>TPM2</td>
</tr>
<tr>
<td>25</td>
<td>TPM1</td>
</tr>
<tr>
<td>24</td>
<td>TPM0</td>
</tr>
<tr>
<td>23</td>
<td>PIT</td>
</tr>
<tr>
<td>22–19</td>
<td>Reserved</td>
</tr>
<tr>
<td>18</td>
<td>CRC</td>
</tr>
<tr>
<td>17–16</td>
<td>Reserved</td>
</tr>
<tr>
<td>15</td>
<td>Reserved</td>
</tr>
<tr>
<td>14–2</td>
<td>Reserved</td>
</tr>
<tr>
<td>1</td>
<td>DMAMUX</td>
</tr>
</tbody>
</table>

Table continues on the next page...
### SIM_SCGC6 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0–9</td>
<td>Reserved</td>
</tr>
<tr>
<td>10</td>
<td>Reserved</td>
</tr>
<tr>
<td>11</td>
<td>Reserved</td>
</tr>
<tr>
<td>12</td>
<td>Reserved</td>
</tr>
<tr>
<td>13</td>
<td>Reserved</td>
</tr>
<tr>
<td>14</td>
<td>Reserved</td>
</tr>
<tr>
<td>15</td>
<td>DMA</td>
</tr>
<tr>
<td>16</td>
<td>DMA</td>
</tr>
</tbody>
</table>

#### 8. DMA
- **Description**: DMA Clock Gate Control
- **Description**: Controls the clock gate to the DMA module.
- **Values**:
  - 0: Clock disabled
  - 1: Clock enabled

### 12.3.10 System Clock Gating Control Register 7 (SIM_SCGC7)

**Address**: 4004_7000h base + 1040h offset = 4004_8040h

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>DMA</td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

#### SIM_SCGC7 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–9</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>8</td>
<td>DMA</td>
</tr>
<tr>
<td>DMA</td>
<td>DMA Clock Gate Control</td>
</tr>
<tr>
<td></td>
<td>Controls the clock gate to the DMA module.</td>
</tr>
<tr>
<td></td>
<td>0: Clock disabled</td>
</tr>
<tr>
<td></td>
<td>1: Clock enabled</td>
</tr>
</tbody>
</table>

### 12.3.11 System Clock Divider Register 1 (SIM_CLKDIV1)

**NOTE**

The CLKDIV1 register cannot be written to when the device is in VLPR mode.
## NOTE

Reset value loaded during System Reset from FTFA_FOPT[LPBOOT] (See Table 6-2).

Address: 4004_7000h base + 1044h offset = 4004_8044h

| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| R/W |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset | * | * | * | * | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

* Notes:

- OUTDIV1 field: The reset value depends on the FTFA_FOPT[LPBOOT]. It is loaded with 0000 (divide by 1), 0001 (divide by 2), 0011 (divide by 4), or 0111 (divide by 8).

### SIM_CLKDIV1 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| 31–28 OUTDIV1 | Clock 1 Output Divider value  
Sets the divide value for the core/system clock, as well as the bus/flash clocks. At the end of reset, it is loaded with 0000 (divide by one), 0001 (divide by two), 0011 (divide by four), or 0111 (divide by eight) depending on the setting of the FTFA_FOPT[LPBOOT] (See Table 6-2).  
0000 Divide-by-1.  
0001 Divide-by-2.  
0010 Divide-by-3.  
0011 Divide-by-4.  
0100 Divide-by-5.  
0101 Divide-by-6.  
0110 Divide-by-7.  
0111 Divide-by-8.  
1000 Divide-by-9.  
1001 Divide-by-10.  
1010 Divide-by-11.  
1011 Divide-by-12.  
1101 Divide-by-14.  
1110 Divide-by-15.  
1111 Divide-by-16.  

| 27–19 | Reserved  
This field is reserved.  
This read-only field is reserved and always has the value 0.  

| 18–16 OUTDIV4 | Clock 4 Output Divider value  
Sets the divide value for the bus and flash clock and is in addition to the System clock divide ratio. At the end of reset, it is loaded with 0001 (divide by 2).  
000 Divide-by-1.  
001 Divide-by-2.  
010 Divide-by-3.  
011 Divide-by-4.  
100 Divide-by-5.  

*Table continues on the next page...*
SIM_CLKDIV1 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>101</td>
<td>Divide-by-6.</td>
</tr>
<tr>
<td>110</td>
<td>Divide-by-7.</td>
</tr>
<tr>
<td>111</td>
<td>Divide-by-8.</td>
</tr>
<tr>
<td>Reserved</td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>

12.3.12 Flash Configuration Register 1 (SIM_FCFG1)

Address: 4004_7000h base + 104Ch offset = 4004_804Ch

---

**SIM_FCFG1 field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–28 Reserved</td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>27–24 PFSIZE</td>
<td>Program Flash Size</td>
</tr>
</tbody>
</table>

*Notes:*
- PFSIZE field: Device specific value.
### SIM_FCFG1 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0000</td>
<td>8 KB of program flash memory, 1 KB protection region</td>
</tr>
<tr>
<td>0001</td>
<td>16 KB of program flash memory, 1 KB protection region</td>
</tr>
<tr>
<td>0011</td>
<td>32 KB of program flash memory, 1 KB protection region</td>
</tr>
<tr>
<td>0101</td>
<td>64 KB of program flash memory, 2 KB protection region</td>
</tr>
<tr>
<td>0111</td>
<td>128 KB of program flash memory, 4 KB protection region</td>
</tr>
<tr>
<td>1001</td>
<td>256 KB of program flash memory, 8 KB protection region</td>
</tr>
<tr>
<td>1111</td>
<td>64 KB of program flash memory, 2 KB protection region</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>23–2</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Flash Doze</td>
</tr>
<tr>
<td></td>
<td>When set, flash memory is disabled for the duration of Doze mode. This field must be clear during VLP modes. The flash will be automatically enabled again at the end of Doze mode so interrupt vectors do not need to be relocated out of flash memory. The wake-up time from Doze mode is extended when this field is set. An attempt by the DMA or other bus master to access the flash memory when the flash is disabled will result in a bus error.</td>
</tr>
<tr>
<td>0</td>
<td>Flash remains enabled during Doze mode.</td>
</tr>
<tr>
<td>1</td>
<td>Flash is disabled for the duration of Doze mode.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Flash Disable</td>
</tr>
<tr>
<td></td>
<td>Flash accesses are disabled (and generate a bus error) and the flash memory is placed in a low-power state. This field should not be changed during VLP modes. Relocate the interrupt vectors out of Flash memory before disabling the Flash.</td>
</tr>
<tr>
<td>0</td>
<td>Flash is enabled.</td>
</tr>
<tr>
<td>1</td>
<td>Flash is disabled.</td>
</tr>
</tbody>
</table>
12.3.13 Flash Configuration Register 2 (SIM_FCFG2)

This is read only register, any write to this register will cause transfer error.

Address: 4004_7000h base + 1050h offset = 4004_8050h

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>W</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>MAXADDR0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>R</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Reset: 0 * * * * * * 1 0 0 0 0 0 0 0 0

<table>
<thead>
<tr>
<th>Bit</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>R</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Reset: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

* Notes:
- MAXADDR0 field: Device specific value indicating amount of implemented flash.

### SIM_FCFG2 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| 31 Reserved | This field is reserved.  
This read-only field is reserved and always has the value 0. |
| 30–24 MAXADDR0 | Max Address lock  
This field concatenated with 13 trailing zeros indicates the first invalid address of program flash.  
For example, if MAXADDR0 = 0x10, the first invalid address of program flash is 0x0002_0000. This would be the MAXADDR0 value for a device with 128 KB program flash. |
| 23 Reserved | This field is reserved.  
This read-only field is reserved and always has the value 1. |
| 22–16 Reserved | This field is reserved.  
This read-only field is reserved and always has the value 0. |
| Reserved | This field is reserved.  
This read-only field is reserved and always has the value 0. |
12.3.14  Unique Identification Register Mid-High (SIM_UIDMH)

Address: 4004_7000h base + 1058h offset = 4004_8058h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-16</td>
<td>Reserved</td>
</tr>
<tr>
<td>0-16</td>
<td>UID</td>
</tr>
</tbody>
</table>

*Notes:*
- UID field: Device specific value.

**SIM_UIDMH field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-16</td>
<td>This field is reserved.</td>
</tr>
<tr>
<td>Reserved</td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>UID</td>
<td>Unique Identification</td>
</tr>
<tr>
<td></td>
<td>Unique identification for the device.</td>
</tr>
</tbody>
</table>

12.3.15  Unique Identification Register Mid Low (SIM_UIDML)

Address: 4004_7000h base + 105Ch offset = 4004_805Ch

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-16</td>
<td>UID</td>
</tr>
</tbody>
</table>

*Notes:*
- UID field: Device specific value.

**SIM_UIDML field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>UID</td>
<td>Unique Identification</td>
</tr>
<tr>
<td></td>
<td>Unique identification for the device.</td>
</tr>
</tbody>
</table>
12.3.16  Unique Identification Register Low (SIM_UIDL)

Address: 4004_7000h base + 1060h offset = 4004_8060h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>UID</td>
</tr>
<tr>
<td>30</td>
<td></td>
</tr>
<tr>
<td>29</td>
<td></td>
</tr>
<tr>
<td>28</td>
<td></td>
</tr>
<tr>
<td>27</td>
<td></td>
</tr>
<tr>
<td>26</td>
<td></td>
</tr>
<tr>
<td>25</td>
<td></td>
</tr>
<tr>
<td>24</td>
<td></td>
</tr>
<tr>
<td>23</td>
<td></td>
</tr>
<tr>
<td>22</td>
<td></td>
</tr>
<tr>
<td>21</td>
<td></td>
</tr>
<tr>
<td>20</td>
<td></td>
</tr>
<tr>
<td>19</td>
<td></td>
</tr>
<tr>
<td>18</td>
<td></td>
</tr>
<tr>
<td>17</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td></td>
</tr>
<tr>
<td>14</td>
<td></td>
</tr>
<tr>
<td>13</td>
<td></td>
</tr>
<tr>
<td>12</td>
<td></td>
</tr>
<tr>
<td>11</td>
<td></td>
</tr>
<tr>
<td>10</td>
<td></td>
</tr>
<tr>
<td>9</td>
<td></td>
</tr>
<tr>
<td>8</td>
<td></td>
</tr>
<tr>
<td>7</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td></td>
</tr>
</tbody>
</table>

R  | UID field: Device specific value.

W

Reset

* Notes:
  • UID field: Device specific value.

SIM_UIDL field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| UID   | Unique Identification
|       | Unique identification for the device.

12.3.17  COP Control Register (SIM_COPC)

All of the bits in this register can be written only once after a reset, writing this register will also reset the COP counter.

Address: 4004_7000h base + 1100h offset = 4004_8100h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>0</td>
</tr>
<tr>
<td>30</td>
<td></td>
</tr>
<tr>
<td>29</td>
<td></td>
</tr>
<tr>
<td>28</td>
<td></td>
</tr>
<tr>
<td>27</td>
<td></td>
</tr>
<tr>
<td>26</td>
<td></td>
</tr>
<tr>
<td>25</td>
<td></td>
</tr>
<tr>
<td>24</td>
<td></td>
</tr>
<tr>
<td>23</td>
<td></td>
</tr>
<tr>
<td>22</td>
<td></td>
</tr>
<tr>
<td>21</td>
<td></td>
</tr>
<tr>
<td>20</td>
<td></td>
</tr>
<tr>
<td>19</td>
<td></td>
</tr>
<tr>
<td>18</td>
<td></td>
</tr>
<tr>
<td>17</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>COPCLKSEL</td>
</tr>
<tr>
<td>14</td>
<td>COPDEGEN</td>
</tr>
<tr>
<td>13</td>
<td>COPSTPEN</td>
</tr>
<tr>
<td>12</td>
<td>COPT</td>
</tr>
<tr>
<td>11</td>
<td>COPCLKS</td>
</tr>
<tr>
<td>10</td>
<td>COPW</td>
</tr>
<tr>
<td>9</td>
<td>0</td>
</tr>
<tr>
<td>8</td>
<td>0</td>
</tr>
<tr>
<td>7</td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

SIM_COPC field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–8</td>
<td>This field is reserved.</td>
</tr>
<tr>
<td>Reserved</td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>

Table continues on the next page...
### SIM_COPC field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7–6 COPCLKSEL</td>
<td>COP Clock Select</td>
</tr>
<tr>
<td></td>
<td>This write-once field selects the clock source of the COP watchdog.</td>
</tr>
<tr>
<td>00</td>
<td>LPO clock (1 kHz)</td>
</tr>
<tr>
<td>01</td>
<td>MCGIRCLK</td>
</tr>
<tr>
<td>10</td>
<td>OSCERCLK</td>
</tr>
<tr>
<td>11</td>
<td>Bus clock</td>
</tr>
<tr>
<td>5</td>
<td>COPDBGEN</td>
</tr>
<tr>
<td>0</td>
<td>COP is disabled and the counter is reset in Debug mode</td>
</tr>
<tr>
<td>1</td>
<td>COP is enabled in Debug mode</td>
</tr>
<tr>
<td>4</td>
<td>COPSTPEN</td>
</tr>
<tr>
<td>0</td>
<td>COP is disabled and the counter is reset in Stop modes</td>
</tr>
<tr>
<td>1</td>
<td>COP is enabled in Stop modes</td>
</tr>
<tr>
<td>3–2 COPT</td>
<td>COP Watchdog Timeout</td>
</tr>
<tr>
<td>0</td>
<td>COP disabled</td>
</tr>
<tr>
<td>01</td>
<td>COP timeout after $2^5$ cycles for short timeout or $2^{13}$ cycles for long timeout</td>
</tr>
<tr>
<td>10</td>
<td>COP timeout after $2^8$ cycles for short timeout or $2^{16}$ cycles for long timeout</td>
</tr>
<tr>
<td>11</td>
<td>COP timeout after $2^{10}$ cycles for short timeout or $2^{18}$ cycles for long timeout</td>
</tr>
<tr>
<td>1 COPCLKS</td>
<td>COP Clock Select</td>
</tr>
<tr>
<td>0</td>
<td>COP configured for short timeout</td>
</tr>
<tr>
<td>1</td>
<td>COP configured for long timeout</td>
</tr>
<tr>
<td>0 COPW</td>
<td>COP Windowed Mode</td>
</tr>
<tr>
<td>0</td>
<td>Normal mode</td>
</tr>
<tr>
<td>1</td>
<td>Windowed mode</td>
</tr>
</tbody>
</table>
12.3.18  Service COP (SIM_SRVCOP)

This is write only register, any read to this register will cause transfer error.

Address: 4004_7000h base + 1104h offset = 4004_8104h

| Bit | 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  | 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| R   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| W   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |

Reset: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

**SIM_SRVCOP field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–8 Reserved</td>
<td>This field is reserved.</td>
</tr>
<tr>
<td>SRVCOP</td>
<td>Service COP Register</td>
</tr>
<tr>
<td></td>
<td>Write 0x55 and then 0xAA (in that order) to reset the COP timeout counter, writing any other value will generate a system reset.</td>
</tr>
</tbody>
</table>

12.4  Functional description

See *Introduction* section.

12.4.1  COP watchdog operation

The COP watchdog is intended to force a system reset when the application software fails to execute as expected. To prevent a system reset from the COP timer (when it is enabled), the application software must reset the COP counter periodically. If the application program gets lost and fails to reset the COP counter before it times out, a system reset is generated to force the system back to a known starting point.

After any reset, the COP watchdog is enabled. If the COP watchdog is not used in an application, it can be disabled by clearing SIM_COPC[COPT].

The COP counter is reset by writing 0x55 and 0xA (in that order) to the address of the SIM's Service COP (SRVCOP) register during the selected timeout period. Writes do not affect the data in the SRVCOP register. As soon as the write sequence is complete, the
COP timeout period is restarted. If the program fails to perform this restart during the timeout period, the microcontroller resets. Also, if any value other than 0x55 or 0xAA is written to the SRVCOP register, the microcontroller immediately resets.

SIM_COPC[COPCLKS] and SIM_COPCTRL[COPCLKSEL] select the timeout duration and clock source used for the COP timer. The clock source options are either the bus clock, 8 MHz/2 MHz IRC, external crystal or an internal 1 kHz clock source. With each clock source, the associated timeouts are controlled by SIM_COPC[COPT] and SIM_COPC[COPCLKS]. The following table summarizes the control functions of SIM_COPCTRL[COPCLKS] and SIM_COPC[COPCLKSEL] and SIM_COPC[COP] fields. The COP watchdog defaults to operation from the 1 kHz clock source and the longest timeout is $2^{10}$ cycles.

### Table 12-1. COP configuration options

<table>
<thead>
<tr>
<th>Control bits</th>
<th>Clock source</th>
<th>COP window opens (SIM_COPC[COPW]=1)</th>
<th>COP overflow count</th>
</tr>
</thead>
<tbody>
<tr>
<td>SIM_COPC[COPCLKSEL]</td>
<td>SIM_COPC[COPCLKS]</td>
<td>SIM_COPC[COP]</td>
<td>N/A</td>
</tr>
<tr>
<td>00</td>
<td>0</td>
<td>00</td>
<td>1 kHz</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>00</td>
<td>0</td>
<td>10</td>
<td>1 kHz</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>00</td>
<td>11</td>
<td>1</td>
<td>1 kHz</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>01</td>
<td>0</td>
<td>01</td>
<td>8/2 MHz</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>01</td>
<td>10</td>
<td>01</td>
<td>8/2 MHz</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>01</td>
<td>11</td>
<td>01</td>
<td>8/2 MHz</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>10</td>
<td>0</td>
<td>01</td>
<td>crystal</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>10</td>
<td>10</td>
<td>01</td>
<td>crystal</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>10</td>
<td>11</td>
<td>01</td>
<td>crystal</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>01</td>
<td>0</td>
<td>01</td>
<td>bus</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>01</td>
<td>10</td>
<td>01</td>
<td>bus</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
Table 12-1. COP configuration options (continued)

<table>
<thead>
<tr>
<th>SIM_COPC[COPCLK SEL]</th>
<th>SIM_COPC[COPCLK S]</th>
<th>SIM_COPC[COP T]</th>
<th>Clock source</th>
<th>COP window opens (SIM_COPC[COPW] = 1)</th>
<th>COP overflow count</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>1</td>
<td>11</td>
<td>bus</td>
<td>49,152 cycles</td>
<td>2^16 cycles</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>11</td>
<td>N/A</td>
<td>N/A</td>
<td>2^10 cycles</td>
</tr>
<tr>
<td>1</td>
<td></td>
<td></td>
<td></td>
<td>196,608 cycles</td>
<td>2^18 cycles</td>
</tr>
</tbody>
</table>

After the long timeout (COPCLKS = 1) is selected, windowed COP operation is available by setting SIM_COPC[COPW]. In this mode, writes to SIM_SRVCOP to clear the COP timer must occur in the last 25% of the selected timeout period. A premature write immediately resets the chip. When the short timeout (COPCLKS = 0) is selected, windowed COP operation is not available.

The COP counter is initialized by the first writes to SIM_COPC and after any system reset. Subsequent writes to SIM_COPC have no effect on COP operation. Even if an application uses the reset default settings of SIM_COPC[COPT], SIM_COPC[COPCLKS], SIM_COPC[COPCLKSEL], and SIM_COPC[COPW] fields, the user should write to the write-once SIM_COPC register during reset initialization to lock in the settings. This approach prevents accidental changes if the application program becomes lost.

The write to SIM_SRVCOP that services (clears) the COP counter should not be placed in an interrupt service routine (ISR) because the ISR could continue to be executed periodically even if the main application program fails.

If the selected clock is not the 1 kHz clock source, the COP counter does not increment while the microcontroller is in Debug mode or while the system is in Stop (including VLPS or LLS) mode. The COP counter resumes when the microcontroller exits Debug or Stop mode.

The COP counter is re-initialized to 0 upon entry to either Debug mode or Stop (including VLPS or LLS) mode. The counter begins from 0 upon exit from Debug mode or Stop mode.

The COP counter can also be configured to continue incrementing during Debug mode or Stop (including VLPS) mode if either COPDBGEN or COPSTPEN are set respectively. When the selected clock is the bus clock and COPSTEN bit is set, the COP counter cannot increment during Stop modes, however the COP counter is not reset to 0.

Regardless of the clock selected, the COP is disabled when the chip enters a VLLSx mode. Upon a reset that wakes the chip from the VLLSx mode, the COP is reinitialized and enabled as for any reset.
Chapter 13
Kinetis ROM Bootloader

13.1 Chip-Specific Information
This device has various peripherals (UART, I2C, SPI) supported by the Kinetis ROM Bootloader. To use an interface for bootloader communications, the peripheral must be enabled in the BCA, as shown in Table 13-3. If the BCA is invalid (such as all 0xFF bytes), then all peripherals will be enabled by default. The next table shows the pads used by the Kinetis ROM Bootloader.

<table>
<thead>
<tr>
<th>Port</th>
<th>Signal</th>
</tr>
</thead>
<tbody>
<tr>
<td>PTA2</td>
<td>LPUART0_TX</td>
</tr>
<tr>
<td>PTA1</td>
<td>LPUART0_RX</td>
</tr>
<tr>
<td>PTB0</td>
<td>I2C0_SCL</td>
</tr>
<tr>
<td>PTB1</td>
<td>I2C0_SDA</td>
</tr>
<tr>
<td>PTC4</td>
<td>SPI0_SS_b</td>
</tr>
<tr>
<td>PTC7</td>
<td>SPI0_MISO</td>
</tr>
<tr>
<td>PTC6</td>
<td>SPI0_MOSI</td>
</tr>
<tr>
<td>PTC5</td>
<td>SPI0_SCK</td>
</tr>
</tbody>
</table>

13.2 Introduction
The Kinetis bootloader is the program residing in the on-chip read-only memory (ROM) of a Kinetis microcontroller device. There is hardware logic in place at boot time that either starts execution of an embedded image available on the internal flash memory, or starts the execution of the Kinetis Bootloader from on-chip ROM.
The Kinetis Bootloader’s main task is to provision the internal flash memory with an embedded firmware image during manufacturing, or at any time during the life of the Kinetis device. The Kinetis Bootloader does the provisioning by acting as a slave device, and listening to various peripheral ports where a master can start communication.

For the Kinetis device, the Kinetis Bootloader can interface with I2C, SPI, and LPUART peripherals in slave mode and respond to the commands sent by a master (or host) communicating on one of those ports. The host/master can be a firmware-download application running on a PC or an embedded host communicating with the Kinetis Bootloader. Regardless of the host/master (PC or embedded host), the Kinetis Bootloader always uses a command protocol to communicate with that host/master. Commands are provided to write to memory (internal flash or RAM), erase flash, and get/set bootloader options and property values. The host application can query the set of available commands.

On start-up, the bootloader reads optional configuration parameters from a fixed area on flash called the bootloader configuration area (BCA). These parameters can be modified by the write memory command or by downloaded flash image. BCA parameters include configuration data such as enabled peripherals, peripheral-specific settings, etc.

This chapter describes Kinetis Bootloader features, functionality, command structure and which peripherals are supported.

Features supported by the Kinetis Bootloader in Kinetis ROM:

- Supports I2C, SPI, and LPUART peripheral interfaces
- Automatic detection of the active peripheral
- Ability to disable any peripheral
- LPUART peripheral implements autobaud
- Common packet-based protocol for all peripherals
- Packet error detection and retransmission
- Flash-resident configuration options
- Fully supports flash security, including ability to mass erase or unlock security via the backdoor key
- Protection of RAM used by the bootloader while it is running
- Provides command to read properties of the device, such as flash and RAM size
- Multiple options for executing the bootloader either at system start-up or under application control at runtime
### Table 13-2. Commands supported by the Kinetis Bootloader in ROM

<table>
<thead>
<tr>
<th>Command</th>
<th>Description</th>
<th>When flash security is enabled, then this command is</th>
</tr>
</thead>
<tbody>
<tr>
<td>Execute</td>
<td>Run user application code that never returns control to the bootloader</td>
<td>Not supported</td>
</tr>
<tr>
<td>FlashEraseAll</td>
<td>Erase the entire flash array</td>
<td>Not supported</td>
</tr>
<tr>
<td>FlashEraseRegion</td>
<td>Erase a range of sectors in flash</td>
<td>Not supported</td>
</tr>
<tr>
<td>WriteMemory</td>
<td>Write data to memory</td>
<td>Not supported</td>
</tr>
<tr>
<td>ReadMemory</td>
<td>Read data from memory</td>
<td>Not supported</td>
</tr>
<tr>
<td>FlashSecurityDisable</td>
<td>Attempt to unlock flash security using the backdoor key</td>
<td>Supported</td>
</tr>
<tr>
<td>GetProperty</td>
<td>Get the current value of a property</td>
<td>Supported</td>
</tr>
<tr>
<td>Reset</td>
<td>Reset the chip</td>
<td>Supported</td>
</tr>
<tr>
<td>SetProperty</td>
<td>Attempt to modify a writable property</td>
<td>Supported</td>
</tr>
<tr>
<td>FlashEraseAllUnsecure</td>
<td>Erase the entire flash array, including protected sectors</td>
<td>Supported</td>
</tr>
</tbody>
</table>

### 13.3 Functional Description

The following sub-sections describe the Kinetis Bootloader in KLx7 ROM functionality.

#### 13.3.1 Memory Maps

While executing, the Kinetis Bootloader uses ROM and RAM memory.

![Memory Maps Diagram](image)

**Figure 13-1. Kinetis Bootloader ROM/RAM Memory Maps**
13.3.2 The Kinetis Bootloader Configuration Area (BCA)

The Kinetis Bootloader reads data from the Bootloader Configuration Area (BCA) to configure various features of the bootloader. The BCA resides in flash memory at offset 0x3C0, and provides all of the parameters needed to configure the Kinetis Bootloader operation. For uninitialized flash, the Kinetis Bootloader uses a predefined default configuration. A host application can use the Kinetis Bootloader to program the BCA for use during subsequent initializations of the bootloader.

Table 13-3. Configuration Fields for the Kinetis Bootloader

<table>
<thead>
<tr>
<th>Offset</th>
<th>Size (bytes)</th>
<th>Configuration Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00 - 0x03</td>
<td>4</td>
<td>tag</td>
<td>Magic number to verify bootloader configuration is valid. Must be set to 'kcfg'.</td>
</tr>
<tr>
<td>0x04 - 0x07</td>
<td>4</td>
<td>-</td>
<td>Reserved in KLx7</td>
</tr>
<tr>
<td>0x08 - 0x0B</td>
<td>4</td>
<td>-</td>
<td>Reserved in KLx7</td>
</tr>
<tr>
<td>0x0C - 0x0F</td>
<td>4</td>
<td>-</td>
<td>Reserved in KLx7</td>
</tr>
<tr>
<td>0x10</td>
<td>1</td>
<td>enabledPeripherals</td>
<td>Bitfield of peripherals to enable. bit 0 LPUART bit 1 I2C bit 2 SPI Kinetis bootloader will enable the peripheral if corresponding bit is set to 1.</td>
</tr>
<tr>
<td>0x11</td>
<td>1</td>
<td>i2cSlaveAddress</td>
<td>If not 0xFF, used as the 7-bit I2C slave address. If 0xFF, defaults to 0x10 for I2C slave address</td>
</tr>
<tr>
<td>0x12 - 0x13</td>
<td>2</td>
<td>peripheralDetectionTimeout</td>
<td>Timeout in milliseconds for active peripheral detection. If 0xFFFF, defaults to 5 seconds.</td>
</tr>
<tr>
<td>0x14 - 0x15</td>
<td>2</td>
<td>-</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x16- 0x17</td>
<td>2</td>
<td>-</td>
<td>Reserved in</td>
</tr>
<tr>
<td>0x18 - 0x1B</td>
<td>4</td>
<td>-</td>
<td>Reserved in</td>
</tr>
<tr>
<td>0x1C</td>
<td>1</td>
<td>clockFlags</td>
<td>See Table 13-5, clockFlags Configuration Field</td>
</tr>
<tr>
<td>0x1D</td>
<td>1</td>
<td>clockDivider</td>
<td>Inverted value of the divider to use for core and bus clocks when in high speed mode</td>
</tr>
<tr>
<td>0x1F</td>
<td>1</td>
<td>pad byte</td>
<td>N/A</td>
</tr>
<tr>
<td>0x24</td>
<td>4</td>
<td>Reserved</td>
<td>-</td>
</tr>
</tbody>
</table>
The first configuration field 'tag' is a tag value or magic number. The tag value must be set to 'kcfg' for the bootloader configuration data to be recognized as valid. If tag-field verification fails, then the Kinetis Bootloader assumes that the flash is not initialized and uses a predefined default configuration. The tag value is treated as a character string, so bytes 0-3 must be set as shown in the table.

<table>
<thead>
<tr>
<th>Offset</th>
<th>tag Byte Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>'k' (0x6B)</td>
</tr>
<tr>
<td>1</td>
<td>'c' (0x63)</td>
</tr>
<tr>
<td>2</td>
<td>'f' (0x66)</td>
</tr>
<tr>
<td>3</td>
<td>'g' (0x67)</td>
</tr>
</tbody>
</table>

The flags in the clockFlags configuration field are enabled if the corresponding bit is cleared (0).

<table>
<thead>
<tr>
<th>Bit</th>
<th>Flag</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>HighSpeed</td>
<td>Enable high speed mode (i.e., 48 MHz).</td>
</tr>
<tr>
<td>1 - 7</td>
<td>Reserved</td>
<td>Not used in KLx7 ROM</td>
</tr>
</tbody>
</table>

### 13.3.3 Start-up Process

The following conditions will force the hardware to start the Kinetis Bootloader:

- **BOOTSRC_SEL** field of FOPT register is set to either 0b11 or 0b10. This forces the ROM to run out of reset.
- The **BOOTCFG0** pin is asserted. The pin must be configured as **BOOTCFG0** by setting the **BOOTPIN_OPT** bit of FOPT to 0.
- A user applications running on flash or RAM calls into the Kinetis Bootloader entry point address in ROM, to start Kinetis Bootloader execution.

The **BOOTSRC_SEL** bits (FOPT register, FOPT [7:6]) determine the boot source. The FOPT register is located in the flash configuration field at address 0x40D in the flash memory array. For a complete list of options, see the Boot options section in the Reset and Boot chapter. If **BOOTSRC_SEL** is set to 0b11 or 0b10, then the device will boot to ROM out of reset. Flash memory defaults to all 1s when erased, so a blank chip will automatically boot to ROM.
The BOOTCFG0 pin is shared with the NMI pin, with NMI being the default usage. Regardless of whether the NMI pin is enabled or not, the NMI functionality is disabled if the ROM is executed out of reset, for as long as the ROM is running.

When the ROM is executed out of reset, vector fetches from the CPU are redirected to the ROM's vector table in ROM memory at offset 0x1C00_0000. This ensures that any exceptions will be handled by the ROM.

After the Kinetis Bootloader has started, the following procedure starts bootloader operations:

1. The RCM_MR [FORCEROM] bits are set, so that the device will reboot back into the ROM if/when the device is reset.
2. Initializes the bootloader's .data and .bss sections.
3. Reads bootloader configuration data from flash at address 0x3C0. The configuration data is only used if the tag field is set to the expected 'kcfg' value. If the tag is incorrect, then the configuration values are set to default, as if the data was all 0xFF bytes.
4. Clocks are configured. See the Clock Configuration section.
5. Enabled peripherals are initialized.
6. The bootloader waits for communication to begin on a peripheral.
   - If detection times out, then the bootloader jumps to the user application in flash. See Bootloader Exit state section.
   - If communication is detected, then all inactive peripherals are shut down, and the command phase is entered.
13.3.4 Clock Configuration

By default, the bootloader does not modify clocks. The Kinetis Bootloader in ROM will use the clock configuration of the chip out of reset unless the clock configuration bits in the FOPT register are cleared.
Alternate clock configurations are supported, by setting fields in the Bootloader Configuration Area (BCA) shown in Table 13-3.

If the HighSpeed flag of the clockFlags configuration value is cleared, the bootloader will enable the internal 48 MHz reference clock.

In high speed mode, the core and bus clock frequencies are determined by the clockDivider configuration value.

The core clock divider is set directly from the inverted value of the clockDivider.

The bus clock divider is set to 1, unless the resulting bus clock frequency would be greater than the maximum supported value. In this case, the bus clock divider is increased until the bus clock frequency is at or below the maximum.

Note that the maximum baud rate of serial peripherals is related to the core and bus clock frequencies. To achieve the desired baud rates, high speed mode should be enabled in BCA.

13.3.5 Bootloader Entry Point

The Kinetis Bootloader provides a function (runBootloader) that a user application can call, to run the bootloader.

To get the address of the entry point, the user application reads the word containing the pointer to the bootloader API tree at offset 0x1C of the bootloader's vector table. The vector table is placed at the base of the bootloader's address range, which for the ROM is 0x1C00_0000. Thus, the API tree pointer is at address 0x1C00_001C.

The bootloader API tree is a structure that contains pointers to other structures, which have the function and data addresses for the bootloader. The bootloader entry point is always the first word of the API tree.

The prototype of the entry point is:

```c
void run_bootloader(void * arg);
```

The arg parameter is currently unused, and is intended for future expansion (for example, passing options to the bootloader). To ensure future compatibility, a value of NULL should be passed for arg.

Example code to get the entry pointer address from the ROM and start the bootloader.

```c
NOTE
This entry must be called in supervisor (privileged) mode.
```

```c
// Variables

uint32_t runBootloaderAddress;

void (*runBootloader)(void * arg);
```
13.3.6 Bootloader Protocol

This section explains the general protocol for the packet transfers between the host and the Kinetis Bootloader. The description includes the transfer of packets for different transactions, such as commands with no data phase and commands with incoming or outgoing data phase. The next section describes various packet types used in a transaction.

Each command sent from the host is replied to with a response command.

Commands may include an optional data phase:
- If the data phase is incoming (from host to bootloader), then the data phase is part of the original command.
- If the data phase is outgoing (from bootloader to host), then the data phase is part of the response command.

NOTE
In all protocols (described in the next subsections), the Ack sent in response to a Command or Data packet can arrive at any time before, during, or after the Command/Data packet has processed.

13.3.6.1 Command with no data phase
The protocol for a command with no data phase contains:
- Command packet (from host)
- Generic response command packet (to host)
13.3.6.2 Command with incoming data phase

The protocol for a command with an incoming data phase contains:
- Command packet (from host)
- Generic response command packet (to host)
- Incoming data packets (from host)
- Generic response command packet (to host)
The host may not send any further packets while it (the host) is waiting for the response to a command.

If the Generic Response packet prior to the start of the data phase does not have a status of kStatus_Success, then the data phase is aborted.

Data phases may be aborted by the receiving side by sending the final Generic Response early with a status of kStatus_Success.
The host may abort the data phase early by sending a zero-length data packet.

- The final Generic Response packet sent after the data phase includes the status for the entire operation.

### 13.3.6.3 Command with outgoing data phase

The protocol for a command with an outgoing data phase contains:
- Command packet (from host)
- ReadMemory Response command packet (to host) (kCommandFlag_HasDataPhase set)
- Outgoing data packets (to host)
- Generic response command packet (to host)
Figure 13-5. Command with outgoing data phase

**NOTE**

- For the outgoing data phase sequence above, the data phase is really considered part of the response command.
- The host may not send any further packets while it (the host) is waiting for the response to a command.
- If the ReadMemory Response command packet prior to the start of the data phase does not contain the kCommandFlag_HasDataPhase flag, then the data phase is aborted.
13.3.7 Bootloader Packet Types

The Kinetis Bootloader device works in slave mode. All data communication is initiated by a host, which is either a PC or an embedded host. The Kinetis Bootloader device is the target, which receives a command or data packet. All data communication between host and target is packetized.

NOTE

The term "target" refers to the "Kinetis Bootloader device."

There are 6 types of packets used in the device:

- Ping packet
- Ping Response packet
- Framing packet
- Command packet
- Data packet
- Response packet

All fields in the packets are in little-endian byte order.

13.3.7.1 Ping packet

The Ping packet is the first packet sent from a host to the target (Kinetis Bootloader), to establish a connection on a selected peripheral. For a LPUART peripheral, the Ping packet is used to determine the baudrate. A Ping packet must be sent before any other communications. In response to a Ping packet, the target sends a Ping Response packet.

<table>
<thead>
<tr>
<th>Byte #</th>
<th>Value</th>
<th>Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0x5A</td>
<td>start byte</td>
</tr>
<tr>
<td>1</td>
<td>0xA6</td>
<td>ping</td>
</tr>
</tbody>
</table>
13.3.7.2 Ping Response Packet

The target (Kinetis Bootloader) sends a Ping Response packet back to the host after receiving a Ping packet. If communication is over a LPUART peripheral, the target uses the incoming Ping packet to determine the baud rate before replying with the Ping Response packet. Once the Ping Response packet is received by the host, the connection is established, and the host starts sending commands to the target (Kinetis Bootloader).

Table 13-7. Ping Response Packet Format

<table>
<thead>
<tr>
<th>Byte #</th>
<th>Value</th>
<th>Parameter</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0x5A</td>
<td>start byte</td>
</tr>
<tr>
<td>1</td>
<td>0xA7</td>
<td>Ping response code</td>
</tr>
<tr>
<td>2</td>
<td></td>
<td>Protocol bugfix</td>
</tr>
<tr>
<td>3</td>
<td></td>
<td>Protocol minor</td>
</tr>
<tr>
<td>4</td>
<td></td>
<td>Protocol major</td>
</tr>
<tr>
<td>5</td>
<td></td>
<td>Protocol name = ‘P’ (0x50)</td>
</tr>
<tr>
<td>6</td>
<td></td>
<td>Options low</td>
</tr>
<tr>
<td>7</td>
<td></td>
<td>Options high</td>
</tr>
<tr>
<td>8</td>
<td></td>
<td>CRC16 low</td>
</tr>
<tr>
<td>9</td>
<td></td>
<td>CRC16 high</td>
</tr>
</tbody>
</table>
13.3.7.3 Framing Packet

The framing packet is used for flow control and error detection, and it (the framing packet) wraps command and data packets as well.

Table 13-8. Framing Packet Format

<table>
<thead>
<tr>
<th>Byte #</th>
<th>Value</th>
<th>Parameter</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0x5A</td>
<td>start byte</td>
</tr>
<tr>
<td>1</td>
<td></td>
<td>packetType</td>
</tr>
<tr>
<td>2</td>
<td></td>
<td>length_low</td>
</tr>
<tr>
<td>3</td>
<td></td>
<td>length_high</td>
</tr>
<tr>
<td>4</td>
<td></td>
<td>crc16_low</td>
</tr>
<tr>
<td>5</td>
<td></td>
<td>crc16_high</td>
</tr>
<tr>
<td>6...n</td>
<td></td>
<td>Command or Data packet payload</td>
</tr>
</tbody>
</table>

Length is a 16-bit field that specifies the entire command or data packet size in bytes.

This is a 16-bit field. The CRC16 value covers entire framing packet, including the start byte and command or data packets, but does not include the CRC bytes. See the CRC16 algorithm after this table.

A special framing packet that contains only a start byte and a packet type is used for synchronization between the host and target.

Table 13-9. Special Framing Packet Format

<table>
<thead>
<tr>
<th>Byte #</th>
<th>Value</th>
<th>Parameter</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0x5A</td>
<td>start byte</td>
</tr>
<tr>
<td>1</td>
<td>0xA</td>
<td>packetType</td>
</tr>
</tbody>
</table>

The Packet Type field specifies the type of the packet from one of the defined types (below):

Table 13-10. packetType Field

<table>
<thead>
<tr>
<th>packetType</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xA1</td>
<td>kFramingPacketType_Ack</td>
<td>The previous packet was received successfully; the sending of more packets is allowed.</td>
</tr>
<tr>
<td>0xA2</td>
<td>kFramingPacketType_Nak</td>
<td>The previous packet was corrupted and must be re-sent.</td>
</tr>
<tr>
<td>0xA3</td>
<td>kFramingPacketType_AckAbort</td>
<td>Data phase is being aborted.</td>
</tr>
<tr>
<td>0xA4</td>
<td>kFramingPacketType_Command</td>
<td>The framing packet contains a command packet payload.</td>
</tr>
<tr>
<td>0xA5</td>
<td>kFramingPacketType_Data</td>
<td>The framing packet contains a data packet payload.</td>
</tr>
<tr>
<td>0xA6</td>
<td>kFramingPacketType_Ping</td>
<td>Sent to verify the other side is alive. Also used for UART autobaud.</td>
</tr>
<tr>
<td>0xA7</td>
<td>kFramingPacketType_PingResponse</td>
<td>A response to Ping; contains the framing protocol version number and options.</td>
</tr>
</tbody>
</table>

CRC16 algorithm:
uint16_t crc16_update(const uint8_t * src, uint32_t lengthInBytes)
{
    uint32_t crc = 0;
    uint32_t j;
    for (j=0; j < lengthInBytes; ++j)
    {
        uint32_t i;
        uint32_t byte = src[j];
        crc ^= byte << 8;
        for (i = 0; i < 8; ++i)
        {
            uint32_t temp = crc << 1;
            if (crc & 0x8000)
            {
                temp ^= 0x1021;
            }
            crc = temp;
        }
    }
    return crc;
}

13.3.7.4 Command packet

The command packet carries a 32-bit command header and a list of 32-bit parameters.

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>byte 0</td>
<td>byte 1</td>
<td>byte 2</td>
<td>byte 3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Table 13-12. Command Header Format

<table>
<thead>
<tr>
<th>Byte #</th>
<th>Command Header Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Command or Response tag</td>
<td>The command header is 4 bytes long, with these fields.</td>
</tr>
<tr>
<td>1</td>
<td>Flags</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>Reserved. Should be 0x00.</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>ParameterCount</td>
<td></td>
</tr>
</tbody>
</table>

The header is followed by 32-bit parameters up to the value of the ParameterCount field specified in the header. Because a command packet is 32 bytes long, only 7 parameters can fit into the command packet.

Command packets are also used by the target to send responses back to the host. As mentioned earlier, command packets and data packets are embedded into framing packets for all of the transfers.

Table 13-13. Commands that are supported

<table>
<thead>
<tr>
<th>Command</th>
<th>Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x01</td>
<td>FlashEraseAll</td>
</tr>
<tr>
<td>0x02</td>
<td>FlashEraseRegion</td>
</tr>
<tr>
<td>0x03</td>
<td>ReadMemory</td>
</tr>
<tr>
<td>0x04</td>
<td>WriteMemory</td>
</tr>
<tr>
<td>0x05</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x06</td>
<td>FlashSecurityDisable</td>
</tr>
<tr>
<td>0x07</td>
<td>GetProperty</td>
</tr>
<tr>
<td>0x08</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x09</td>
<td>Execute</td>
</tr>
<tr>
<td>0x0A</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x0B</td>
<td>Reset</td>
</tr>
<tr>
<td>0x0C</td>
<td>SetProperty</td>
</tr>
<tr>
<td>0x0D</td>
<td>FlashEraseAllUnsecure</td>
</tr>
<tr>
<td>0x0E</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x0F</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x10</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x11</td>
<td>Reserved</td>
</tr>
</tbody>
</table>

Table 13-14. Responses that are supported

<table>
<thead>
<tr>
<th>Response</th>
<th>Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xA0</td>
<td>GenericResponse</td>
</tr>
<tr>
<td>0xA7</td>
<td>GetPropertyResponse (used for sending responses to GetProperty command only)</td>
</tr>
</tbody>
</table>

Table continues on the next page...
Flag: Each command packet contains a Flag byte. Only bit 0 of the flag byte is used. If bit 0 of the flag byte is set to 1, then data packets will follow in the command sequence. The number of bytes that will be transferred in the data phase is determined by a command-specific parameter in the parameters array.

ParameterCount: The number of parameters included in the command packet.

Parameters: The parameters are word-length (32 bits). With the default maximum packet size of 32 bytes, a command packet can contain up to 7 parameters.

### 13.3.7.5 Data packet

The data packet carries just the data, either host sending data to target, or target sending data to host. The data transfer direction is determined by the last command sent from the host. The data packet is also wrapped within a framing packet, to ensure the correct packet data is received.

The contents of a data packet are simply the data itself. There are no other fields, so that the most data per packet can be transferred. Framing packets are responsible for ensuring that the correct packet data is received.

### 13.3.7.6 Response packet

The responses are carried using the same command packet format wrapped with framing packet data. Types of responses include:
- GenericResponse
- GetPropertyResponse
- ReadMemoryResponse

**GenericResponse:** After the Kinetis Bootloader has processed a command, the bootloader will send a generic response with status and command tag information to the host. The generic response is the last packet in the command protocol sequence. The generic response packet contains the framing packet data and the command packet data.

<table>
<thead>
<tr>
<th>Response</th>
<th>Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xA3</td>
<td>ReadMemoryResponse (used for sending responses to ReadMemory command only)</td>
</tr>
</tbody>
</table>
(with generic response tag = 0xA0) and a list of parameters (defined in the next section). The parameter count field in the header is always set to 2, for status code and command tag parameters.

Table 13-15. GenericResponse Parameters

<table>
<thead>
<tr>
<th>Byte #</th>
<th>Parameter</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 - 3</td>
<td>Status code</td>
<td>The Status codes are errors encountered during the execution of a command by the target (Kinetis Bootloader). If a command succeeds, then a kStatus_Success code is returned. Table 13-39, Kinetis Bootloader Status Error Codes, lists the status codes returned to the host by the Kinetis Bootloader for KLx7 ROM.</td>
</tr>
<tr>
<td>4 - 7</td>
<td>Command tag</td>
<td>The Command tag parameter identifies the response to the command sent by the host.</td>
</tr>
</tbody>
</table>

GetPropertyResponse: The GetPropertyResponse packet is sent by the target in response to the host query that uses the GetProperty command. The GetPropertyResponse packet contains the framing packet data and the command packet data, with the command/response tag set to a GetPropertyResponse tag value (0xA7).

The parameter count field in the header is set to greater than 1, to always include the status code and one or many property values.

Table 13-16. GetPropertyResponse Parameters

<table>
<thead>
<tr>
<th>Byte #</th>
<th>Value</th>
<th>Parameter</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 - 3</td>
<td></td>
<td>Status code</td>
</tr>
<tr>
<td>4 - 7</td>
<td></td>
<td>Property value</td>
</tr>
<tr>
<td>. . .</td>
<td></td>
<td>. . .</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Can be up to maximum 6 property values, limited to the size of the 32-bit command packet and property type.</td>
</tr>
</tbody>
</table>

ReadMemoryResponse: The ReadMemoryResponse packet is sent by the target in response to the host sending a ReadMemory command. The ReadMemoryResponse packet contains the framing packet data and the command packet data, with the command/response tag set to a ReadMemoryResponse tag value (0xA3), the flags field set to kCommandFlag_HasDataPhase (1).

The parameter count set to 2 for the status code and the data byte count parameters shown below.
### Table 13-17. ReadMemoryResponse Parameters

<table>
<thead>
<tr>
<th>Byte #</th>
<th>Parameter</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 - 3</td>
<td>Status code</td>
<td>The status of the associated Read Memory command.</td>
</tr>
<tr>
<td>4 - 7</td>
<td>Data byte count</td>
<td>The number of bytes sent in the data phase.</td>
</tr>
</tbody>
</table>

### 13.3.8 Bootloader Command API

All Kinetis Bootloader command APIs follow the command packet format that is wrapped by the framing packet, as explained in previous sections.

- For a list of commands supported by the Kinetis Bootloader in KLx7 ROM, see Table 13-2, Commands supported.
- For a list of status codes returned by the Kinetis Bootloader in KLx7 ROM, see Table 13-39, Kinetis Bootloader Status Error Codes.

### 13.3.8.1 Execute command

The execute command results in the bootloader setting the program counter to the code at the provided jump address, R0 to the provided argument, and a Stack pointer to the provided stack pointer address. Prior to the jump, the system is returned to the reset state.

The Jump address, function argument pointer, and stack pointer are the parameters required for the Execute command.

### Table 13-18. Parameters for Execute Command

<table>
<thead>
<tr>
<th>Byte #</th>
<th>Command</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 - 3</td>
<td>Jump address</td>
</tr>
<tr>
<td>4 - 7</td>
<td>Argument word</td>
</tr>
<tr>
<td>8 - 11</td>
<td>Stack pointer address</td>
</tr>
</tbody>
</table>

The Execute command has no data phase.

**Response:** Before executing the Execute command, the target (Kinetis Bootloader) will validate the parameters and return a GenericResponse packet with a status code either set to kStatus_Success or an appropriate error status code.
13.3.8.2 Reset command

The Reset command will result in bootloader resetting the chip.

The Reset command requires no parameters.

![Diagram showing protocol sequence for Reset Command]

Figure 13-7. Protocol Sequence for Reset Command

| Table 13-19. Reset Command Packet Format (Example) |
| --- | --- | --- |
| Reset | Parameter | Value |
| Framing packet | start byte | 0x5A |
| packetType | 0xA4, kFramingPacketType_Command |
| length | 0x04 0x00 |
| crc16 | 0x6F 0x46 |
| Command packet | commandTag | 0x0B - reset |
| flags | 0x00 |
| reserved | 0x00 |
| parameterCount | 0x00 |

The Reset command has no data phase.

**Response:** The target (Kinetis Bootloader) will return a GenericResponse packet with status code set to kStatus_Success, before resetting the chip.
13.3.8.3 GetProperty command

The GetProperty command is used to query the bootloader about various properties and settings. Each supported property has a unique 32-bit tag associated with it. The tag occupies the first parameter of the command packet. The target returns a GetPropertyResponse packet with the property values for the property identified with the tag in the GetProperty command.

Properties are the defined units of data that can be accessed with the GetProperty or SetProperty commands. Properties may be read-only or read-write. All read-write properties are 32-bit integers, so they can easily be carried in a command parameter.

For a list of properties and their associated 32-bit property tags supported by the Kinetis Bootloader in KLx7 ROM, see Table 13-35.

The 32-bit property tag is the only parameter required for GetProperty command.

<table>
<thead>
<tr>
<th>Table 13-20. Parameters for GetProperty Command</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Byte #</strong></td>
</tr>
<tr>
<td>0 - 3</td>
</tr>
</tbody>
</table>

![Figure 13-8. Protocol Sequence for GetProperty Command](image)

<table>
<thead>
<tr>
<th>Table 13-21. GetProperty Command Packet Format (Example)</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>GetProperty</strong></td>
</tr>
<tr>
<td>Framing packet</td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
Table 13-21. GetProperty Command Packet Format (Example) (continued)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>crc16</td>
<td>0x73 0xD4</td>
</tr>
<tr>
<td>Command packet</td>
<td>commandTag</td>
</tr>
<tr>
<td>flags</td>
<td>0x00</td>
</tr>
<tr>
<td>reserved</td>
<td>0x00</td>
</tr>
<tr>
<td>parameterCount</td>
<td>0x01</td>
</tr>
<tr>
<td>propertyTag</td>
<td>0x00000001 - CurrentVersion</td>
</tr>
</tbody>
</table>

The GetProperty command has no data phase.

Response: In response to a GetProperty command, the target will send a GetPropertyResponse packet with the response tag set to 0xA7. The parameter count indicates the number of parameters sent for the property values, with the first parameter showing status code 0, followed by the property value(s). The next table shows an example of a GetPropertyResponse packet.

Table 13-22. GetProperty Response Packet Format (Example)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Framing packet</td>
<td>start byte</td>
</tr>
<tr>
<td>packetType</td>
<td>0xA4, kFramingPacketType_Command</td>
</tr>
<tr>
<td>length</td>
<td>0x0c 0x00 (12 bytes)</td>
</tr>
<tr>
<td>crc16</td>
<td>0x07 0x7a</td>
</tr>
<tr>
<td>Command packet</td>
<td>responseTag</td>
</tr>
<tr>
<td>flags</td>
<td>0x00</td>
</tr>
<tr>
<td>reserved</td>
<td>0x00</td>
</tr>
<tr>
<td>parameterCount</td>
<td>0x02</td>
</tr>
<tr>
<td>status</td>
<td>0x00000000</td>
</tr>
<tr>
<td>propertyValue</td>
<td>0x0000014b - CurrentVersion</td>
</tr>
</tbody>
</table>

13.3.8.4 SetProperty command

The SetProperty command is used to change or alter the values of the properties or options in the Kinetis Bootloader ROM. However, the SetProperty command can only change the value of properties that are writable—see Table 13-35, Properties used by Get/SetProperty Commands. If you try to set a value for a read-only property, then the Kinetis Bootloader will return an error.
The property tag and the new value to set are the 2 parameters required for the SetProperty command.

**Table 13-23. Parameters for SetProperty Command**

<table>
<thead>
<tr>
<th>Byte #</th>
<th>Command</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 - 3</td>
<td>Property tag</td>
</tr>
<tr>
<td>4 - 7</td>
<td>Property value</td>
</tr>
</tbody>
</table>

**Figure 13-9. Protocol Sequence for SetProperty Command**

**Table 13-24. SetProperty Command Packet Format (Example)**

<table>
<thead>
<tr>
<th>SetProperty</th>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Framing packet</td>
<td>start byte</td>
<td>0x5A</td>
</tr>
<tr>
<td></td>
<td>packetType</td>
<td>0xA4, kFramingPacketType_Command</td>
</tr>
<tr>
<td></td>
<td>length</td>
<td>0x0C 0x00</td>
</tr>
<tr>
<td></td>
<td>crc16</td>
<td>0x67 0x8D</td>
</tr>
<tr>
<td>Command packet</td>
<td>commandTag</td>
<td>0x0C - SetProperty with property tag 10</td>
</tr>
<tr>
<td></td>
<td>flags</td>
<td>0x00</td>
</tr>
<tr>
<td></td>
<td>reserved</td>
<td>0x00</td>
</tr>
<tr>
<td></td>
<td>parameterCount</td>
<td>0x02</td>
</tr>
<tr>
<td></td>
<td>propertyTag</td>
<td>0x00000000A - VerifyWrites</td>
</tr>
<tr>
<td></td>
<td>propertyValue</td>
<td>0x00000001</td>
</tr>
</tbody>
</table>

The SetProperty command has no data phase.
Response: The target (Kinetis Bootloader) will return a GenericResponse packet with one of following status codes:

<table>
<thead>
<tr>
<th>Status Code</th>
</tr>
</thead>
<tbody>
<tr>
<td>kStatus_Success</td>
</tr>
<tr>
<td>kStatus_ReadOnly</td>
</tr>
<tr>
<td>kStatus_UnknownProperty</td>
</tr>
<tr>
<td>kStatus_InvalidArgument</td>
</tr>
</tbody>
</table>

### 13.3.8.5 FlashEraseAll command

The FlashEraseAll command performs an erase of the entire flash memory. If any flash regions are protected, then the FlashEraseAll command will fail and return an error status code. Executing the FlashEraseAll command will release flash security if it (flash security) was enabled, by setting the FTFA_FSEC register. However, the FSEC field of the flash configuration field is erased, so unless it is reprogrammed, the flash security will be re-enabled after the next system reset. The Command tag for FlashEraseAll command is 0x01 set in the commandTag field of the command packet.

The FlashEraseAll command requires no parameters.
Table 13-26. FlashEraseAll Command Packet Format (Example)

<table>
<thead>
<tr>
<th>FlashEraseAll</th>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Framing packet</td>
<td>start byte</td>
<td>0x5A</td>
</tr>
<tr>
<td></td>
<td>packetType</td>
<td>0xA4, kFramingPacketType_Command</td>
</tr>
<tr>
<td></td>
<td>length</td>
<td>0x04 0x00</td>
</tr>
<tr>
<td></td>
<td>crc16</td>
<td>0xC4 0x2E</td>
</tr>
<tr>
<td>Command packet</td>
<td>commandTag</td>
<td>0x01 - FlashEraseAll</td>
</tr>
<tr>
<td></td>
<td>flags</td>
<td>0x00</td>
</tr>
<tr>
<td></td>
<td>reserved</td>
<td>0x00</td>
</tr>
<tr>
<td></td>
<td>parameterCount</td>
<td>0x00</td>
</tr>
</tbody>
</table>

The FlashEraseAll command has no data phase.

**Response:** The target (Kinetis Bootloader) will return a GenericResponse packet with status code either set to kStatus_Success for successful execution of the command, or set to an appropriate error status code.

### 13.3.8.6 FlashEraseRegion command

The FlashEraseRegion command performs an erase of one or more sectors of the flash memory.

The start address and number of bytes are the 2 parameters required for the FlashEraseRegion command. The start and byte count parameters must be , or the FlashEraseRegion command will fail and return kStatus_FlashAlignmentError (0x101). If the region specified does not fit in the flash memory space, the FlashEraseRegion command will fail and return kStatus_FlashAddressError (0x102). If any part of the region specified is protected, the FlashEraseRegion command will fail and return kStatus_MemoryRangeInvalid (0x10200).

Table 13-27. Parameters for FlashEraseRegion Command

<table>
<thead>
<tr>
<th>Byte #</th>
<th>Parameter</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 - 3</td>
<td>Start address</td>
</tr>
<tr>
<td>4 - 7</td>
<td>Byte count</td>
</tr>
</tbody>
</table>
The FlashEraseRegion command has no data phase.

**Response:** The target (Kinetis Bootloader) will return a GenericResponse packet with one of the following error status codes.

<table>
<thead>
<tr>
<th>Status Code</th>
</tr>
</thead>
<tbody>
<tr>
<td>kStatus_Success (0x0)</td>
</tr>
<tr>
<td>kStatus_MemoryRangeInvalid (0x10200)</td>
</tr>
<tr>
<td>kStatus_FlashAlignmentError (0x101)</td>
</tr>
<tr>
<td>kStatus_FlashAddressError (0x102)</td>
</tr>
<tr>
<td>kStatus_FlashAccessError (0x103)</td>
</tr>
<tr>
<td>kStatus_FlashProtectionViolation (0x104)</td>
</tr>
<tr>
<td>kStatus_FlashCommandFailure (0x105)</td>
</tr>
</tbody>
</table>

### 13.3.8.7 FlashEraseAllUnsecure command

The FlashEraseAllUnsecure command performs a mass erase of the flash memory, including protected sectors. Flash security is immediately disabled if it (flash security) was enabled, and the FSEC byte in the flash configuration field at address 0x40C is programmed to 0xFE. However, if the mass erase enable option in the FSEC field is disabled, then the FlashEraseAllUnsecure command will fail.

The FlashEraseAllUnsecure command requires no parameters.
The FlashEraseAllUnsecure command has no data phase.

**Response:** The target (Kinetis Bootloader) will return a GenericResponse packet with status code either set to kStatus_Success for successful execution of the command, or set to an appropriate error status code.

### 13.3.8.8 FlashSecurityDisable command

The FlashSecurityDisable command performs the flash security disable operation, by comparing the 8-byte backdoor key (provided in the command) against the backdoor key stored in the flash configuration field (at address 0x400 in the flash).

The backdoor low and high words are the only parameters required for FlashSecurityDisable command.
Table 13-30. Parameters for FlashSecurityDisable Command

<table>
<thead>
<tr>
<th>Byte #</th>
<th>Command</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 - 3</td>
<td>Backdoor key low word</td>
</tr>
<tr>
<td>4 - 7</td>
<td>Backdoor key high word</td>
</tr>
</tbody>
</table>

Host

FlashSecureDisable, with backdoor key 0102030405060708
0x5a a4 0c 00 43 7b 06 00 00 04 03 02 01 08 07 06 05

ACK:
0x5a a1

Generic Response:
0x5a a4 0c 00 35 78 a0 00 0c 02 00 00 00 00 06 00 00 00
ACK:
0x5a a1

Target

Process command

Figure 13-13. Protocol Sequence for FlashSecurityDisable Command

Table 13-31. FlashSecurityDisable Command Packet Format (Example)

<table>
<thead>
<tr>
<th>FlashSecurityDisable</th>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Framing packet</td>
<td>start byte</td>
<td>0x5A</td>
</tr>
<tr>
<td></td>
<td>packetType</td>
<td>0xA4, kFramingPacketType_Command</td>
</tr>
<tr>
<td></td>
<td>length</td>
<td>0x0C 0x00</td>
</tr>
<tr>
<td></td>
<td>crc16</td>
<td>0x43 0x7B</td>
</tr>
<tr>
<td>Command packet</td>
<td>commandTag</td>
<td>0x06 - FlashSecurityDisable</td>
</tr>
<tr>
<td></td>
<td>flags</td>
<td>0x00</td>
</tr>
<tr>
<td></td>
<td>reserved</td>
<td>0x00</td>
</tr>
<tr>
<td></td>
<td>parameterCount</td>
<td>0x02</td>
</tr>
<tr>
<td></td>
<td>Backdoorkey_low</td>
<td>0x04 0x03 0x02 0x01</td>
</tr>
<tr>
<td></td>
<td>Backdoorkey_high</td>
<td>0x08 0x07 0x06 0x05</td>
</tr>
</tbody>
</table>

The FlashSecurityDisable command has no data phase.

Response: The target (Kinetis Bootloader) will return a GenericResponse packet with a status code either set to kStatus_Success upon successful execution of the command, or set to an appropriate error status code.
13.3.8.9 WriteMemory command

The WriteMemory command writes data provided in the data phase to a specified range of bytes in memory (flash or RAM). However, if flash protection is enabled, then writes to protected sectors will fail.

Special care must be taken when writing to flash.
- First, any flash sector written to must have been previously erased with a FlashEraseAll, FlashEraseRegion, or FlashEraseAllUnsecure command.
- Writing to flash requires the start address to be .
- The byte count will be rounded up to a multiple of , and the trailing bytes will be filled with the flash erase pattern (0xff).
- If the VerifyWrites property is set to true, then writes to flash will also perform a flash verify program operation.

When writing to RAM, the start address need not be aligned, and the data will not be padded.

The start address and number of bytes are the 2 parameters required for WriteMemory command.

<table>
<thead>
<tr>
<th>Table 13-32. Parameters for WriteMemory Command</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Byte #</strong></td>
</tr>
<tr>
<td>---------------------</td>
</tr>
<tr>
<td>0 - 3</td>
</tr>
<tr>
<td>4 - 7</td>
</tr>
</tbody>
</table>
Figure 13-14. Protocol Sequence for WriteMemory Command

Table 13-33. WriteMemory Command Packet Format (Example)

<table>
<thead>
<tr>
<th>WriteMemory</th>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Framing packet</td>
<td>start byte</td>
<td>0x5A</td>
</tr>
<tr>
<td></td>
<td>packetType</td>
<td>0xA4, kFramingPacketType_Command</td>
</tr>
<tr>
<td></td>
<td>length</td>
<td>0x0C 0x00</td>
</tr>
<tr>
<td></td>
<td>crc16</td>
<td>0x06 0x5A</td>
</tr>
<tr>
<td>Command packet</td>
<td>commandTag</td>
<td>0x04 - writeMemory</td>
</tr>
<tr>
<td></td>
<td>flags</td>
<td>0x00</td>
</tr>
<tr>
<td></td>
<td>reserved</td>
<td>0x00</td>
</tr>
<tr>
<td></td>
<td>parameterCount</td>
<td>0x02</td>
</tr>
<tr>
<td></td>
<td>startAddress</td>
<td>0x20000400</td>
</tr>
<tr>
<td></td>
<td>byteCount</td>
<td>0x0000064</td>
</tr>
</tbody>
</table>
Data Phase: The WriteMemory command has a data phase; the host will send data packets until the number of bytes of data specified in the byteCount parameter of the WriteMemory command are received by the target.

Response: The target (Kinetis Bootloader) will return a GenericResponse packet with a status code set to kStatus_Success upon successful execution of the command, or to an appropriate error status code.

13.3.8.10 Read memory command

The ReadMemory command returns the contents of memory at the given address, for a specified number of bytes. This command can read any region of memory accessible by the CPU and not protected by security.

The start address and number of bytes are the 2 parameters required for ReadMemory command.

Table 13-34. Parameters for read memory command

<table>
<thead>
<tr>
<th>Byte</th>
<th>Parameter</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0-3</td>
<td>Start address</td>
<td>Start address of memory to read from</td>
</tr>
<tr>
<td>4-7</td>
<td>Byte count</td>
<td>Number of bytes to read and return to caller</td>
</tr>
</tbody>
</table>
Figure 13-15. Command sequence for read memory

<table>
<thead>
<tr>
<th>ReadMemory</th>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Framing packet</td>
<td>Start byte</td>
<td>0x5A0xA4,</td>
</tr>
<tr>
<td></td>
<td>packetType</td>
<td>kFramingPacketType_Command</td>
</tr>
<tr>
<td></td>
<td>length</td>
<td>0x0C 0x00</td>
</tr>
<tr>
<td></td>
<td>crc16</td>
<td>0x1D 0x23</td>
</tr>
<tr>
<td>Command packet</td>
<td>commandTag</td>
<td>0x03 - readMemory</td>
</tr>
<tr>
<td></td>
<td>flags</td>
<td>0x00</td>
</tr>
<tr>
<td></td>
<td>reserved</td>
<td>0x00</td>
</tr>
<tr>
<td></td>
<td>parameterCount</td>
<td>0x02</td>
</tr>
<tr>
<td></td>
<td>startAddress</td>
<td>0x20000400</td>
</tr>
<tr>
<td></td>
<td>byteCount</td>
<td>0x0000064</td>
</tr>
</tbody>
</table>
Data Phase: The ReadMemory command has a data phase. Since the target (Kinetis Bootloader) works in slave mode, the host need pull data packets until the number of bytes of data specified in the byteCount parameter of ReadMemory command are received by host.

Response: The target (Kinetis Bootloader) will return a GenericResponse packet with a status code either set to kStatus_Success upon successful execution of the command, or set to an appropriate error status code.

13.3.9 Bootloader Exit state
The Kinetis Bootloader tries to reconfigure the system back to the reset state in the following situations:
- After completion of an Execute command, but before jumping to the specified entry point.
- After a peripheral detection timeout, but before jumping to the application entry point.

In general, all peripherals are reset. However, the application must consider the following exceptions:
- I2C and SPI are restored by writing the control registers to reset values.
- LPUART is not restored.
- Peripheral pin mux is not reset to default, see the pin mux table (Kinetis Bootloader Peripheral Pinmux).

Additional considerations:
- If VLPR mode is active during a system boot, then the bootloader will exit VLPR mode on entry (to bootloader operation), and VLPR mode will not be restored after exiting from the bootloader.
- If high speed clocking is selected in the Bootloader Configuration Area, then high speed clocks will be retained after exiting from the bootloader.
- Upon exit from the bootloader, the bootloader leaves global interrupts disabled and restores the VTOR register to its default value (0x0).

NOTE
PORT clock gate, pin mux and peripheral registers are not reset to default values on bootloader exit.
- Affected PORT clock gates: PORTA, PORTB, PORTC, PORTD and PORTE(SIM_SCGC5_PORTA, SIM_SCGC5_PORTB, SIM_SCGC5_PORTC, SIM_SCGC5_PORTD and SIM_SCGC5_PORTE are enabled)
• Affected pin mux:
  • LPUART0(PTA1, PTA2)
  • I2C0(PTB0, PTB1)
  • SPI0(PTC4, PTC5, PTC6, PTC7)

• Affected peripheral registers:
  • LPUART and LPUART clock source
    (SIM_SOPT2_PLLFLLSEL = 3)
  • SPI
  • I2C

You must re-configure the corresponding register to the expected value, instead of relying on the default value.

### 13.4 Peripherals Supported

This section describes the peripherals supported by the Kinetis ROM Bootloader. To use an interface for bootloader communications, the peripheral must be enabled in the BCA, as shown in Table 13-3. If the BCA is invalid (such as all 0xFF bytes), then all peripherals will be enabled by default.

#### 13.4.1 I2C Peripheral

The Kinetis Bootloader in KLx7 ROM supports loading data into flash via the I2C peripheral, where the I2C peripheral serves as the I2C slave. A 7-bit slave address is used during the transfer.

Customizing an I2C slave address is also supported. This feature is enabled if the Bootloader Configuration Area (BCA) (shown in Table 13-3) is enabled (tag field is filled with ‘kcfg’) and the i2cSlaveAddress field is filled with a value other than 0xFF. Otherwise, 0x10 is used as the default I2C slave address.

The maximum supported I2C baud rate depends on corresponding clock configuration field in the BCA. Typical supported baud rate is 400 kbps with factory settings. Actual supported baud rate may be lower or higher than 400 kbps, depending on the actual value of the clockFlags and the clockDivider fields.

Because the I2C peripheral serves as an I2C slave device, each transfer should be started by the host, and each outgoing packet should be fetched by the host.
  • An incoming packet is sent by the host with a selected I2C slave address and the direction bit is set as write.
• An outgoing packet is read by the host with a selected I2C slave address and the direction bit is set as read.
• 0x00 will be sent as the response to host if the target is busy with processing or preparing data.

The following flow charts demonstrate the communication flow of how the host reads ping packet, ACK and response from the target.

![Flow chart 1](image1)

**Figure 13-16. Host reads ping response from target via I2C**

![Flow chart 2](image2)

**Figure 13-17. Host reads ACK packet from target via I2C**
13.4.2 SPI Peripheral

The Kinetis Bootloader in KLx7 ROM supports loading data into flash via the SPI peripheral, where the SPI peripheral serves as a SPI slave.

Maximum supported baud rate of SPI depends on the clock configuration fields in the Bootloader Configuration Area (BCA) shown in Table 13-3. The typical supported baud rate is 400 kbps with the factory settings. The actual baud rate is lower or higher than 400 kbps, depending on the actual value of the clockFlags and clockDivider fields in the BCA.

The SPI peripheral uses the following bus attributes:

- Clock Phase = 1 (Second Edge)
- Clock Polarity = 1 (Active Low)

Because the SPI peripheral in KLx7 ROM serves as a SPI slave device, each transfer should be started by the host, and each outgoing packet should be fetched by the host.

The transfer on SPI is slightly different from I2C:

- Host will receive 1 byte after it sends out any byte.
- Received bytes should be ignored when host is sending out bytes to target
- Host starts reading bytes by sending 0x00s to target
- The byte 0x00 will be sent as response to host if target is under the following conditions:
- Processing incoming packet
- Preparing outgoing data
- Received invalid data

The SPI bus configuration is:
- Phase = 1; data is sampled on rising edges
- Polarity = 1; idle is high
- MSB is transmitted first

For any transfer where the target does not have actual data to send, the target (slave) is responsible for ensuring that 0x00 bytes will be returned to the host (master). The host uses framing packets to identify real data and not "dummy" 0x00 bytes (which do not have framing packets).

The following flowcharts demonstrate how the host reads a ping response, an ACK and a command response from target via SPI.

Figure 13-19. Host reads ping packet from target via SPI
13.4.3 LPUART Peripheral

The Kinetis Bootloader integrates an autobaud detection algorithm for the LPUART peripheral, thereby providing flexible baud rate choices.
**Autobaud feature:** If LPUARTn is used to connect to the bootloader, then the LPUARTn_RX pin must be kept high and not left floating during the detection phase in order to comply with the autobaud detection algorithm. After the bootloader detects the ping packet (0x5A 0xA6) on LPUARTn_RX, the bootloader firmware executes the autobaud sequence. If the baudrate is successfully detected, then the bootloader will send a ping packet response [(0x5A 0xA7), protocol version (4 bytes), protocol version options (2 bytes) and crc16 (2 bytes)] at the detected baudrate. The Kinetis Bootloader then enters a loop, waiting for bootloader commands via the LPUART peripheral.

**NOTE**
The data bytes of the ping packet must be sent continuously (with no more than 80 ms between bytes) in a fixed LPUART transmission mode (8-bit data, no parity bit and 1 stop bit). If the bytes of the ping packet are sent one-by-one with more than 80 ms delay between them, then the autobaud detection algorithm may calculate an incorrect baud rate. In this case, the autobaud detection state machine should be reset.

**Supported baud rates:** The baud rate is closely related to the MCU core and system clock frequencies. Typical baud rates supported are 9600, 19200, 38400, 57600, and 115200. Of course, to influence the performance of autobaud detection, the clock configuration in BCA can be changed.

**Packet transfer:** After autobaud detection succeeds, bootloader communications can take place over the LPUART peripheral. The following flow charts show:
- How the host detects an ACK from the target
- How the host detects a ping response from the target
- How the host detects a command response from the target
Figure 13-22. Host reads an ACK from target via LPUART

Figure 13-23. Host reads a ping response from target via LPUART
13.5 Get/SetProperty Command Properties

This section lists the properties of the GetProperty and SetProperty commands.

Table 13-35. Properties used by Get/SetProperty Commands, sorted by Value

<table>
<thead>
<tr>
<th>Property</th>
<th>Writable</th>
<th>Tag Value</th>
<th>Size</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>CurrentVersion</td>
<td>No</td>
<td>01h</td>
<td>4</td>
<td>Current bootloader version.</td>
</tr>
<tr>
<td>AvailablePeripherals</td>
<td>No</td>
<td>02h</td>
<td>4</td>
<td>The set of peripherals supported on this chip.</td>
</tr>
<tr>
<td>FlashStartAddress</td>
<td>No</td>
<td>03h</td>
<td>4</td>
<td>Start address of program flash.</td>
</tr>
<tr>
<td>FlashSizeInBytes</td>
<td>No</td>
<td>04h</td>
<td>4</td>
<td>Size in bytes of program flash.</td>
</tr>
<tr>
<td>FlashSectorSize</td>
<td>No</td>
<td>05h</td>
<td>4</td>
<td>The size in bytes of one sector of program flash.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>This is the minimum erase size.</td>
</tr>
<tr>
<td>FlashBlockCount</td>
<td>No</td>
<td>06h</td>
<td>4</td>
<td>Number of blocks in the flash array.</td>
</tr>
<tr>
<td>AvailableCommands</td>
<td>No</td>
<td>07h</td>
<td>4</td>
<td>The set of commands supported by the bootloader.</td>
</tr>
<tr>
<td>VerifyWrites</td>
<td>Yes</td>
<td>0Ah</td>
<td>4</td>
<td>Controls whether the bootloader will verify writes to flash. VerifyWrites feature is enabled by default. 0 - No verification is done. 1 - Enable verification.</td>
</tr>
<tr>
<td>MaxPacketSize</td>
<td>No</td>
<td>08h</td>
<td>4</td>
<td>Maximum supported packet size for the currently active peripheral interface.</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
Table 13-35. Properties used by Get/SetProperty Commands, sorted by Value (continued)

<table>
<thead>
<tr>
<th>Property</th>
<th>Writable</th>
<th>Tag Value</th>
<th>Size</th>
<th>Description</th>
</tr>
</thead>
</table>
| ReservedRegions     | No       | 0Ch       | 16   | List of memory regions reserved by the bootloader. Returned as value pairs (<start-address-of-region>, <end-address-of-region>).
|                     |          |           |      | • If HasDataPhase flag is not set, then the Response packet parameter count indicates the number of pairs.
|                     |          |           |      | • If HasDataPhase flag is set, then the second parameter is the number of bytes in the data phase.                                           |
| ValidateRegions     | Yes      | 0Dh       | 4    | Controls whether the bootloader will validate attempts to write to memory regions (i.e., check if they are reserved before attempting to write). ValidateRegions feature is enabled by default.
|                     |          |           |      | 0 - No validation is done                                                                                                                   |
|                     |          |           |      | 1 - Enable validation                                                                                                                       |
| RAMStartAddress     | No       | 0Eh       | 4    | Start address of RAM                                                                                                                        |
| RAMSizeInBytes      | No       | 0Fh       | 4    | Size in bytes of RAM                                                                                                                        |
| SystemDeviceId      | No       | 10h       | 4    | Value of the Kinetis System Device Identification register.                                                                                |
| FlashSecurityState  | No       | 11h       | 4    | Indicates whether Flash security is enabled                                                                                                 |
|                     |          |           |      | 0 - Flash security is disabled                                                                                                               |
|                     |          |           |      | 1 - Flash security is enabled                                                                                                                |

13.5.1 Property Definitions

Get/Set property definitions are provided in this section.

13.5.1.1 CurrentVersion Property

The value of this property is a 4-byte structure containing the current version of the bootloader.

Table 13-36. Fields of CurrentVersion property:

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Name = 'K' (0x4B)</td>
<td>Major version</td>
</tr>
<tr>
<td></td>
<td>Minor version</td>
</tr>
<tr>
<td></td>
<td>Bugfix version</td>
</tr>
</tbody>
</table>
13.5.1.2 AvailablePeripherals Property

The value of this property is a bitfield that lists the peripherals supported by the bootloader and the hardware on which it is running.

<table>
<thead>
<tr>
<th>Bit</th>
<th>[31:7]</th>
<th>[6]</th>
<th>[5]</th>
<th>[4]</th>
<th>[3]</th>
<th>[2]</th>
<th>[1]</th>
<th>[0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>Peripheral</td>
<td>Reserved</td>
<td>USB DFU</td>
<td>USB CDC</td>
<td>USB HID</td>
<td>CAN Slave</td>
<td>SPI Slave</td>
<td>I2C Slave</td>
<td>LPUART</td>
</tr>
</tbody>
</table>

If the peripheral is available, then the corresponding bit will be set in the property value. All reserved bits must be set to 0.

13.5.1.3 AvailableCommands Property

This property value is a bitfield with set bits indicating the commands enabled in the bootloader. Only commands that can be sent from the host to the target are listed in the bitfield. Response commands such as GenericResponse are excluded.

The bit number that identifies whether a command is present is the command's tag value minus 1. 1 is subtracted from the command tag because the lowest command tag value is 0x01. To get the bit mask for a given command, use this expression:

\[ \text{mask} = 1 << (\text{tag} - 1) \]

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Command</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>SetProperty</td>
<td>Reset</td>
<td>Reserved</td>
<td>Execute</td>
<td>Reserved</td>
<td>GetProperty</td>
<td>FlashSecurityDisable</td>
<td>FillMemory</td>
<td>WriteMemory</td>
<td>ReadMemory</td>
<td>FlashEraseRegion</td>
<td>FlashEraseAll</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

13.6 Kinetis Bootloader Status Error Codes

This section describes the status error codes that the Kinetis Bootloader returns to the host.
<table>
<thead>
<tr>
<th>Error Code</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>kStatus_Success</td>
<td>0</td>
<td>Operation succeeded without error.</td>
</tr>
<tr>
<td>kStatus_Fail</td>
<td>1</td>
<td>Operation failed with a generic error.</td>
</tr>
<tr>
<td>kStatus_ReadOnly</td>
<td>2</td>
<td>Requested value cannot be changed because it is read-only.</td>
</tr>
<tr>
<td>kStatus_OutOfRange</td>
<td>3</td>
<td>Requested value is out of range.</td>
</tr>
<tr>
<td>kStatus_InvalidArgument</td>
<td>4</td>
<td>The requested command's argument is undefined.</td>
</tr>
<tr>
<td>kStatus_Timeout</td>
<td>5</td>
<td>A timeout occurred.</td>
</tr>
<tr>
<td>kStatus_FlashSizeError</td>
<td>100</td>
<td>Not used.</td>
</tr>
<tr>
<td>kStatus_FlashAlignmentError</td>
<td>101</td>
<td>Address or length does not meet required alignment.</td>
</tr>
<tr>
<td>kStatus_FlashAddressError</td>
<td>102</td>
<td>Address or length is outside addressable memory.</td>
</tr>
<tr>
<td>kStatus_FlashAccessError</td>
<td>103</td>
<td>The FTFA_FSTAT[ACCERR] bit is set.</td>
</tr>
<tr>
<td>kStatus_FlashProtectionViolation</td>
<td>104</td>
<td>The FTFA_FSTAT[FPVIOL] bit is set.</td>
</tr>
<tr>
<td>kStatus_FlashCommandFailure</td>
<td>105</td>
<td>The FTFA_FSTAT[MGSTAT0] bit is set.</td>
</tr>
<tr>
<td>kStatus_FlashUnknownProperty</td>
<td>106</td>
<td>Unknown Flash property.</td>
</tr>
<tr>
<td>kStatus_FlashEraseKeyError</td>
<td>107</td>
<td>The key provided does not match the programmed flash key.</td>
</tr>
<tr>
<td>kStatus_FlashRegionExecuteOnly</td>
<td>108</td>
<td>The area of flash is protected as execute only.</td>
</tr>
<tr>
<td>kStatus_I2C_SlaveTxUnderrun</td>
<td>200</td>
<td>I2C Slave TX Underrun error.</td>
</tr>
<tr>
<td>kStatus_I2C_SlaveRxOverrun</td>
<td>201</td>
<td>I2C Slave RX Overrun error.</td>
</tr>
<tr>
<td>kStatus_I2C_AribtrationLost</td>
<td>202</td>
<td>I2C Arbitration Lost error.</td>
</tr>
<tr>
<td>kStatus_SPI_SlaveTxUnderrun</td>
<td>300</td>
<td>SPI Slave TX Underrun error.</td>
</tr>
<tr>
<td>kStatus_SPI_SlaveRxOverrun</td>
<td>301</td>
<td>SPI Slave RX Overrun error.</td>
</tr>
<tr>
<td>kStatus_SPI_Timeout</td>
<td>302</td>
<td>SPI tranfer timed out.</td>
</tr>
<tr>
<td>kStatus_SPI.Busy</td>
<td>303</td>
<td>SPI instance is already busy performing a transfer.</td>
</tr>
<tr>
<td>kStatus_SPI_NoTransferInProgress</td>
<td>304</td>
<td>Attempt to abort a transfer when no transfer was in progress.</td>
</tr>
<tr>
<td>kStatus_UnknownCommand</td>
<td>10000</td>
<td>The requested command value is undefined.</td>
</tr>
<tr>
<td>kStatus_SecurityViolation</td>
<td>10001</td>
<td>Command is disallowed because flash security is enabled.</td>
</tr>
<tr>
<td>kStatus_AbortDataPhase</td>
<td>10002</td>
<td>Abort the data phase early.</td>
</tr>
<tr>
<td>kStatus_Ping</td>
<td>10003</td>
<td>Internal: received ping during command phase.</td>
</tr>
<tr>
<td>kStatusRomLdrSectionOverrun</td>
<td>10100</td>
<td>The loader has finished processing the SB file.</td>
</tr>
<tr>
<td>kStatusRomLdrSignature</td>
<td>10101</td>
<td>The signature of the SB file is incorrect.</td>
</tr>
<tr>
<td>kStatusRomLdrSectionLength</td>
<td>10102</td>
<td>The section length in chunks is invalid.</td>
</tr>
<tr>
<td>kStatusRomLdrUnencryptedOnly</td>
<td>10103</td>
<td>An encrypted SB file has been sent and decryption support is not available.</td>
</tr>
<tr>
<td>kStatusRomLdrEOFReached</td>
<td>10104</td>
<td>The end of the SB file has been reached.</td>
</tr>
<tr>
<td>kStatusRomLdrChecksum</td>
<td>10105</td>
<td>The checksum of a command tag block is invalid.</td>
</tr>
<tr>
<td>kStatusRomLdrCrc32Error</td>
<td>10106</td>
<td>The CRC-32 of the data for a load command is incorrect.</td>
</tr>
<tr>
<td>kStatusRomLdrUnknownCommand</td>
<td>10107</td>
<td>An unknown command was found in the SB file.</td>
</tr>
<tr>
<td>kStatusRomLdrIdNotFound</td>
<td>10108</td>
<td>There was no bootable section found in the SB file.</td>
</tr>
<tr>
<td>kStatusRomLdrDataUnderrun</td>
<td>10109</td>
<td>The SB state machine is waiting for more data.</td>
</tr>
<tr>
<td>kStatusRomLdrJumpReturned</td>
<td>10110</td>
<td>The function that was jumped to by the SB file has returned.</td>
</tr>
<tr>
<td>kStatusRomLdrCallFailed</td>
<td>10111</td>
<td>The call command in the SB file failed.</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
<table>
<thead>
<tr>
<th>Error Code</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>kStatusRomLdrKeyNotFound</td>
<td>10112</td>
<td>A matching key was not found in the SB file's key dictionary to unencrypt the section.</td>
</tr>
<tr>
<td>kStatusRomLdrSecureOnly</td>
<td>10113</td>
<td>The SB file sent is unencrypted and security on the target is enabled.</td>
</tr>
<tr>
<td>kStatusMemoryRangeInvalid</td>
<td>10200</td>
<td>Memory range conflicts with a protected region.</td>
</tr>
<tr>
<td>kStatus_UnknownProperty</td>
<td>10300</td>
<td>The requested property value is undefined.</td>
</tr>
<tr>
<td>kStatus_ReadOnlyProperty</td>
<td>10301</td>
<td>The requested property value cannot be written.</td>
</tr>
<tr>
<td>kStatus_InvalidPropertyValue</td>
<td>10302</td>
<td>The specified property value is invalid.</td>
</tr>
<tr>
<td>kStatus_AppCrcCheckPassed</td>
<td>10400</td>
<td>CRC check is valid and passed.</td>
</tr>
<tr>
<td>kStatus_AppCrcCheckFailed</td>
<td>10401</td>
<td>CRC check is valid but failed.</td>
</tr>
<tr>
<td>kStatus_AppCrcCheckInactive</td>
<td>10402</td>
<td>CRC check is inactive.</td>
</tr>
<tr>
<td>kStatus_AppCrcCheckInvalid</td>
<td>10403</td>
<td>CRC check is invalid, because the BCA is invalid or the CRC parameters are unset (all 0xFF bytes).</td>
</tr>
<tr>
<td>kStatus_AppCrcCheckOutOfRange</td>
<td>10404</td>
<td>CRC check is valid but addresses are out of range.</td>
</tr>
</tbody>
</table>
Chapter 14
System Mode Controller (SMC)

14.1 Chip-specific SMC information
This device does not support VLLS2 power mode. Ignore the VLLS2 in the following sections.

14.2 Introduction
The System Mode Controller (SMC) is responsible for sequencing the system into and out of all low-power Stop and Run modes.

Specifically, it monitors events to trigger transitions between power modes while controlling the power, clocks, and memories of the system to achieve the power consumption and functionality of that mode.

This chapter describes all the available low-power modes, the sequence followed to enter/exit each mode, and the functionality available while in each of the modes.

The SMC is able to function during even the deepest low power modes.

See AN4503: Power Management for Kinetis and ColdFire+ MCUs for further details on using the SMC.

14.3 Modes of operation
The ARM CPU has three primary modes of operation:

• Run
• Sleep
• Deep Sleep
The WFI or WFE instruction is used to invoke Sleep and Deep Sleep modes. Run, Wait, and Stop are the common terms used for the primary operating modes of Freescale microcontrollers.

The following table shows the translation between the ARM CPU modes and the Freescale MCU power modes.

<table>
<thead>
<tr>
<th>ARM CPU mode</th>
<th>MCU mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>Sleep</td>
<td>Wait</td>
</tr>
<tr>
<td>Deep Sleep</td>
<td>Stop</td>
</tr>
</tbody>
</table>

Accordingly, the ARM CPU documentation refers to sleep and deep sleep, while the Freescale MCU documentation normally uses wait and stop.

In addition, Freescale MCUs also augment Stop, Wait, and Run modes in a number of ways. The power management controller (PMC) contains a run and a stop mode regulator. Run regulation is used in normal run, wait and stop modes. Stop mode regulation is used during all very low power and low leakage modes. During stop mode regulation, the bus frequencies are limited in the very low power modes.

The SMC provides the user with multiple power options. The Very Low Power Run (VLPR) mode can drastically reduce run time power when maximum bus frequency is not required to handle the application needs. From Normal Run mode, the Run Mode (RUNM) field can be modified to change the MCU into VLPR mode when limited frequency is sufficient for the application. From VLPR mode, a corresponding wait (VLPW) and stop (VLPS) mode can be entered.

Depending on the needs of the user application, a variety of stop modes are available that allow the state retention, partial power down or full power down of certain logic and/or memory. I/O states are held in all modes of operation. Several registers are used to configure the various modes of operation for the device.

The following table describes the power modes available for the device.

Table 14-1. Power modes

<table>
<thead>
<tr>
<th>Mode</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>RUN</td>
<td>The MCU can be run at full speed and the internal supply is fully regulated, that is, in run regulation. This mode is also referred to as Normal Run mode.</td>
</tr>
<tr>
<td>WAIT</td>
<td>The core clock is gated off. The system clock continues to operate. Bus clocks, if enabled, continue to operate. Run regulation is maintained.</td>
</tr>
<tr>
<td>STOP</td>
<td>The core clock is gated off. System clocks to other masters and bus clocks are gated off after all stop acknowledge signals from supporting peripherals are valid.</td>
</tr>
<tr>
<td>VLPR</td>
<td>The core, system, bus, and flash clock maximum frequencies are restricted in this mode. See the Power Management chapter for details about the maximum allowable frequencies.</td>
</tr>
</tbody>
</table>

Table continues on the next page...
### Table 14-1. Power modes (continued)

<table>
<thead>
<tr>
<th>Mode</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>VLPW</td>
<td>The core clock is gated off. The system, bus, and flash clocks continue to operate, although their maximum frequency is restricted. See the Power Management chapter for details on the maximum allowable frequencies.</td>
</tr>
<tr>
<td>VLPS</td>
<td>The core clock is gated off. System clocks to other masters and bus clocks are gated off after all stop acknowledge signals from supporting peripherals are valid.</td>
</tr>
<tr>
<td>LLS</td>
<td>The core clock is gated off. System clocks to other masters and bus clocks are gated off after all stop acknowledge signals from supporting peripherals are valid. The MCU is placed in a low leakage mode by reducing the voltage to internal logic. All system RAM contents, internal logic and I/O states are retained.</td>
</tr>
<tr>
<td>VLLS3</td>
<td>The core clock is gated off. System clocks to other masters and bus clocks are gated off after all stop acknowledge signals from supporting peripherals are valid. The MCU is placed in a low leakage mode by powering down the internal logic. All system RAM contents are retained and I/O states are held. Internal logic states are not retained.</td>
</tr>
<tr>
<td>VLLS1</td>
<td>The core clock is gated off. System clocks to other masters and bus clocks are gated off after all stop acknowledge signals from supporting peripherals are valid. The MCU is placed in a low leakage mode by powering down the internal logic and all system RAM. I/O states are held. Internal logic states are not retained.</td>
</tr>
<tr>
<td>VLLS0</td>
<td>The core clock is gated off. System clocks to other masters and bus clocks are gated off after all stop acknowledge signals from supporting peripherals are valid. The MCU is placed in a low leakage mode by powering down the internal logic and all system RAM. I/O states are held. Internal logic states are not retained. The 1kHz LPO clock is disabled and the power on reset (POR) circuit can be optionally enabled using STOPCTRL[PORPO].</td>
</tr>
</tbody>
</table>

### 14.4 Memory map and register descriptions

Information about the registers related to the system mode controller can be found here.

Different SMC registers reset on different reset types. Each register's description provides details. For more information about the types of reset on this chip, refer to the Reset section details.

**NOTE**

The SMC registers can be written only in supervisor mode. Write accesses in user mode are blocked and will result in a bus error.

**NOTE**

Before executing the WFI instruction, the last register written to must be read back. This ensures that all register writes associated with setting up the low power mode being entered have completed before the MCU enters the low power mode. Failure to do this may result in the low power mode not being entered correctly.
SMC memory map

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4007_E000</td>
<td>Power Mode Protection register (SMC_PMPROT)</td>
<td>8</td>
<td>R/W</td>
<td>See section 14.4.1/220</td>
<td></td>
</tr>
<tr>
<td>4007_E001</td>
<td>Power Mode Control register (SMC_PMCTRL)</td>
<td>8</td>
<td>R/W</td>
<td>See section 14.4.2/221</td>
<td></td>
</tr>
<tr>
<td>4007_E002</td>
<td>Stop Control Register (SMC_STOPCTRL)</td>
<td>8</td>
<td>R/W</td>
<td>03h</td>
<td>14.4.3/223</td>
</tr>
<tr>
<td>4007_E003</td>
<td>Power Mode Status register (SMC_PMSTAT)</td>
<td>8</td>
<td>R</td>
<td>See section 14.4.4/224</td>
<td></td>
</tr>
</tbody>
</table>

**14.4.1 Power Mode Protection register (SMC_PMPROT)**

This register provides protection for entry into any low-power run or stop mode. The enabling of the low-power run or stop mode occurs by configuring the Power Mode Control register (PMCTRL).

The PMPROT register can be written only once after any system reset.

If the MCU is configured for a disallowed or reserved power mode, the MCU remains in its current power mode. For example, if the MCU is in normal RUN mode and AVLP is 0, an attempt to enter VLPR mode using PMCTRL[RUNM] is blocked and PMCTRL[RUNM] remains 00b, indicating the MCU is still in Normal Run mode.

**NOTE**

This register is reset on Chip Reset not VLLS and by reset types that trigger Chip Reset not VLLS. It is unaffected by reset types that do not trigger Chip Reset not VLLS. See the Reset section details for more information.

Address: 4007_E000h base + 0h offset = 4007_E000h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td>0</td>
<td>0</td>
<td>*</td>
</tr>
<tr>
<td>5</td>
<td>AVLP</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>0</td>
<td>ALLS</td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>AVLLS</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

* Notes:
- AVLP field: When booting in run mode, the reset value is 0. When booting in VLPR mode, the reset value is 1.

**SMC_PMPROT field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>Reserved</td>
</tr>
<tr>
<td>6</td>
<td>Reserved</td>
</tr>
</tbody>
</table>

* Notes:
- This field is reserved.
- This field is reserved and always has the value 0.
### SMC_PMPROT field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| 5 AVLP | Allow Very-Low-Power Modes  
Provided the appropriate control bits are set up in PMCTRL, this write-once field allows the MCU to enter any very-low-power mode (VLPR, VLPW, and VLPS).  
0   VLPR, VLPW, and VLPS are not allowed.  
1   VLPR, VLPW, and VLPS are allowed. |
| 4 Reserved | This field is reserved.  
This read-only field is reserved and always has the value 0. |
| 3 ALLS | Allow Low-Leakage Stop Mode  
Provided the appropriate control bits are set up in PMCTRL, this write-once field allows the MCU to enter any low-leakage stop mode (LLS).  
0   LLS is not allowed  
1   LLS is allowed |
| 2 Reserved | This field is reserved.  
This read-only field is reserved and always has the value 0. |
| 1 AVLLS | Allow Very-Low-Leakage Stop Mode  
Provided the appropriate control bits are set up in PMCTRL, this write once bit allows the MCU to enter any very-low-leakage stop mode (VLLSx).  
0   Any VLLSx mode is not allowed  
1   Any VLLSx mode is allowed |
| 0 Reserved | This field is reserved.  
This read-only field is reserved and always has the value 0. |

### 14.4.2 Power Mode Control register (SMC_PMCTRL)

The PMCTRL register controls entry into low-power Run and Stop modes, provided that the selected power mode is allowed via an appropriate setting of the protection (PMPROT) register.

**NOTE**

This register is reset on Chip POR not VLLS and by reset types that trigger Chip POR not VLLS. It is unaffected by reset types that do not trigger Chip POR not VLLS. See the Reset section details for more information.

Address: 4007_E000h base + 1h offset = 4007_E001h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>**</td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td></td>
<td></td>
<td>*</td>
</tr>
<tr>
<td>5</td>
<td></td>
<td></td>
<td>*</td>
</tr>
<tr>
<td>4</td>
<td>0</td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td>STOPA</td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>STOPM</td>
<td></td>
<td>0</td>
</tr>
</tbody>
</table>
**Notes:**
- RUNM field: When booting in run mode, the reset value is 00. When booting in VLPR mode, the reset value is 01.

### SMC_PMCTRL field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This bit is reserved for future expansion and should always be written zero.</td>
</tr>
<tr>
<td>6–5</td>
<td>RUNM</td>
</tr>
<tr>
<td></td>
<td>Run Mode Control</td>
</tr>
<tr>
<td></td>
<td>When written, causes entry into the selected run mode. Writes to this field are blocked if the protection level has not been enabled using the PMPROT register.</td>
</tr>
<tr>
<td></td>
<td><strong>NOTE:</strong> RUNM may be set to VLPR only when PMSTAT=RUN. After being written to VLPR, RUNM should not be written back to RUN until PMSTAT=VLPR.</td>
</tr>
<tr>
<td>00</td>
<td>Normal Run mode (RUN)</td>
</tr>
<tr>
<td>01</td>
<td>Reserved</td>
</tr>
<tr>
<td>10</td>
<td>Very-Low-Power Run mode (VLPR)</td>
</tr>
<tr>
<td>11</td>
<td>Reserved</td>
</tr>
<tr>
<td>4</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>3</td>
<td>STOPA</td>
</tr>
<tr>
<td></td>
<td>Stop Aborted</td>
</tr>
<tr>
<td></td>
<td>When set, this read-only status bit indicates an interrupt occurred during the previous stop mode entry sequence, preventing the system from entering that mode. This field is cleared by reset or by hardware at the beginning of any stop mode entry sequence and is set if the sequence was aborted.</td>
</tr>
<tr>
<td>0</td>
<td>The previous stop mode entry was successful.</td>
</tr>
<tr>
<td>1</td>
<td>The previous stop mode entry was aborted.</td>
</tr>
</tbody>
</table>

STOPM  Stop Mode Control

When written, controls entry into the selected stop mode when Sleep-Now or Sleep-On-Exit mode is entered with SLEEPDEEP=1. Writes to this field are blocked if the protection level has not been enabled using the PMPROT register. After any system reset, this field is cleared by hardware on any successful write to the PMPROT register.

**NOTE:** When set to VLLSx, the VLLSM field in the STOPCTRL register is used to further select the particular VLLS submode which will be entered.

**NOTE:** When set to STOP, the PSTOPO bits in the STOPCTRL register can be used to select a Partial Stop mode if desired.

| 000  | Normal Stop (STOP) |
| 001  | Reserved |
| 010  | Very-Low-Power Stop (VLPS) |
| 011  | Low-Leakage Stop (LLS) |
| 100  | Very-Low-Leakage Stop (VLLSx) |
| 101  | Reserved |
| 110  | Reserved |
| 111  | Reserved |
14.4.3 Stop Control Register (SMC_STOPCTRL)

The STOPCTRL register provides various control bits allowing the user to fine tune power consumption during the stop mode selected by the STOPM field.

**NOTE**

This register is reset on Chip POR not VLLS and by reset types that trigger Chip POR not VLLS. It is unaffected by reset types that do not trigger Chip POR not VLLS. See the Reset section details for more information.

Address: 4007_E000h base + 2h offset = 4007_E002h

<table>
<thead>
<tr>
<th>Bit</th>
<th>7–6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read Write</td>
<td>PSTOPO</td>
<td>PORPO</td>
<td>0</td>
<td>LPOPO</td>
<td>VLLSM</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7–6 PSTOPO</td>
<td>Partial Stop Option</td>
</tr>
<tr>
<td>These bits control whether a Partial Stop mode is entered when STOPM=STOP. When entering a Partial Stop mode from RUN (or VLPR) mode, the PMC, MCG and flash remain fully powered, allowing the device to wakeup almost instantaneously at the expense of higher power consumption. In PSTOP2, only system clocks are gated allowing peripherals running on bus clock to remain fully functional. In PSTOP1, both system and bus clocks are gated.</td>
<td></td>
</tr>
<tr>
<td>00 STOP - Normal Stop mode</td>
<td></td>
</tr>
<tr>
<td>01 PSTOP1 - Partial Stop with both system and bus clocks disabled</td>
<td></td>
</tr>
<tr>
<td>10 PSTOP2 - Partial Stop with system clock disabled and bus clock enabled</td>
<td></td>
</tr>
<tr>
<td>11 Reserved</td>
<td></td>
</tr>
<tr>
<td>5 PORPO</td>
<td>POR Power Option</td>
</tr>
<tr>
<td>This bit controls whether the POR detect circuit is enabled in VLLS0 mode.</td>
<td></td>
</tr>
<tr>
<td>0 POR detect circuit is enabled in VLLS0</td>
<td></td>
</tr>
<tr>
<td>1 POR detect circuit is disabled in VLLS0</td>
<td></td>
</tr>
<tr>
<td>4 Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>3 LPOPO</td>
<td>LPO Power Option</td>
</tr>
<tr>
<td>Controls whether the 1 kHz LPO clock is enabled in LLS/VLLSx modes.</td>
<td></td>
</tr>
<tr>
<td><strong>NOTE:</strong> During VLLS0 mode, the LPO clock is disabled by hardware and this bit has no effect.</td>
<td></td>
</tr>
<tr>
<td>0 LPO clock is enabled in LLS/VLLSx</td>
<td></td>
</tr>
<tr>
<td>1 LPO clock is disabled in LLS/VLLSx</td>
<td></td>
</tr>
<tr>
<td>VLLSM</td>
<td>VLLS Mode Control</td>
</tr>
</tbody>
</table>
SMC_STOPCTRL field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>This field controls which VLLS sub-mode to enter if STOPM = VLLSx.</td>
<td></td>
</tr>
<tr>
<td>000</td>
<td>VLLS0</td>
</tr>
<tr>
<td>001</td>
<td>VLLS1</td>
</tr>
<tr>
<td>010</td>
<td>Reserved</td>
</tr>
<tr>
<td>011</td>
<td>VLLS3</td>
</tr>
<tr>
<td>100</td>
<td>Reserved</td>
</tr>
<tr>
<td>101</td>
<td>Reserved</td>
</tr>
<tr>
<td>110</td>
<td>Reserved</td>
</tr>
<tr>
<td>111</td>
<td>Reserved</td>
</tr>
</tbody>
</table>

14.4.4  Power Mode Status register (SMC_PMSTAT)

PMSTAT is a read-only, one-hot register which indicates the current power mode of the system.

**NOTE**
This register is reset on Chip POR not VLLS and by reset types that trigger Chip POR not VLLS. It is unaffected by reset types that do not trigger Chip POR not VLLS. See the Reset section details for more information.

Address: 4007_E000h base + 3h offset = 4007_E003h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>PMSTAT</td>
<td>*</td>
<td>*</td>
</tr>
<tr>
<td>6</td>
<td>*</td>
<td></td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>*</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>*</td>
<td></td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>*</td>
<td></td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>*</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>*</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>*</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

* Notes:
- PMSTAT field: When booting in run mode, the reset value is 0x00. When booting in VLPR mode, the reset value is 0x04.

SMC_PMSTAT field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>PMSTAT</td>
<td>Power Mode Status</td>
</tr>
</tbody>
</table>

**NOTE:** When debug is enabled, the PMSTAT will not update to STOP or VLPS
**NOTE:** When a PSTOP mode is enabled, the PMSTAT will not update to STOP or VLPS
**NOTE:** Since the RUNM bits in the PMCTRL register are reset to VLPR on any Chip Reset not VLLS, the PMSTAT will update to VLPR shortly after the reset sequence is complete.

0000_0001  Current power mode is RUN.
0000_0010  Current power mode is STOP.
SMC_PMSTAT field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0000_0100</td>
<td>Current power mode is VLPR.</td>
</tr>
<tr>
<td>0000_1000</td>
<td>Current power mode is VLPW.</td>
</tr>
<tr>
<td>0001_0000</td>
<td>Current power mode is VLPS.</td>
</tr>
<tr>
<td>0010_0000</td>
<td>Current power mode is LLS.</td>
</tr>
<tr>
<td>0100_0000</td>
<td>Current power mode is VLLS.</td>
</tr>
<tr>
<td>1000_0000</td>
<td>Reserved</td>
</tr>
</tbody>
</table>

14.5 Functional description

14.5.1 Power mode transitions

The following figure shows the power mode state transitions available on the chip. Any reset will initially bring the MCU back to the normal RUN state. However, in order to minimize peak power consumption, the RUNM bits in the PMCTRL register can be reset to VLPR via Flash IFR settings, causing the SMC to begin transitioning the MCU into VLPR mode during the reset recovery sequence.
Figure 14-1. Power mode state diagram

The following table defines triggers for the various state transitions shown in the previous figure.

Table 14-2. Power mode transition triggers

<table>
<thead>
<tr>
<th>Transition #</th>
<th>From</th>
<th>To</th>
<th>Trigger conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>RUN</td>
<td>WAIT</td>
<td>Sleep-now or sleep-on-exit modes entered with SLEEPDEEP clear, controlled in System Control Register in ARM core. See note.¹</td>
</tr>
<tr>
<td></td>
<td>WAIT</td>
<td>RUN</td>
<td>Interrupt or Reset</td>
</tr>
<tr>
<td>2</td>
<td>RUN</td>
<td>STOP</td>
<td>PMCTRL[RUNM]=00, PMCTRL[STOPM]=000²</td>
</tr>
</tbody>
</table>

¹ See note.
² Table continues on the next page...
### Table 14-2. Power mode transition triggers (continued)

<table>
<thead>
<tr>
<th>Transition #</th>
<th>From</th>
<th>To</th>
<th>Trigger conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>3</td>
<td>RUN</td>
<td>VLPR</td>
<td>The core, system, bus and flash clock frequencies and MCG clocking mode are restricted in this mode. See the Power Management chapter for the maximum allowable frequencies and MCG modes supported. Set PMPROT[AVLP]=1, PMCTRL[RUNM]=10. <strong>NOTE:</strong> In order to limit peak current, PMPROT[AVLP] and PMCTRL[RUNM] bits can be set on any Reset via Flash IFR settings, causing the SMC to transition the MCU from RUN-&gt;VLPR during the reset recovery sequence.</td>
</tr>
<tr>
<td></td>
<td>VLPR</td>
<td>RUN</td>
<td>Set PMCTRL[RUNM]=00 or Reset.</td>
</tr>
<tr>
<td>4</td>
<td>VLPW</td>
<td>VLPW</td>
<td>Sleep-now or sleep-on-exit modes entered with SLEEPDEEP clear, which is controlled in System Control Register in ARM core. See note.</td>
</tr>
<tr>
<td></td>
<td>VLPW</td>
<td>VLPR</td>
<td>Interrupt</td>
</tr>
<tr>
<td>5</td>
<td>VLPW</td>
<td>RUN</td>
<td>Reset</td>
</tr>
<tr>
<td>6</td>
<td>VLPR</td>
<td>VLPS</td>
<td>PMCTRL[STOPM]=000(^3) or 010, Sleep-now or sleep-on-exit modes entered with SLEEPDEEP set, which is controlled in System Control Register in ARM core. See note.</td>
</tr>
<tr>
<td></td>
<td>VLPS</td>
<td>VLPR</td>
<td>Interrupt</td>
</tr>
<tr>
<td></td>
<td>NOTE:</td>
<td></td>
<td>If VLPS was entered directly from RUN (transition #7), hardware forces exit back to RUN and does not allow a transition to VLPR.</td>
</tr>
<tr>
<td>7</td>
<td>RUN</td>
<td>VLPS</td>
<td>PMPROT[AVLP]=1, PMCTRL[STOPM]=010, Sleep-now or sleep-on-exit modes entered with SLEEPDEEP set, which is controlled in System Control Register in ARM core. See note.</td>
</tr>
<tr>
<td></td>
<td>VLPS</td>
<td>RUN</td>
<td>Interrupt and VLPS mode was entered directly from RUN or Reset</td>
</tr>
<tr>
<td>8</td>
<td>RUN</td>
<td>VLLSx</td>
<td>PMPROT[AVLLS]=1, PMCTRL[STOPM]=100, STOPCTRL[VLLSM]=x (VLLSx), Sleep-now or sleep-on-exit modes entered with SLEEPDEEP set, which is controlled in System Control Register in ARM core.</td>
</tr>
<tr>
<td></td>
<td>VLLSx</td>
<td>RUN</td>
<td>Wakeup from enabled LLWU input source or RESET pin</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
Table 14-2. Power mode transition triggers (continued)

<table>
<thead>
<tr>
<th>Transition #</th>
<th>From</th>
<th>To</th>
<th>Trigger conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>9</td>
<td>VLPR</td>
<td>VLLSx</td>
<td>PMPROT[AVLLS]=1, PMCTRL[STOPM]=100, STOPCTRL[VLLSM]=x (VLLSx), Sleep-now or sleep-on-exit modes entered with SLEEPDEEP set, which is controlled in System Control Register in ARM core.</td>
</tr>
<tr>
<td>10</td>
<td>RUN</td>
<td>LLS</td>
<td>PMPROT[ALLS]=1, PMCTRL[STOPM]=011, Sleep-now or sleep-on-exit modes entered with SLEEPDEEP set, which is controlled in System Control Register in ARM core.</td>
</tr>
<tr>
<td></td>
<td>LLS</td>
<td>RUN</td>
<td>Wakeup from enabled LLWU input source and LLS mode was entered directly from RUN or RESET pin.</td>
</tr>
<tr>
<td>11</td>
<td>VLPR</td>
<td>LLS</td>
<td>PMPROT[ALLS]=1, PMCTRL[STOPM]=011, Sleep-now or sleep-on-exit modes entered with SLEEPDEEP set, which is controlled in System Control Register in ARM core.</td>
</tr>
<tr>
<td></td>
<td>LLS</td>
<td>VLPR</td>
<td>Wakeup from enabled LLWU input source and LLS mode was entered directly from VLPR</td>
</tr>
</tbody>
</table>

NOTE: If LLS was entered directly from RUN, hardware will not allow this transition and will force exit back to RUN

1. If debug is enabled, the core clock remains to support debug.
2. If PMCTRL[STOPM]=000 and STOPCTRL[PSTOPO]=01 or 10, then only a Partial Stop mode is entered instead of STOP
3. If PMCTRL[STOPM]=000 and STOPCTRL[PSTOPO]=00, then VLPS mode is entered instead of STOP. If PMCTRL[STOPM]=000 and STOPCTRL[PSTOPO]=01 or 10, then only a Partial Stop mode is entered instead of VLPS

14.5.2 Power mode entry/exit sequencing

When entering or exiting low-power modes, the system must conform to an orderly sequence to manage transitions safely.

The SMC manages the system's entry into and exit from all power modes. This diagram illustrates the connections of the SMC with other system components in the chip that are necessary to sequence the system through all power modes.
14.5.2.1 Stop mode entry sequence

Entry into a low-power stop mode (Stop, VLPS, LLS, VLLSx) is initiated by a CPU executing the WFI instruction. After the instruction is executed, the following sequence occurs:

1. The CPU clock is gated off immediately.
2. Requests are made to all non-CPU bus masters to enter Stop mode.
3. After all masters have acknowledged they are ready to enter Stop mode, requests are made to all bus slaves to enter Stop mode.
4. After all slaves have acknowledged they are ready to enter Stop mode, all system and bus clocks are gated off.
5. Clock generators are disabled in the MCG.
6. The on-chip regulator in the PMC and internal power switches are configured to meet the power consumption goals for the targeted low-power mode.
14.5.2.2 Stop mode exit sequence
Exit from a low-power stop mode is initiated either by a reset or an interrupt event. The following sequence then executes to restore the system to a run mode (RUN or VLPR):
1. The on-chip regulator in the PMC and internal power switches are restored.
2. Clock generators are enabled in the MCG.
3. System and bus clocks are enabled to all masters and slaves.
4. The CPU clock is enabled and the CPU begins servicing the reset or interrupt that initiated the exit from the low-power stop mode.

14.5.2.3 Aborted stop mode entry
If an interrupt occurs during a stop entry sequence, the SMC can abort the transition early and return to RUN mode without completely entering the stop mode. An aborted entry is possible only if the interrupt occurs before the PMC begins the transition to stop mode regulation. After this point, the interrupt is ignored until the PMC has completed its transition to stop mode regulation. When an aborted stop mode entry sequence occurs, SMC_PMCTRL[STOPA] is set to 1.

14.5.2.4 Transition to wait modes
For wait modes (WAIT and VLPW), the CPU clock is gated off while all other clocking continues, as in RUN and VLPR mode operation. Some modules that support stop-in-wait functionality have their clocks disabled in these configurations.

14.5.2.5 Transition from stop modes to Debug mode
The debugger module supports a transition from STOP, WAIT, VLPS, and VLPW back to a Halted state when the debugger has been enabled. As part of this transition, system clocking is re-established and is equivalent to the normal RUN and VLPR mode clocking configuration.

14.5.3 Run modes
The run modes supported by this device can be found here.
- Run (RUN)
- Very Low-Power Run (VLPR)
14.5.3.1 RUN mode

This mode is selected after any reset. In order to reduce peak power consumption, however, the SMC will begin transitioning the MCU into VLPR mode during the reset recovery sequence. When the ARM processor exits reset, it sets up the stack, program counter (PC), and link register (LR):

- The processor reads the start SP (SP_main) from vector-table offset 0x000
- The processor reads the start PC from vector-table offset 0x004
- LR is set to 0xFFFF_FFFF.

To reduce power in this mode, disable the clocks to unused modules using their corresponding clock gating control bits in the SIM's registers.

14.5.3.2 Very-Low Power Run (VLPR) mode

In VLPR mode, the on-chip voltage regulator is put into a stop mode regulation state. In this state, the regulator is designed to supply enough current to the MCU over a reduced frequency. To further reduce power in this mode, disable the clocks to unused modules using their corresponding clock gating control bits in the SIM's registers.

Before entering this mode, the following conditions must be met:

- The MCG must be configured in a mode which is supported during VLPR. See the Power Management details for information about these MCG modes.
- All clock monitors in the MCG must be disabled.
- The maximum frequencies of the system, bus, flash, and core are restricted. See the Power Management details about which frequencies are supported.
- Mode protection must be set to allow VLP modes, that is, PMPROT[AVLP] is 1.
- PMCTRL[RUNM] must be set to 10b to enter VLPR.
- Flash programming/erasing is not allowed.

**NOTE**

Do not increase the clock frequency while in VLPR mode, because the regulator is slow in responding and cannot manage fast load transitions. In addition, do not modify the clock source in the MCG module or any clock divider registers. Module clock enables in the SIM can be set, however should only be cleared one at a time to limit load transitions.
To reenter Normal Run mode, clear PMCTRL[RUNM]. PMSTAT is a read-only status register that can be used to determine when the system has completed an exit to RUN mode. When PMSTAT=RUN, the system is in run regulation and the MCU can run at full speed in any clock mode. If a higher execution frequency is desired, poll PMSTAT until it is set to RUN when returning from VLPR mode.

Any reset will initially cause the device to exit to RUN mode, however Flash IFR settings can be used to return the part to VLPR during the MCU reset flow.

### 14.5.4 Wait modes

This device contains two different wait modes which are listed here.

- Wait
- Very-Low Power Wait (VLPW)

#### 14.5.4.1 WAIT mode

WAIT mode is entered when the ARM core enters the Sleep-Now or Sleep-On-Exit modes while SLEEDEEP is cleared. The ARM CPU enters a low-power state in which it is not clocked, but peripherals continue to be clocked provided they are enabled. Clock gating to the peripheral is enabled via the SIM module.

When an interrupt request occurs, the CPU exits WAIT mode and resumes processing in RUN mode, beginning with the stacking operations leading to the interrupt service routine.

A system reset will cause an exit from WAIT mode, temporarily returning the device to RUN mode before transitioning into VLPR during the MCU reset flow.

#### 14.5.4.2 Very-Low-Power Wait (VLPW) mode

VLPW is entered by the entering the Sleep-Now or Sleep-On-Exit mode while SLEEPDEEP is cleared and the MCU is in VLPR mode.

In VLPW, the on-chip voltage regulator remains in its stop regulation state. In this state, the regulator is designed to supply enough current to the MCU over a reduced frequency. To further reduce power in this mode, disable the clocks to unused modules by clearing the peripherals' corresponding clock gating control bits in the SIM.

VLPR mode restrictions also apply to VLPW.
When an interrupt from VLPW occurs, the device returns to VLPR mode to execute the interrupt service routine.

A system reset will cause an exit from VLPW mode, temporarily returning the device to RUN mode before transitioning into VLPR during the MCU reset flow.

14.5.5 Stop modes

This device contains a variety of stop modes to meet your application needs.

The stop modes range from:

- a stopped CPU, with all I/O, logic, and memory states retained, and certain asynchronous mode peripherals operating

to:

- a powered down CPU, with only I/O and a small register file retained, very few asynchronous mode peripherals operating, while the remainder of the MCU is powered down.

The choice of stop mode depends upon the user's application, and how power usage and state retention versus functional needs and recovery time may be traded off.

NOTE

All clock monitors must be disabled before entering these low-power modes: Stop, VLPS, VLPR, VLPW, LLS and VLLSx.

The various stop modes are selected by setting the appropriate fields in PMPROT and PMCTRL. The selected stop mode is entered during the sleep-now or sleep-on-exit entry with the SLEEPDEEP bit set in the System Control Register in the ARM core.

The available stop modes are:

- Normal Stop (STOP)
- Very-Low Power Stop (VLPS)
- Low-Leakage Stop (LLS)
- Very-Low-Leakage Stop (VLLSx)

14.5.5.1 STOP mode

STOP mode is entered via the sleep-now or sleep-on-exit with the SLEEPDEEP bit set in the System Control Register in the ARM core.

The MCG module can be configured to leave the reference clocks running.
A module capable of providing an asynchronous interrupt to the device takes the device out of STOP mode and returns the device to normal RUN mode. Refer to the device's Power Management chapter for peripheral, I/O, and memory operation in STOP mode. When an interrupt request occurs, the CPU exits STOP mode and resumes processing, beginning with the stacking operations leading to the interrupt service routine.

A system reset will cause an exit from STOP mode, temporarily returning the device to RUN mode before transitioning into VLPR during the MCU reset flow.

### 14.5.5.2 Very-Low-Power Stop (VLPS) mode

The two ways in which VLPS mode can be entered are listed here.

- Entry into stop via the sleep-now or sleep-on-exit with the SLEEPDEEP bit set in the System Control Register in the ARM core while the MCU is in VLPR mode and PMCTRL[STOPM] = 010 or 000.
- Entry into stop via the sleep-now or sleep-on-exit with the SLEEPDEEP bit set in the System Control Register in the ARM core while the MCU is in normal RUN mode and PMCTRL[STOPM] = 010. When VLPS is entered directly from RUN mode, exit to VLPR is disabled by hardware and the system will always exit back to RUN.

In VLPS, the on-chip voltage regulator remains in its stop regulation state as in VLPR.

A module capable of providing an asynchronous interrupt to the device takes the device out of VLPS and returns the device to VLPR mode.

A system reset will cause an exit from VLPS mode, temporarily returning the device to RUN mode before transitioning into VLPS during the MCU reset flow.

### 14.5.5.3 Low-Leakage Stop (LLS) mode

Low-Leakage Stop (LLS) mode can be entered from normal RUN or VLPR modes.

The MCU enters LLS mode if:

- In Sleep-Now or Sleep-On-Exit mode, SLEEPDEEP is set in the System Control Register in the ARM core, and
- The device is configured as shown in Table 14-2.

In LLS, the on-chip voltage regulator is in stop regulation. Most of the peripherals are put in a state-retention mode that does not allow them to operate while in LLS.
Before entering LLS mode, the user should configure the Low-Leakage Wake-up (LLWU) module to enable the desired wake-up sources. The available wake-up sources in LLS are detailed in the chip configuration details for this device.

After wakeup from LLS, the device returns to the run mode from which LLS was entered (either normal RUN or VLPR) with a pending LLWU module interrupt. If LLS was entered from VLPR mode, then the MCU will begin VLPR entry shortly after wake-up. In the LLWU interrupt service routine (ISR), the user can poll the LLWU module wake-up flags to determine the source of the wakeup.

**NOTE**

The LLWU interrupt must not be masked by the interrupt controller to avoid a scenario where the system does not fully exit Stop mode on an LLS recovery.

An asserted **RESET** pin will cause an exit from LLS mode, temporarily returning the device to normal RUN mode before transitioning into VLPR during the MCU reset flow. When LLS is exiting via the **RESET** pin, RCM_SRS0[PIN] and RCM_SRS0[WAKEUP] are set.

### 14.5.5.4 Very-Low-Leakage Stop (VLLSx) modes

This device contains these very low leakage modes:

- VLLS3
- VLLS1
- VLLS0

VLLSx is often used in this document to refer to all of these modes.

All VLLSx modes can be entered from normal RUN or VLPR modes.

The MCU enters the configured VLLS mode if:

- In Sleep-Now or Sleep-On-Exit mode, the SLEEPDEEP bit is set in the System Control Register in the ARM core, and
- The device is configured as shown in Table 14-2.

In VLLS, the on-chip voltage regulator is in its stop-regulation state while most digital logic is powered off.

Before entering VLLS mode, the user should configure the Low-Leakage Wake-up (LLWU) module to enable the desired wake-up sources. The available wake-up sources in VLLS are detailed in the chip configuration details for this device.
After wakeup from VLLS, the device returns to normal RUN mode with a pending LLWU interrupt. If VLLS was entered from VLPR mode, then the MCU will begin VLPR entry shortly after wakeup. In the LLWU interrupt service routine (ISR), the user can poll the LLWU module wake-up flags to determine the source of the wake-up.

When entering VLLS, each I/O pin is latched as configured before executing VLLS. Because all digital logic in the MCU is powered off, all port and peripheral data is lost during VLLS. This information must be restored before PMC_REGSC[ACKISO] is set.

An asserted \texttt{RESET} pin will cause an exit from any VLLS mode, temporarily returning the device to normal RUN mode before transitioning into VLPR during the MCU reset flow. When exiting VLLS via the \texttt{RESET} pin, RCM_SRS0\{PIN\} and RCM_SRS0\{WAKEUP\} are set.

\subsection*{14.5.6 Debug in low power modes}

When the MCU is secure, the device disables/limits debugger operation. When the MCU is unsecure, the ARM debugger can assert two power-up request signals:

- System power up, via SYSPWR in the Debug Port Control/Stat register
- Debug power up, via CDBGPWRUPREQ in the Debug Port Control/Stat register

When asserted while in RUN, WAIT, VLPR, or VLPW, the mode controller drives a corresponding acknowledge for each signal, that is, both CDBGPWRUPACK and CSYSPWRUPACK. When both requests are asserted, the mode controller handles attempts to enter STOP and VLPS by entering an emulated stop state. In this emulated stop state:

- the regulator is in run regulation,
- the MCG-generated clock source is enabled,
- all system clocks, except the core clock, are disabled,
- the debug module has access to core registers, and
- access to the on-chip peripherals is blocked.

No debug is available while the MCU is in LLS or VLLS modes. LLS is a state-retention mode and all debug operation can continue after waking from LLS, even in cases where system wakeup is due to a system reset event.

Entering into a VLLS mode causes all of the debug controls and settings to be powered off. To give time to the debugger to sync with the MCU, the MDM AP Control Register includes a Very-Low-Leakage Debug Request (VLLDBGREQ) bit that is set to configure the Reset Controller logic to hold the system in reset after the next recovery from a VLLS mode. This bit allows the debugger time to reinitialize the debug module before the debug session continues.
The MDM AP Control Register also includes a Very Low Leakage Debug Acknowledge (VLLDBGACK) bit that is set to release the ARM core being held in reset following a VLLS recovery. The debugger reinitializes all debug IP, and then asserts the VLLDBGACK control bit to allow the RCM to release the ARM core from reset and allow CPU operation to begin.

The VLLDBGACK bit is cleared by the debugger (or can be left set as is) or clears automatically due to the reset generated as part of the next VLLS recovery.
Chapter 15
Power Management Controller (PMC)

15.1 Introduction

The power management controller (PMC) contains the internal voltage regulator, power on reset (POR), low voltage detect system (LVD), and high voltage detect system (HVD).

See AN4503: Power Management for Kinetis and ColdFire+ MCUs for further details on using the PMC.

15.2 Features

A list of included PMC features can be found here.

- Internal voltage regulator
- Active POR providing brown-out detect
- Low-voltage detect supporting two low-voltage trip points with four warning levels per trip point

15.3 Low-voltage detect (LVD) system

This device includes a system to guard against low-voltage conditions. This protects memory contents and controls MCU system states during supply voltage variations.

The system is comprised of a power-on reset (POR) circuit and a LVD circuit with a user-selectable trip voltage: high ($V_{LVDH}$) or low ($V_{LVDL}$). The trip voltage is selected by LVDSC1[LVDV]. The LVD is disabled upon entering VLPx, LLS, and VLLSx modes.

Two flags are available to indicate the status of the low-voltage detect system:

- The Low Voltage Detect Flag in the Low Voltage Status and Control 1 Register (LVDSC1[LVDF]) operates in a level sensitive manner. LVDSC1[LVDF] is set
when the supply voltage falls below the selected trip point (VLVD). LVDSC1[LVDF] is cleared by writing 1 to LVDSC1[LVDACK], but only if the internal supply has returned above the trip point; otherwise, LVDSC1[LVDF] remains set.

- The Low Voltage Warning Flag (LVWF) in the Low Voltage Status and Control 2 Register (LVDSC2[LVWF]) operates in a level sensitive manner. LVDSC2[LVWF] is set when the supply voltage falls below the selected monitor trip point (VLVW). LVDSC2[LVWF] is cleared by writing one to LVDSC2[LVWACK], but only if the internal supply has returned above the trip point; otherwise, LVDSC2[LVWF] remains set.

15.3.1 LVD reset operation

By setting LVDSC1[LVDRE], the LVD generates a reset upon detection of a low-voltage condition. The low-voltage detection threshold is determined by LVDSC1[LVDV]. After an LVD reset occurs, the LVD system holds the MCU in reset until the supply voltage rises above this threshold. The LVD field in the SRS register of the RCM module (RCM_SRS[LVD]) is set following an LVD or power-on reset.

15.3.2 LVD interrupt operation

By configuring the LVD circuit for interrupt operation (LVDSC1[LVDIE] set and LVDSC1[LVDRE] clear), LVDSC1[LVDF] is set and an LVD interrupt request occurs upon detection of a low voltage condition. LVDSC1[LVDF] is cleared by writing 1 to LVDSC1[LVDACK].

15.3.3 Low-voltage warning (LVW) interrupt operation

The LVD system contains a Low-Voltage Warning Flag (LVWF) in the Low Voltage Detect Status and Control 2 Register to indicate that the supply voltage is approaching, but is above, the LVD voltage. The LVW also has an interrupt, which is enabled by setting LVDSC2[LVWIE]. If enabled, an LVW interrupt request occurs when LVDSC2[LVWF] is set. LVDSC2[LVWF] is cleared by writing 1 to LVDSC2[LVWACK].

LVDSC2[LVWV] selects one of the four trip voltages:

- Highest: \( V_{LVW4} \)
• Two mid-levels: $V_{LVW3}$ and $V_{LVW2}$
• Lowest: $V_{LVW1}$

15.4 I/O retention

When in LLS mode, the I/O pins are held in their input or output state.

Upon wakeup, the PMC is re-enabled, goes through a power up sequence to full regulation, and releases the logic from state retention mode. The I/O are released immediately after a wake-up or reset event. In the case of LLS exit via a RESET pin, the I/O default to their reset state.

When in VLLS modes, the I/O states are held on a wake-up event (with the exception of wake-up by reset event) until the wake-up has been acknowledged via a write to REGSC[ACKISO]. In the case of VLLS exit via a RESET pin, the I/O are released and default to their reset state. In this case, no write to REGSC[ACKISO] is needed.

15.5 Memory map and register descriptions

Details about the PMC registers can be found here.

**NOTE**

Different portions of PMC registers are reset only by particular reset types. Each register's description provides details. For more information about the types of reset on this chip, refer to the Reset section details.

The PMC registers can be written only in supervisor mode. Write accesses in user mode are blocked and will result in a bus error.

### PMC memory map

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4007_D000</td>
<td>Low Voltage Detect Status And Control 1 register (PMC_LVDSC1)</td>
<td>8</td>
<td>R/W</td>
<td>10h</td>
<td>15.5.1/242</td>
</tr>
<tr>
<td>4007_D001</td>
<td>Low Voltage Detect Status And Control 2 register (PMC_LVDSC2)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>15.5.2/243</td>
</tr>
<tr>
<td>4007_D002</td>
<td>Regulator Status And Control register (PMC_REGSC)</td>
<td>8</td>
<td>R/W</td>
<td>04h</td>
<td>15.5.3/244</td>
</tr>
</tbody>
</table>
15.5.1 Low Voltage Detect Status And Control 1 register (PMC_LVDSC1)

This register contains status and control bits to support the low voltage detect function. This register should be written during the reset initialization program to set the desired controls even if the desired settings are the same as the reset settings.

While the device is in the very low power or low leakage modes, the LVD system is disabled regardless of LVDSC1 settings. To protect systems that must have LVD always on, configure the Power Mode Protection (PMPROT) register of the SMC module (SMC_PMPROT) to disallow any very low power or low leakage modes from being enabled.

See the device's data sheet for the exact LVD trip voltages.

NOTE
The LVDV bits are reset solely on a POR Only event. The register’s other bits are reset on Chip Reset Not VLLS. For more information about these reset types, refer to the Reset section details.

Address: $4007_{D000h}$ base + 0h offset = $4007_{D000h}$

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>LVDF</td>
<td>LVDACK</td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>LVDIE</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>LVDRE</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

PMC_LVDSC1 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>LVDF</td>
</tr>
<tr>
<td>6</td>
<td>LVDACK</td>
</tr>
<tr>
<td>5</td>
<td>LVDIE</td>
</tr>
</tbody>
</table>

- **7 LVDF (Low-Voltage Detect Flag)**
  
  This read-only status field indicates a low-voltage detect event.

  - 0 Low-voltage event not detected
  - 1 Low-voltage event detected

- **6 LVDACK (Low-Voltage Detect Acknowledge)**

  This write-only field is used to acknowledge low voltage detection errors. Write 1 to clear LVDF. Reads always return 0.

- **5 LVDIE (Low-Voltage Detect Interrupt Enable)**

  Enables hardware interrupt requests for LVDF.

  - 0 Hardware interrupt disabled (use polling)
  - 1 Request a hardware interrupt when LVDF = 1
### 15.5.2 Low Voltage Detect Status And Control 2 register (PMC_LVDSC2)

This register contains status and control bits to support the low voltage warning function. While the device is in the very low power or low leakage modes, the LVD system is disabled regardless of LVDSC2 settings.

See the device's data sheet for the exact LVD trip voltages.

**NOTE**

The LVW trip voltages depend on LVWV and LVDV.

**NOTE**

LVWV is reset solely on a POR Only event. The other fields of the register are reset on Chip Reset Not VLLS. For more information about these reset types, refer to the Reset section details.

Address: 4007_D000h base + 1h offset = 4007_D001h
### PMC_LVDSC2 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>LVWF</td>
</tr>
<tr>
<td></td>
<td>Low-Voltage Warning Flag</td>
</tr>
<tr>
<td></td>
<td>This read-only status field indicates a low-voltage warning event. LVWF is set when $V_{\text{Supply}}$ transitions below the trip point, or after reset and $V_{\text{Supply}}$ is already below $V_{\text{LVW}}$. LVWF may be 1 after power-on reset, therefore, to use LVW interrupt function, before enabling LVWIE, LVWF must be cleared by writing LVWACK first.</td>
</tr>
<tr>
<td></td>
<td>0 Low-voltage warning event not detected</td>
</tr>
<tr>
<td></td>
<td>1 Low-voltage warning event detected</td>
</tr>
<tr>
<td>6</td>
<td>LVWACK</td>
</tr>
<tr>
<td></td>
<td>Low-Voltage Warning Acknowledge</td>
</tr>
<tr>
<td></td>
<td>This write-only field is used to acknowledge low voltage warning errors. Write 1 to clear LVWF. Reads always return 0.</td>
</tr>
<tr>
<td>5</td>
<td>LVWIE</td>
</tr>
<tr>
<td></td>
<td>Low-Voltage Warning Interrupt Enable</td>
</tr>
<tr>
<td></td>
<td>Enables hardware interrupt requests for LVWF.</td>
</tr>
<tr>
<td></td>
<td>0 Hardware interrupt disabled (use polling)</td>
</tr>
<tr>
<td></td>
<td>1 Request a hardware interrupt when LVWF = 1</td>
</tr>
<tr>
<td>4–2</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>LVWW</td>
<td>Low-Voltage Warning Voltage Select</td>
</tr>
<tr>
<td></td>
<td>Selects the LVW trip point voltage ($V_{\text{LVW}}$). The actual voltage for the warning depends on LVDSC1[LVDV],</td>
</tr>
<tr>
<td></td>
<td>00 Low trip point selected ($V_{\text{LVW}} = V_{\text{LVW1}}$)</td>
</tr>
<tr>
<td></td>
<td>01 Mid 1 trip point selected ($V_{\text{LVW}} = V_{\text{LVW2}}$)</td>
</tr>
<tr>
<td></td>
<td>10 Mid 2 trip point selected ($V_{\text{LVW}} = V_{\text{LVW3}}$)</td>
</tr>
<tr>
<td></td>
<td>11 High trip point selected ($V_{\text{LVW}} = V_{\text{LVW4}}$)</td>
</tr>
</tbody>
</table>

### 15.5.3 Regulator Status And Control register (PMC_REGSC)

The PMC contains an internal voltage regulator. The voltage regulator design uses a bandgap reference that is also available through a buffer as input to certain internal peripherals, such as the CMP and ADC. The internal regulator provides a status bit (REGONS) indicating the regulator is in run regulation.

**NOTE**

This register is reset on Chip Reset Not VLLS and by reset types that trigger Chip Reset not VLLS. See the Reset section details for more information.
### PMC_REGSC field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| 7     | Reserved
|       | This field is reserved. This read-only field is reserved and always has the value 0. |
| 6     | VLPO
|       | VLPx Option
|       | When used in conjunction with BGEN, this bit allows additional clock sources and higher frequency operation (at the cost of higher power) to be selected during VLPx modes. |
|       | 0 Operating frequencies and MCG clocking modes are restricted during VLPx modes as listed in the Power Management chapter. |
|       | 1 If BGEN is also set, operating frequencies and MCG clocking modes are unrestricted during VLPx modes. Note that flash access frequency is still restricted however. |
| 5     | Reserved
|       | This field is reserved. |
| 4     | BGEN
|       | Bandgap Enable In VLPx Operation
|       | BGEN controls whether the bandgap is enabled in lower power modes of operation (VLPx, LLS, and VLLSx). When on-chip peripherals require the bandgap voltage reference in low power modes of operation, set BGEN to continue to enable the bandgap operation. |
|       | **NOTE:** When the bandgap voltage reference is not needed in low power modes, clear BGEN to avoid excess power consumption. |
|       | 0 Bandgap voltage reference is disabled in VLPx, LLS, and VLLSx modes. |
|       | 1 Bandgap voltage reference is enabled in VLPx, LLS, and VLLSx modes. |
| 3     | ACKISO
|       | Acknowledge Isolation
|       | Reading this field indicates whether certain peripherals and the I/O pads are in a latched state as a result of having been in a VLLS mode. Writing 1 to this field when it is set releases the I/O pads and certain peripherals to their normal run mode state. |
|       | **NOTE:** After recovering from a VLLS mode, user should restore chip configuration before clearing ACKISO. In particular, pin configuration for enabled LLWU wakeup pins should be restored to avoid any LLWU flag from being falsely set when ACKISO is cleared. |
|       | 0 Peripherals and I/O pads are in normal run state. |
|       | 1 Certain peripherals and I/O pads are in an isolated and latched state. |
| 2     | REGONS
|       | Regulator In Run Regulation Status
|       | This read-only field provides the current status of the internal voltage regulator. |
|       | 0 Regulator is in stop regulation or in transition to/from it |
|       | 1 Regulator is in run regulation |
| 1     | Reserved
|       | This field is reserved. |
|       | **NOTE:** This reserved bit must remain cleared (set to 0). |

*Table continues on the next page...*
## PMC_REGSC field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| 0 BGBE | Bandgap Buffer Enable  
Enables the bandgap buffer.  
0 Bandgap buffer not enabled  
1 Bandgap buffer enabled |
Chapter 16
Crossbar Switch Lite (AXBS-Lite)

16.1 Chip-specific AXBS-Lite information

16.1.1 Crossbar-light switch master assignments
The masters connected to the crossbar switch are assigned as follows:

<table>
<thead>
<tr>
<th>Master module</th>
<th>Master port number</th>
</tr>
</thead>
<tbody>
<tr>
<td>ARM core unified bus</td>
<td>0</td>
</tr>
<tr>
<td>DMA</td>
<td>2</td>
</tr>
</tbody>
</table>

16.1.2 Crossbar switch slave assignments
This device contains 3 slaves connected to the crossbar switch.
The slave assignment is as follows:

<table>
<thead>
<tr>
<th>Slave module</th>
<th>Slave port number</th>
</tr>
</thead>
<tbody>
<tr>
<td>Flash memory controller</td>
<td>0</td>
</tr>
<tr>
<td>SRAM controller</td>
<td>1</td>
</tr>
<tr>
<td>Peripheral bridge 0</td>
<td>2</td>
</tr>
</tbody>
</table>

16.2 Introduction
The information found here provides information on the layout, configuration, and programming of the crossbar switch.
The crossbar switch connects bus masters and bus slaves using a crossbar switch structure. This structure allows up to four bus masters to access different bus slaves simultaneously, while providing arbitration among the bus masters when they access the same slave.

16.2.1 Features

The crossbar switch includes these features:

- Symmetric crossbar bus switch implementation
  - Allows concurrent accesses from different masters to different slaves
- 32-bit data bus
- Operation at a 1-to-1 clock frequency with the bus masters
- Programmable configuration for fixed-priority or round-robin slave port arbitration (see the chip-specific information).

16.3 Memory Map / Register Definition

This crossbar switch is designed for minimal gate count. It, therefore, has no memory-mapped configuration registers.

Please see the chip-specific information for information on whether the arbitration method in the crossbar switch is programmable, and by which module.

16.4 Functional Description

16.4.1 General operation

When a master accesses the crossbar switch, the access is immediately taken. If the targeted slave port of the access is available, then the access is immediately presented on the slave port. Single-clock or zero-wait-state accesses are possible through the crossbar. If the targeted slave port of the access is busy or parked on a different master port, the requesting master simply sees wait states inserted until the targeted slave port can service the master's request. The latency in servicing the request depends on each master's priority level and the responding slave's access time.
Because the crossbar switch appears to be just another slave to the master device, the master device has no knowledge of whether it actually owns the slave port it is targeting. While the master does not have control of the slave port it is targeting, it simply waits.

A master is given control of the targeted slave port only after a previous access to a different slave port completes, regardless of its priority on the newly targeted slave port. This prevents deadlock from occurring when:

- A higher priority master has:
  - An outstanding request to one slave port that has a long response time and
  - A pending access to a different slave port, and
- A lower priority master is also making a request to the same slave port as the pending access of the higher priority master.

After the master has control of the slave port it is targeting, the master remains in control of the slave port until it relinquishes the slave port by running an IDLE cycle or by targeting a different slave port for its next access.

The master can also lose control of the slave port if another higher-priority master makes a request to the slave port.

The crossbar terminates all master IDLE transfers, as opposed to allowing the termination to come from one of the slave buses. Additionally, when no master is requesting access to a slave port, the crossbar drives IDLE transfers onto the slave bus, even though a default master may be granted access to the slave port.

When a slave bus, other than the flash (if present), is being idled by the crossbar, it remains parked with the last master to use the slave port. This is done to save the initial clock of arbitration delay that otherwise would be seen if the same master had to arbitrate to gain control of the slave port.

If present, the flash slave port parks on the CPU master whenever there is an idle flash slave port cycle. This is done to save the CPU the initial clock of arbitration delay that would be seen if the CPU had to gain control of the flash slave port.
Chapter 17
Peripheral Bridge (AIPS-Lite)

17.1 Chip-specific AIPS-Lite information

17.1.1 Number of peripheral bridges
This device contains one peripheral bridge.

17.1.2 Memory maps
The peripheral bridges are used to access the registers of most of the modules on this device. See AIPS0 Memory Map for the memory slot assignment for each module.

17.2 Introduction
The peripheral bridge converts the crossbar switch interface to an interface that can access most of the slave peripherals on this chip.

The peripheral bridge occupies 64 MB of the address space, which is divided into peripheral slots of 4 KB. (It might be possible that all the peripheral slots are not used. See the memory map chapter for details on slot assignments.) The bridge includes separate clock enable inputs for each of the slots to accommodate slower peripherals.

17.2.1 Features
Key features of the peripheral bridge are:

• Supports peripheral slots with 8-, 16-, and 32-bit datapath width
17.2.2 General operation

The slave devices connected to the peripheral bridge are modules which contain a programming model of control and status registers. The system masters read and write these registers through the peripheral bridge. The peripheral bridge performs a bus protocol conversion of the master transactions and generates the following as inputs to the peripherals:

- Module enables
- Module addresses
- Transfer attributes
- Byte enables
- Write data

The peripheral bridge selects and captures read data from the peripheral interface and returns it to the crossbar switch.

The register maps of the peripherals are located on 4-KB boundaries. Each peripheral is allocated one or more 4-KB block(s) of the memory map. Two global external module enables are available for the remaining address space to allow for customization and expansion of addressed peripheral devices.

The AIPS-Lite module uses the data width of accessed peripheral to perform proper data byte lane routing; bus decomposition (bus sizing) is performed when the access size is larger than the peripheral's data width.

17.3 Functional description

The peripheral bridge functions as a bus protocol translator between the crossbar switch and the slave peripheral bus.

The peripheral bridge manages all transactions destined for the attached slave devices and generates select signals for modules on the peripheral bus by decoding accesses within the attached address space.

17.3.1 Access support

All combinations of access size and peripheral data port width are supported. An access that is larger than the target peripheral's data width will be decomposed to multiple, smaller accesses. Bus decomposition is terminated by a transfer error caused by an access to an empty register area.
Chapter 18
Low-Leakage Wakeup Unit (LLWU)

18.1 Chip-specific LLWU information

This device uses the 8 external wakeup pin inputs and 4 internal modules as wakeup sources to the LLWU module.

18.1.1 LLWU interrupt

The interrupt requests of external sources and internal peripherals are used in wakeup.

**NOTE**
Do not mask the LLWU interrupt when in LLS/VLLSx mode. Masking the interrupt prevents the device from exiting stop mode when a wakeup is detected.

18.1.2 Wake-up Sources

The device uses the following internal peripheral and external pin inputs as wakeup sources to the LLWU module. LLWU_Px are external pin inputs, and LLWU_M0IF-M7IF are connections to the internal peripheral interrupt flags.

**NOTE**
In addition to the LLWU wakeup sources, the device also wakes from low power modes when NMI or RESET pins are enabled and the respective pin is asserted.

<table>
<thead>
<tr>
<th>LLWU pin</th>
<th>Module source or pin name</th>
</tr>
</thead>
<tbody>
<tr>
<td>LLWU_P5</td>
<td>PTB0</td>
</tr>
<tr>
<td>LLWU_P6</td>
<td>PTC1</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
### Table 18-1. Wakeup Source (continued)

<table>
<thead>
<tr>
<th>LLWU pin</th>
<th>Module source or pin name</th>
</tr>
</thead>
<tbody>
<tr>
<td>LLWU_P7</td>
<td>PTC3</td>
</tr>
<tr>
<td>LLWU_P8</td>
<td>PTC4</td>
</tr>
<tr>
<td>LLWU_P9</td>
<td>PTC5</td>
</tr>
<tr>
<td>LLWU_P10</td>
<td>PTC6</td>
</tr>
<tr>
<td>LLWU_P14</td>
<td>PTD4</td>
</tr>
<tr>
<td>LLWU_P15</td>
<td>PTD6</td>
</tr>
<tr>
<td>LLWU_M0IF</td>
<td>LPTMR0</td>
</tr>
<tr>
<td>LLWU_M1IF</td>
<td>CMP0</td>
</tr>
<tr>
<td>LLWU_M2IF</td>
<td>Reserved</td>
</tr>
<tr>
<td>LLWU_M3IF</td>
<td>Reserved</td>
</tr>
<tr>
<td>LLWU_M4IF</td>
<td>Reserved</td>
</tr>
<tr>
<td>LLWU_M5IF</td>
<td>RTC Alarm</td>
</tr>
<tr>
<td>LLWU_M6IF</td>
<td>Reserved</td>
</tr>
<tr>
<td>LLWU_M7IF</td>
<td>RTC Seconds</td>
</tr>
</tbody>
</table>

### 18.2 Introduction

The LLWU module allows the user to select up to 16 external pins and up to 8 internal modules as interrupt wake-up sources from low-leakage power modes.

The input sources are described in the device's chip configuration details. Each of the available wake-up sources can be individually enabled.

The RESET pin is an additional source for triggering an exit from low-leakage power modes, and causes the MCU to exit both LLS and VLLS through a reset flow.

The LLWU module also includes two optional digital pin filters for the external wakeup pins.

See AN4503: Power Management for Kinetis and ColdFire+ MCUs for further details on using the LLWU.

### 18.2.1 Features

The LLWU module features include:

- Support for up to 16 external input pins and up to 8 internal modules with individual enable bits for MCU interrupt from low leakage modes
• Input sources may be external pins or from internal peripherals capable of running in LLS or VLLS. See the chip configuration information for wakeup input sources for this device.
• External pin wake-up inputs, each of which is programmable as falling-edge, rising-edge, or any change
• Wake-up inputs that are activated after MCU enters a low-leakage power mode
• Optional digital filters provided to qualify an external pin detect. Note that when the LPO clock is disabled, the filters are disabled and bypassed.

18.2.2 Modes of operation

The LLWU module becomes functional on entry into a low-leakage power mode. After recovery from LLS, the LLWU is immediately disabled. After recovery from VLLS, the LLWU continues to detect wake-up events until the user has acknowledged the wake-up via a write to PMC_REGSC[ACKISO].

18.2.2.1 LLS mode

Wake-up events due to external pin inputs (LLWU_Px) and internal module interrupt inputs (LLWU_MxIF) result in an interrupt flow when exiting LLS.

NOTE

The LLWU interrupt must not be masked by the interrupt controller to avoid a scenario where the system does not fully exit Stop mode on an LLS recovery.

18.2.2.2 VLLS modes

All wake-up and reset events result in VLLS exit via a reset flow.

18.2.2.3 Non-low leakage modes

The LLWU is not active in all non-low leakage modes where detection and control logic are in a static state. The LLWU registers are accessible in non-low leakage modes and are available for configuring and reading status when bus transactions are possible.

When the wake-up pin filters are enabled, filter operation begins immediately. If a low leakage mode is entered within five LPO clock cycles of an active edge, the edge event will be detected by the LLWU.
18.2.4 Debug mode

When the chip is in Debug mode and then enters LLS or a VLLSx mode, no debug logic works in the fully-functional low-leakage mode. Upon an exit from the LLS or VLLSx mode, the LLWU becomes inactive.

18.2.3 Block diagram

The following figure is the block diagram for the LLWU module.

![Figure 18-1. LLWU block diagram](image-url)
18.3 LLWU signal descriptions

The signal properties of LLWU are shown in the table found here.

The external wakeup input pins can be enabled to detect either rising-edge, falling-edge, or on any change.

<table>
<thead>
<tr>
<th>Signal</th>
<th>Description</th>
<th>I/O</th>
</tr>
</thead>
<tbody>
<tr>
<td>LLWU_Pn</td>
<td>Wakeup inputs (n = 0-15)</td>
<td>I</td>
</tr>
</tbody>
</table>

18.4 Memory map/register definition

The LLWU includes the following registers:

- Wake-up source enable registers
  - Enable external pin input sources
  - Enable internal peripheral interrupt sources
- Wake-up flag registers
  - Indication of wakeup source that caused exit from a low-leakage power mode includes external pin or internal module interrupt
- Wake-up pin filter enable registers

**NOTE**

The LLWU registers can be written only in supervisor mode. Write accesses in user mode are blocked and will result in a bus error.

All LLWU registers are reset by Chip Reset not VLLS and by reset types that trigger Chip Reset not VLLS. Each register's displayed reset value represents this subset of reset types. LLWU registers are unaffected by reset types that do not trigger Chip Reset not VLLS. For more information about the types of reset on this chip, refer to the Introduction details.
**LLWU memory map**

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4007_C000</td>
<td>LLWU Pin Enable 1 register (LLWU_PE1)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>18.4.1/258</td>
</tr>
<tr>
<td>4007_C001</td>
<td>LLWU Pin Enable 2 register (LLWU_PE2)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>18.4.2/259</td>
</tr>
<tr>
<td>4007_C002</td>
<td>LLWU Pin Enable 3 register (LLWU_PE3)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>18.4.3/260</td>
</tr>
<tr>
<td>4007_C003</td>
<td>LLWU Pin Enable 4 register (LLWU_PE4)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>18.4.4/261</td>
</tr>
<tr>
<td>4007_C004</td>
<td>LLWU Module Enable register (LLWU_ME)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>18.4.5/262</td>
</tr>
<tr>
<td>4007_C005</td>
<td>LLWU Flag 1 register (LLWU_F1)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>18.4.6/264</td>
</tr>
<tr>
<td>4007_C006</td>
<td>LLWU Flag 2 register (LLWU_F2)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>18.4.7/266</td>
</tr>
<tr>
<td>4007_C007</td>
<td>LLWU Flag 3 register (LLWU_F3)</td>
<td>8</td>
<td>R</td>
<td>00h</td>
<td>18.4.8/267</td>
</tr>
<tr>
<td>4007_C008</td>
<td>LLWU Pin Filter 1 register (LLWU_FILT1)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>18.4.9/269</td>
</tr>
<tr>
<td>4007_C009</td>
<td>LLWU Pin Filter 2 register (LLWU_FILT2)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>18.4.10/270</td>
</tr>
</tbody>
</table>

**18.4.1 LLWU Pin Enable 1 register (LLWU_PE1)**

LLWU_PE1 contains the field to enable and select the edge detect type for the external wakeup input pins LLWU_P3–LLWU_P0.

**NOTE**

This register is reset on Chip Reset not VLLS and by reset types that trigger Chip Reset not VLLS. It is unaffected by reset types that do not trigger Chip Reset not VLLS. See the Introduction details for more information.

Address: 4007_C000h base + 0h offset = 4007_C000h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read/Write</th>
<th>WUPE3</th>
<th>WUPE2</th>
<th>WUPE1</th>
<th>WUPE0</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td></td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td></td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td></td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td></td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td></td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td></td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td></td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td></td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

**LLWU_PE1 field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7–6 WUPE3</td>
<td>Wakeup Pin Enable For LLWU_P3</td>
</tr>
<tr>
<td></td>
<td>Enables and configures the edge detection for the wakeup pin.</td>
</tr>
<tr>
<td></td>
<td>00 External input pin disabled as wakeup input</td>
</tr>
<tr>
<td></td>
<td>01 External input pin enabled with rising edge detection</td>
</tr>
<tr>
<td></td>
<td>10 External input pin enabled with falling edge detection</td>
</tr>
<tr>
<td></td>
<td>11 External input pin enabled with any change detection</td>
</tr>
<tr>
<td>5–4 WUPE2</td>
<td>Wakeup Pin Enable For LLWU_P2</td>
</tr>
<tr>
<td></td>
<td>Enables and configures the edge detection for the wakeup pin.</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
## LLWU_PE1 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>External input pin disabled as wakeup input</td>
</tr>
<tr>
<td>01</td>
<td>External input pin enabled with rising edge detection</td>
</tr>
<tr>
<td>10</td>
<td>External input pin enabled with falling edge detection</td>
</tr>
<tr>
<td>11</td>
<td>External input pin enabled with any change detection</td>
</tr>
</tbody>
</table>

### 3–2 WUPE1

Wakeup Pin Enable For LLWU_P1

Enables and configures the edge detection for the wakeup pin.

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>External input pin disabled as wakeup input</td>
</tr>
<tr>
<td>01</td>
<td>External input pin enabled with rising edge detection</td>
</tr>
<tr>
<td>10</td>
<td>External input pin enabled with falling edge detection</td>
</tr>
<tr>
<td>11</td>
<td>External input pin enabled with any change detection</td>
</tr>
</tbody>
</table>

### WUPE0

Wakeup Pin Enable For LLWU_P0

Enables and configures the edge detection for the wakeup pin.

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>External input pin disabled as wakeup input</td>
</tr>
<tr>
<td>01</td>
<td>External input pin enabled with rising edge detection</td>
</tr>
<tr>
<td>10</td>
<td>External input pin enabled with falling edge detection</td>
</tr>
<tr>
<td>11</td>
<td>External input pin enabled with any change detection</td>
</tr>
</tbody>
</table>

### 18.4.2 LLWU Pin Enable 2 register (LLWU_PE2)

LLWU_PE2 contains the field to enable and select the edge detect type for the external wakeup input pins LLWU_P7–LLWU_P4.

**NOTE**

This register is reset on Chip Reset not VLLS and by reset types that trigger Chip Reset not VLLS. It is unaffected by reset types that do not trigger Chip Reset not VLLS. See the Introduction details for more information.

Address: 4007_C000h base + 1h offset = 4007_C001h

<table>
<thead>
<tr>
<th>Bit</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read/Write</td>
<td>WUPE7</td>
<td>WUPE6</td>
<td>WUPE5</td>
<td>WUPE4</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

### LLWU_PE2 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7–6 WUPE7</td>
<td>Wakeup Pin Enable For LLWU_P7</td>
</tr>
<tr>
<td></td>
<td>Enables and configures the edge detection for the wakeup pin.</td>
</tr>
<tr>
<td>00</td>
<td>External input pin disabled as wakeup input</td>
</tr>
<tr>
<td>01</td>
<td>External input pin enabled with rising edge detection</td>
</tr>
</tbody>
</table>

Table continues on the next page...


18.4.3 LLWU Pin Enable 3 register (LLWU_PE3)

LLWU_PE3 contains the field to enable and select the edge detect type for the external wakeup input pins LLWU_P11–LLWU_P8.

**NOTE**

This register is reset on Chip Reset not VLLS and by reset types that trigger Chip Reset not VLLS. It is unaffected by reset types that do not trigger Chip Reset not VLLS. See the Introduction details for more information.
## LLWU_PE3 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| 7–6 WUPE11 | Wakeup Pin Enable For LLWU_P11  
Enables and configures the edge detection for the wakeup pin.  
00 External input pin disabled as wakeup input  
01 External input pin enabled with rising edge detection  
10 External input pin enabled with falling edge detection  
11 External input pin enabled with any change detection |
| 5–4 WUPE10 | Wakeup Pin Enable For LLWU_P10  
Enables and configures the edge detection for the wakeup pin.  
00 External input pin disabled as wakeup input  
01 External input pin enabled with rising edge detection  
10 External input pin enabled with falling edge detection  
11 External input pin enabled with any change detection |
| 3–2 WUPE9 | Wakeup Pin Enable For LLWU_P9  
Enables and configures the edge detection for the wakeup pin.  
00 External input pin disabled as wakeup input  
01 External input pin enabled with rising edge detection  
10 External input pin enabled with falling edge detection  
11 External input pin enabled with any change detection |
| WUPE8 | Wakeup Pin Enable For LLWU_P8  
Enables and configures the edge detection for the wakeup pin.  
00 External input pin disabled as wakeup input  
01 External input pin enabled with rising edge detection  
10 External input pin enabled with falling edge detection  
11 External input pin enabled with any change detection |

### 18.4.4 LLWU Pin Enable 4 register (LLWU_PE4)

LLWU_PE4 contains the field to enable and select the edge detect type for the external wakeup input pins LLWU_P15–LLWU_P12.

**NOTE**  
This register is reset on Chip Reset not VLLS and by reset types that trigger Chip Reset not VLLS. It is unaffected by reset types that do not trigger Chip Reset not VLLS. See the [Introduction](#) details for more information.
LLWU_PE4 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7–6</td>
<td>Wakeup Pin Enable For LLWU_P15</td>
</tr>
<tr>
<td></td>
<td>Enables and configures the edge detection for the wakeup pin.</td>
</tr>
<tr>
<td>00</td>
<td>External input pin disabled as wakeup input</td>
</tr>
<tr>
<td>01</td>
<td>External input pin enabled with rising edge detection</td>
</tr>
<tr>
<td>10</td>
<td>External input pin enabled with falling edge detection</td>
</tr>
<tr>
<td>11</td>
<td>External input pin enabled with any change detection</td>
</tr>
<tr>
<td>5–4</td>
<td>Wakeup Pin Enable For LLWU_P14</td>
</tr>
<tr>
<td></td>
<td>Enables and configures the edge detection for the wakeup pin.</td>
</tr>
<tr>
<td>00</td>
<td>External input pin disabled as wakeup input</td>
</tr>
<tr>
<td>01</td>
<td>External input pin enabled with rising edge detection</td>
</tr>
<tr>
<td>10</td>
<td>External input pin enabled with falling edge detection</td>
</tr>
<tr>
<td>11</td>
<td>External input pin enabled with any change detection</td>
</tr>
<tr>
<td>3–2</td>
<td>Wakeup Pin Enable For LLWU_P13</td>
</tr>
<tr>
<td></td>
<td>Enables and configures the edge detection for the wakeup pin.</td>
</tr>
<tr>
<td>00</td>
<td>External input pin disabled as wakeup input</td>
</tr>
<tr>
<td>01</td>
<td>External input pin enabled with rising edge detection</td>
</tr>
<tr>
<td>10</td>
<td>External input pin enabled with falling edge detection</td>
</tr>
<tr>
<td>11</td>
<td>External input pin enabled with any change detection</td>
</tr>
</tbody>
</table>

18.4.5 LLWU Module Enable register (LLWU_ME)

LLWU_ME contains the bits to enable the internal module flag as a wakeup input source for inputs MWUF7–MWUF0.

**NOTE**

This register is reset on Chip Reset not VLLS and by reset types that trigger Chip Reset not VLLS. It is unaffected by reset.
types that do not trigger Chip Reset not VLLS. See the **Introduction** details for more information.

Address: 4007_C000h base + 4h offset = 4007_C004h

<table>
<thead>
<tr>
<th>Bit</th>
<th>WUME7</th>
<th>WUME6</th>
<th>WUME5</th>
<th>WUME4</th>
<th>WUME3</th>
<th>WUME2</th>
<th>WUME1</th>
<th>WUME0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Write</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

**LLWU_ME field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| 7 WUME7 | Wakeup Module Enable For Module 7  
Enables an internal module as a wakeup source input.  
0 Internal module flag not used as wakeup source  
1 Internal module flag used as wakeup source |
| 6 WUME6 | Wakeup Module Enable For Module 6  
Enables an internal module as a wakeup source input.  
0 Internal module flag not used as wakeup source  
1 Internal module flag used as wakeup source |
| 5 WUME5 | Wakeup Module Enable For Module 5  
Enables an internal module as a wakeup source input.  
0 Internal module flag not used as wakeup source  
1 Internal module flag used as wakeup source |
| 4 WUME4 | Wakeup Module Enable For Module 4  
Enables an internal module as a wakeup source input.  
0 Internal module flag not used as wakeup source  
1 Internal module flag used as wakeup source |
| 3 WUME3 | Wakeup Module Enable For Module 3  
Enables an internal module as a wakeup source input.  
0 Internal module flag not used as wakeup source  
1 Internal module flag used as wakeup source |
| 2 WUME2 | Wakeup Module Enable For Module 2  
Enables an internal module as a wakeup source input.  
0 Internal module flag not used as wakeup source  
1 Internal module flag used as wakeup source |
| 1 WUME1 | Wakeup Module Enable For Module 1  
Enables an internal module as a wakeup source input.  
0 Internal module flag not used as wakeup source  
1 Internal module flag used as wakeup source |

*Table continues on the next page...*
LLWU_ME field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 WUME0</td>
<td>Wakeup Module Enable For Module 0</td>
</tr>
<tr>
<td>Enables an internal module as a wakeup source input.</td>
<td></td>
</tr>
<tr>
<td>0 Internal module flag not used as wakeup source</td>
<td></td>
</tr>
<tr>
<td>1 Internal module flag used as wakeup source</td>
<td></td>
</tr>
</tbody>
</table>

18.4.6 LLWU Flag 1 register (LLWU_F1)

LLWU_F1 contains the wakeup flags indicating which wakeup source caused the MCU to exit LLS or VLLS mode. For LLS, this is the source causing the CPU interrupt flow. For VLLS, this is the source causing the MCU reset flow.

The external wakeup flags are read-only and clearing a flag is accomplished by a write of a 1 to the corresponding WUFx bit. The wakeup flag (WUFx), if set, will remain set if the associated WUPEx bit is cleared.

**NOTE**

This register is reset on Chip Reset not VLLS and by reset types that trigger Chip Reset not VLLS. It is unaffected by reset types that do not trigger Chip Reset not VLLS. See the Introduction details for more information.

Address: 4007_C000h base + 5h offset = 4007_C005h

<table>
<thead>
<tr>
<th>Bit</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read</td>
<td>WUF7</td>
<td>WUF6</td>
<td>WUF5</td>
<td>WUF4</td>
<td>WUF3</td>
<td>WUF2</td>
<td>WUF1</td>
<td>WUF0</td>
</tr>
<tr>
<td>Write</td>
<td>w1c</td>
<td>w1c</td>
<td>w1c</td>
<td>w1c</td>
<td>w1c</td>
<td>w1c</td>
<td>w1c</td>
<td>w1c</td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

LLWU_F1 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7 WUF7</td>
<td>Wakeup Flag For LLWU_P7</td>
</tr>
<tr>
<td>Indicates that an enabled external wakeup pin was a source of exiting a low-leakage power mode. To clear the flag, write a 1 to WUF7.</td>
<td></td>
</tr>
<tr>
<td>0 LLWU_P7 input was not a wakeup source</td>
<td></td>
</tr>
<tr>
<td>1 LLWU_P7 input was a wakeup source</td>
<td></td>
</tr>
<tr>
<td>6 WUF6</td>
<td>Wakeup Flag For LLWU_P6</td>
</tr>
<tr>
<td>Indicates that an enabled external wakeup pin was a source of exiting a low-leakage power mode. To clear the flag, write a 1 to WUF6.</td>
<td></td>
</tr>
</tbody>
</table>

Table continues on the next page...
## LLWU_F1 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>5</td>
<td>WUF5</td>
</tr>
<tr>
<td></td>
<td>Wakeup Flag For LLWU_P5</td>
</tr>
<tr>
<td></td>
<td>Indicates that an enabled external wakeup pin was a source of exiting a low-leakage power mode. To clear the flag, write a 1 to WUF5.</td>
</tr>
<tr>
<td>0</td>
<td>LLWU_P5 input was not a wakeup source</td>
</tr>
<tr>
<td>1</td>
<td>LLWU_P5 input was a wakeup source</td>
</tr>
<tr>
<td>4</td>
<td>WUF4</td>
</tr>
<tr>
<td></td>
<td>Wakeup Flag For LLWU_P4</td>
</tr>
<tr>
<td></td>
<td>Indicates that an enabled external wake-up pin was a source of exiting a low-leakage power mode. To clear the flag, write a 1 to WUF4.</td>
</tr>
<tr>
<td>0</td>
<td>LLWU_P4 input was not a wake-up source</td>
</tr>
<tr>
<td>1</td>
<td>LLWU_P4 input was a wake-up source</td>
</tr>
<tr>
<td>3</td>
<td>WUF3</td>
</tr>
<tr>
<td></td>
<td>Wakeup Flag For LLWU_P3</td>
</tr>
<tr>
<td></td>
<td>Indicates that an enabled external wakeup pin was a source of exiting a low-leakage power mode. To clear the flag, write a 1 to WUF3.</td>
</tr>
<tr>
<td>0</td>
<td>LLWU_P3 input was not a wake-up source</td>
</tr>
<tr>
<td>1</td>
<td>LLWU_P3 input was a wake-up source</td>
</tr>
<tr>
<td>2</td>
<td>WUF2</td>
</tr>
<tr>
<td></td>
<td>Wakeup Flag For LLWU_P2</td>
</tr>
<tr>
<td></td>
<td>Indicates that an enabled external wakeup pin was a source of exiting a low-leakage power mode. To clear the flag, write a 1 to WUF2.</td>
</tr>
<tr>
<td>0</td>
<td>LLWU_P2 input was not a wake-up source</td>
</tr>
<tr>
<td>1</td>
<td>LLWU_P2 input was a wake-up source</td>
</tr>
<tr>
<td>1</td>
<td>WUF1</td>
</tr>
<tr>
<td></td>
<td>Wakeup Flag For LLWU_P1</td>
</tr>
<tr>
<td></td>
<td>Indicates that an enabled external wakeup pin was a source of exiting a low-leakage power mode. To clear the flag, write a 1 to WUF1.</td>
</tr>
<tr>
<td>0</td>
<td>LLWU_P1 input was not a wake-up source</td>
</tr>
<tr>
<td>1</td>
<td>LLWU_P1 input was a wake-up source</td>
</tr>
<tr>
<td>0</td>
<td>WUF0</td>
</tr>
<tr>
<td></td>
<td>Wakeup Flag For LLWU_P0</td>
</tr>
<tr>
<td></td>
<td>Indicates that an enabled external wake-up pin was a source of exiting a low-leakage power mode. To clear the flag, write a 1 to WUF0.</td>
</tr>
<tr>
<td>0</td>
<td>LLWU_P0 input was not a wake-up source</td>
</tr>
<tr>
<td>1</td>
<td>LLWU_P0 input was a wake-up source</td>
</tr>
</tbody>
</table>
18.4.7 LLWU Flag 2 register (LLWU_F2)

LLWU_F2 contains the wakeup flags indicating which wakeup source caused the MCU to exit LLS or VLLS mode. For LLS, this is the source causing the CPU interrupt flow. For VLLS, this is the source causing the MCU reset flow.

The external wakeup flags are read-only and clearing a flag is accomplished by a write of a 1 to the corresponding WUFx bit. The wakeup flag (WUFx), if set, will remain set if the associated WUPEx bit is cleared.

**NOTE**

This register is reset on Chip Reset not VLLS and by reset types that trigger Chip Reset not VLLS. It is unaffected by reset types that do not trigger Chip Reset not VLLS. See the **Introduction** details for more information.

Address: 4007_C000h base + 6h offset = 4007_C006h

<table>
<thead>
<tr>
<th>Bit</th>
<th>WUF15</th>
<th>WUF14</th>
<th>WUF13</th>
<th>WUF12</th>
<th>WUF11</th>
<th>WUF10</th>
<th>WUF9</th>
<th>WUF8</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read</td>
<td>w1c</td>
<td>w1c</td>
<td>w1c</td>
<td>w1c</td>
<td>w1c</td>
<td>w1c</td>
<td>w1c</td>
<td>w1c</td>
</tr>
<tr>
<td>Write</td>
<td>000</td>
<td>000</td>
<td>000</td>
<td>000</td>
<td>000</td>
<td>000</td>
<td>000</td>
<td>000</td>
</tr>
<tr>
<td>Reset</td>
<td>000</td>
<td>000</td>
<td>000</td>
<td>000</td>
<td>000</td>
<td>000</td>
<td>000</td>
<td>000</td>
</tr>
</tbody>
</table>

**LLWU_F2 field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>WUF15</td>
</tr>
<tr>
<td></td>
<td>Wakeup Flag For LLWU_P15</td>
</tr>
<tr>
<td></td>
<td>Indicates that an enabled external wakeup pin was a source of exiting a low-leakage power mode. To clear the flag, write a 1 to WUF15.</td>
</tr>
<tr>
<td>0</td>
<td>LLWU_P15 input was not a wakeup source</td>
</tr>
<tr>
<td>1</td>
<td>LLWU_P15 input was a wakeup source</td>
</tr>
<tr>
<td>6</td>
<td>WUF14</td>
</tr>
<tr>
<td></td>
<td>Wakeup Flag For LLWU_P14</td>
</tr>
<tr>
<td></td>
<td>Indicates that an enabled external wakeup pin was a source of exiting a low-leakage power mode. To clear the flag, write a 1 to WUF14.</td>
</tr>
<tr>
<td>0</td>
<td>LLWU_P14 input was not a wakeup source</td>
</tr>
<tr>
<td>1</td>
<td>LLWU_P14 input was a wakeup source</td>
</tr>
<tr>
<td>5</td>
<td>WUF13</td>
</tr>
<tr>
<td></td>
<td>Wakeup Flag For LLWU_P13</td>
</tr>
<tr>
<td></td>
<td>Indicates that an enabled external wakeup pin was a source of exiting a low-leakage power mode. To clear the flag, write a 1 to WUF13.</td>
</tr>
<tr>
<td>0</td>
<td>LLWU_P13 input was not a wakeup source</td>
</tr>
<tr>
<td>1</td>
<td>LLWU_P13 input was a wakeup source</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
### LLWU_F2 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| 4 WUF12 | Wakeup Flag For LLWU_P12  
Indicates that an enabled external wakeup pin was a source of exiting a low-leakage power mode. To clear the flag, write a 1 to WUF12.  
0 LLWU_P12 input was not a wakeup source  
1 LLWU_P12 input was a wakeup source |
| 3 WUF11 | Wakeup Flag For LLWU_P11  
Indicates that an enabled external wakeup pin was a source of exiting a low-leakage power mode. To clear the flag, write a 1 to WUF11.  
0 LLWU_P11 input was not a wakeup source  
1 LLWU_P11 input was a wakeup source |
| 2 WUF10 | Wakeup Flag For LLWU_P10  
Indicates that an enabled external wakeup pin was a source of exiting a low-leakage power mode. To clear the flag, write a 1 to WUF10.  
0 LLWU_P10 input was not a wakeup source  
1 LLWU_P10 input was a wakeup source |
| 1 WUF9 | Wakeup Flag For LLWU_P9  
Indicates that an enabled external wakeup pin was a source of exiting a low-leakage power mode. To clear the flag, write a 1 to WUF9.  
0 LLWU_P9 input was not a wakeup source  
1 LLWU_P9 input was a wakeup source |
| 0 WUF8 | Wakeup Flag For LLWU_P8  
Indicates that an enabled external wakeup pin was a source of exiting a low-leakage power mode. To clear the flag, write a 1 to WUF8.  
0 LLWU_P8 input was not a wakeup source  
1 LLWU_P8 input was a wakeup source |

### 18.4.8 LLWU Flag 3 register (LLWU_F3)

LLWU_F3 contains the wakeup flags indicating which internal wakeup source caused the MCU to exit LLS or VLLS mode. For LLS, this is the source causing the CPU interrupt flow. For VLLS, this is the source causing the MCU reset flow.

For internal peripherals that are capable of running in a low-leakage power mode, such as a real time clock module or CMP module, the flag from the associated peripheral is accessible as the MWUFx bit. The flag will need to be cleared in the peripheral instead of writing a 1 to the MWUFx bit.
NOTE

This register is reset on Chip Reset not VLLS and by reset types that trigger Chip Reset not VLLS. It is unaffected by reset types that do not trigger Chip Reset not VLLS. See the Introduction details for more information.

Address: 4007_C000h base + 7h offset = 4007_C007h

### LLWU_F3 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| 7 MWUF7 | Wakeup flag For module 7  
Indicates that an enabled internal peripheral was a source of exiting a low-leakage power mode. To clear the flag, follow the internal peripheral flag clearing mechanism.  
0 Module 7 input was not a wakeup source  
1 Module 7 input was a wakeup source |
| 6 MWUF6 | Wakeup flag For module 6  
Indicates that an enabled internal peripheral was a source of exiting a low-leakage power mode. To clear the flag, follow the internal peripheral flag clearing mechanism.  
0 Module 6 input was not a wakeup source  
1 Module 6 input was a wakeup source |
| 5 MWUF5 | Wakeup flag For module 5  
Indicates that an enabled internal peripheral was a source of exiting a low-leakage power mode. To clear the flag, follow the internal peripheral flag clearing mechanism.  
0 Module 5 input was not a wakeup source  
1 Module 5 input was a wakeup source |
| 4 MWUF4 | Wakeup flag For module 4  
Indicates that an enabled internal peripheral was a source of exiting a low-leakage power mode. To clear the flag, follow the internal peripheral flag clearing mechanism.  
0 Module 4 input was not a wakeup source  
1 Module 4 input was a wakeup source |
| 3 MWUF3 | Wakeup flag For module 3  
Indicates that an enabled internal peripheral was a source of exiting a low-leakage power mode. To clear the flag, follow the internal peripheral flag clearing mechanism.  
0 Module 3 input was not a wakeup source  
1 Module 3 input was a wakeup source |
| 2 MWUF2 | Wakeup flag For module 2  
Indicates that an enabled internal peripheral was a source of exiting a low-leakage power mode. To clear the flag, follow the internal peripheral flag clearing mechanism.  
0 Module 2 input was not a wakeup source  
1 Module 2 input was a wakeup source |

Table continues on the next page...
LLWU_F3 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Indicates that an enabled internal peripheral was a source of exiting a low-leakage power mode. To clear the flag, follow the internal peripheral flag clearing mechanism.</td>
</tr>
<tr>
<td>0</td>
<td>Module 2 input was not a wakeup source</td>
</tr>
<tr>
<td>1</td>
<td>Module 2 input was a wakeup source</td>
</tr>
<tr>
<td>1</td>
<td>Module 1 input was a wakeup source</td>
</tr>
<tr>
<td>0</td>
<td>Module 1 input was not a wakeup source</td>
</tr>
<tr>
<td>0</td>
<td>Module 0 input was not a wakeup source</td>
</tr>
<tr>
<td>1</td>
<td>Module 0 input was a wakeup source</td>
</tr>
</tbody>
</table>

18.4.9 LLWU Pin Filter 1 register (LLWU_FILT1)

LLWU_FILT1 is a control and status register that is used to enable/disable the digital filter 1 features for an external pin.

**NOTE**

This register is reset on Chip Reset not VLLS and by reset types that trigger Chip Reset not VLLS. It is unaffected by reset types that do not trigger Chip Reset not VLLS. See the Introduction details for more information.

Address: 4007_C000h base + 8h offset = 4007_C008h

<table>
<thead>
<tr>
<th>Bit</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read</td>
<td>FILTF</td>
<td>FILTE</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Write</td>
<td>w1c</td>
<td>FILTF</td>
<td>FILTE</td>
<td>FILTSEL</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

LLWU_FILT1 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>Filter Detect Flag</td>
</tr>
<tr>
<td>FILTF</td>
<td>Indicates that the filtered external wakeup pin, selected by FILTSEL, was a source of exiting a low-leakage power mode. To clear the flag write a one to FILTF.</td>
</tr>
</tbody>
</table>

Table continues on the next page...
### LLWU_FILT1 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Pin Filter 1 was not a wakeup source</td>
</tr>
<tr>
<td>1</td>
<td>Pin Filter 1 was a wakeup source</td>
</tr>
<tr>
<td>6–5</td>
<td>Digital Filter On External Pin</td>
</tr>
<tr>
<td></td>
<td>Controls the digital filter options for the external pin detect.</td>
</tr>
<tr>
<td>00</td>
<td>Filter disabled</td>
</tr>
<tr>
<td>01</td>
<td>Filter posedge detect enabled</td>
</tr>
<tr>
<td>10</td>
<td>Filter negedge detect enabled</td>
</tr>
<tr>
<td>11</td>
<td>Filter any edge detect enabled</td>
</tr>
<tr>
<td>4</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>FILTSEL</td>
<td>Filter Pin Select</td>
</tr>
<tr>
<td></td>
<td>Selects 1 out of the 16 wakeup pins to be muxed into the filter.</td>
</tr>
<tr>
<td>0000</td>
<td>Select LLWU_P0 for filter</td>
</tr>
<tr>
<td></td>
<td>...</td>
</tr>
<tr>
<td>1111</td>
<td>Select LLWU_P15 for filter</td>
</tr>
</tbody>
</table>

### 18.4.10 LLWU Pin Filter 2 register (LLWU_FILT2)

LLWU_FILT2 is a control and status register that is used to enable/disable the digital filter 2 features for an external pin.

**NOTE**

This register is reset on Chip Reset not VLLS and by reset types that trigger Chip Reset not VLLS. It is unaffected by reset types that do not trigger Chip Reset not VLLS. See the Introduction details for more information.

Address: 4007_C000h base + 9h offset = 4007_C009h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>FILTF</td>
<td>w1c</td>
<td>0</td>
</tr>
<tr>
<td>6–5</td>
<td>FILTE</td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>0</td>
<td></td>
<td>FILTSEL</td>
</tr>
<tr>
<td>3–0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

### LLWU_FILT2 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>Filter Detect Flag</td>
</tr>
<tr>
<td></td>
<td>Indicates that the filtered external wakeup pin, selected by FILTSEL, was a source of exiting a low-leakage power mode. To clear the flag write a one to FILTF.</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
### LLWU_FILT2 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Pin Filter 2 was not a wakeup source</td>
</tr>
<tr>
<td>1</td>
<td>Pin Filter 2 was a wakeup source</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>6–5 FILTE</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Digital Filter On External Pin</td>
<td></td>
</tr>
<tr>
<td>Controls the digital filter options for the external pin detect.</td>
<td></td>
</tr>
<tr>
<td>00</td>
<td>Filter disabled</td>
</tr>
<tr>
<td>01</td>
<td>Filter posedge detect enabled</td>
</tr>
<tr>
<td>10</td>
<td>Filter negedge detect enabled</td>
</tr>
<tr>
<td>11</td>
<td>Filter any edge detect enabled</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>4 Reserved</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>This field is reserved.</td>
<td></td>
</tr>
<tr>
<td>This read-only field is reserved and always has the value 0.</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>FILTSEL</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Filter Pin Select</td>
<td></td>
</tr>
<tr>
<td>Selects 1 out of the 16 wakeup pins to be muxed into the filter.</td>
<td></td>
</tr>
<tr>
<td>0000</td>
<td>Select LLWU_P0 for filter</td>
</tr>
<tr>
<td>...</td>
<td>...</td>
</tr>
<tr>
<td>1111</td>
<td>Select LLWU_P15 for filter</td>
</tr>
</tbody>
</table>

### 18.5 Functional description

This low-leakage wakeup unit (LLWU) module allows internal peripherals and external input pins as a source of wakeup from low-leakage modes.

It is operational only in LLS and VLLSx modes.

The LLWU module contains pin enables for each external pin and internal module. For each external pin, the user can disable or select the edge type for the wakeup with the following options:

- Falling-edge
- Rising-edge
- Either-edge

When an external pin is enabled as a wakeup source, the pin must be configured as an input pin.

The LLWU implements optional 3-cycle glitch filters, based on the LPO clock. A detected external pin is required to remain asserted until the enabled glitch filter times out. Additional latency of up to 2 cycles is due to synchronization, which results in a total of up to 5 cycles of delay before the detect circuit alerts the system to the wakeup or reset event when the filter function is enabled. Two wakeup detect filters are available for selected external pins. Glitch filtering is not provided on the internal modules.
For internal module interrupts, the WUMEx bit enables the associated module interrupt as a wake up source.

### 18.5.1 LLS mode

Wakeup events triggered from either an external pin input or an internal module interrupt, result in a CPU interrupt flow to begin user code execution.

### 18.5.2 VLLS modes

For any wake up from VLLS, recovery is always via a reset flow and RCM_SRS[WAKEUP] is set indicating the low-leakage mode was active. State retention data is lost and I/O will be restored after PMC_REGSC[ACKISO] has been written.

A VLLS exit event due to \( \text{RESET} \) pin assertion causes an exit via a system reset. State retention data is lost and the I/O states immediately return to their reset state. The RCM_SRS[WAKEUP] and RCM_SRS[PIN] bits are set and the system executes a reset flow before CPU operation begins with a reset vector fetch.

### 18.5.3 Initialization

For an enabled peripheral wake up input, the peripheral flag must be cleared by software before entering LLS or VLLSx mode to avoid an immediate exit from the mode.

Flags associated with external input pins, filtered and unfiltered, must also be cleared by software prior to entry to LLS or VLLSx mode.

After enabling an external pin filter or changing the source pin, wait at least five LPO clock cycles before entering LLS or VLLSx mode to allow the filter to initialize.

**NOTE**

After recovering from a VLLS mode, user must restore chip configuration before clearing PMC_REGSC[ACKISO]. In particular, pin configuration for enabled LLWU wake-up pins must be restored to avoid any LLWU flag from being falsely set when PMC_REGSC[ACKISO] is cleared.

The signal selected as a wake-up source pin must be a digital pin, as selected in the pin mux control.
Chapter 19
Direct Memory Access Multiplexer (DMAMUX)

19.1 Chip-specific DMAMUX information

19.1.1 DMA MUX Request Sources

This device includes a DMA request mux that allows up to 63 DMA request signals to be mapped to any of the 4 DMA channels. Because of the mux there is no hard correlation between any of the DMA request sources and a specific DMA channel. Some of the modules support Asynchronous DMA operation as indicated by the last column in the following DMA source assignment table.

Table 19-1. DMA request sources - MUX 0

<table>
<thead>
<tr>
<th>Source number</th>
<th>Source module</th>
<th>Source description</th>
<th>Async DMA capable</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>—</td>
<td>Channel disabled(^1)</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>Reserved</td>
<td>Not used</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>LPUART0</td>
<td>Receive</td>
<td>Yes</td>
</tr>
<tr>
<td>3</td>
<td>LPUART0</td>
<td>Transmit</td>
<td>Yes</td>
</tr>
<tr>
<td>4</td>
<td>LPUART1</td>
<td>Receive</td>
<td>Yes</td>
</tr>
<tr>
<td>5</td>
<td>LPUART1</td>
<td>Transmit</td>
<td>Yes</td>
</tr>
<tr>
<td>6</td>
<td>UART2</td>
<td>Receive</td>
<td></td>
</tr>
<tr>
<td>7</td>
<td>UART2</td>
<td>Transmit</td>
<td></td>
</tr>
<tr>
<td>8</td>
<td>Reserved</td>
<td>—</td>
<td></td>
</tr>
<tr>
<td>9</td>
<td>Reserved</td>
<td>—</td>
<td></td>
</tr>
<tr>
<td>10</td>
<td>Flex_IO</td>
<td>FlexIO_Ch0</td>
<td>Yes</td>
</tr>
<tr>
<td>11</td>
<td>Flex_IO</td>
<td>FlexIO_Ch1</td>
<td>Yes</td>
</tr>
<tr>
<td>12</td>
<td>Flex_IO</td>
<td>FlexIO_Ch2</td>
<td>Yes</td>
</tr>
<tr>
<td>13</td>
<td>Flex_IO</td>
<td>FlexIO_Ch3</td>
<td>Yes</td>
</tr>
<tr>
<td>14</td>
<td>Reserved</td>
<td>—</td>
<td></td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
Table 19-1. DMA request sources - MUX 0 (continued)

<table>
<thead>
<tr>
<th>Source number</th>
<th>Source module</th>
<th>Source description</th>
<th>Async DMA capable</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>Reserved</td>
<td>—</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td>SPI0</td>
<td>Receive</td>
<td></td>
</tr>
<tr>
<td>17</td>
<td>SPI0</td>
<td>Transmit</td>
<td></td>
</tr>
<tr>
<td>18</td>
<td>SPI1</td>
<td>Receive</td>
<td></td>
</tr>
<tr>
<td>19</td>
<td>SPI1</td>
<td>Transmit</td>
<td></td>
</tr>
<tr>
<td>20</td>
<td>Reserved</td>
<td>—</td>
<td></td>
</tr>
<tr>
<td>21</td>
<td>Reserved</td>
<td>—</td>
<td></td>
</tr>
<tr>
<td>22</td>
<td>I²C0</td>
<td>—</td>
<td></td>
</tr>
<tr>
<td>23</td>
<td>I²C1</td>
<td>—</td>
<td></td>
</tr>
<tr>
<td>24</td>
<td>TPM0</td>
<td>Channel 0</td>
<td>Yes</td>
</tr>
<tr>
<td>25</td>
<td>TPM0</td>
<td>Channel 1</td>
<td>Yes</td>
</tr>
<tr>
<td>26</td>
<td>TPM0</td>
<td>Channel 2</td>
<td>Yes</td>
</tr>
<tr>
<td>27</td>
<td>TPM0</td>
<td>Channel 3</td>
<td>Yes</td>
</tr>
<tr>
<td>28</td>
<td>TPM0</td>
<td>Channel 4</td>
<td>Yes</td>
</tr>
<tr>
<td>29</td>
<td>TPM0</td>
<td>Channel 5</td>
<td>Yes</td>
</tr>
<tr>
<td>30</td>
<td>Reserved</td>
<td>—</td>
<td></td>
</tr>
<tr>
<td>31</td>
<td>Reserved</td>
<td>—</td>
<td></td>
</tr>
<tr>
<td>32</td>
<td>TPM1</td>
<td>Channel 0</td>
<td>Yes</td>
</tr>
<tr>
<td>33</td>
<td>TPM1</td>
<td>Channel 1</td>
<td>Yes</td>
</tr>
<tr>
<td>34</td>
<td>TPM2</td>
<td>Channel 0</td>
<td>Yes</td>
</tr>
<tr>
<td>35</td>
<td>TPM2</td>
<td>Channel 1</td>
<td>Yes</td>
</tr>
<tr>
<td>36</td>
<td>Reserved</td>
<td>—</td>
<td></td>
</tr>
<tr>
<td>37</td>
<td>Reserved</td>
<td>—</td>
<td></td>
</tr>
<tr>
<td>38</td>
<td>Reserved</td>
<td>—</td>
<td></td>
</tr>
<tr>
<td>39</td>
<td>Reserved</td>
<td>—</td>
<td></td>
</tr>
<tr>
<td>40</td>
<td>ADC0</td>
<td>—</td>
<td>Yes</td>
</tr>
<tr>
<td>41</td>
<td>Reserved</td>
<td>—</td>
<td></td>
</tr>
<tr>
<td>42</td>
<td>CMP0</td>
<td>—</td>
<td>Yes</td>
</tr>
<tr>
<td>43</td>
<td>Reserved</td>
<td>—</td>
<td></td>
</tr>
<tr>
<td>44</td>
<td>Reserved</td>
<td>—</td>
<td></td>
</tr>
<tr>
<td>45</td>
<td>Reserved</td>
<td>—</td>
<td></td>
</tr>
<tr>
<td>46</td>
<td>Reserved</td>
<td>—</td>
<td></td>
</tr>
<tr>
<td>47</td>
<td>Reserved</td>
<td>—</td>
<td></td>
</tr>
<tr>
<td>48</td>
<td>Reserved</td>
<td>—</td>
<td></td>
</tr>
<tr>
<td>49</td>
<td>Port control module</td>
<td>Port A</td>
<td>Yes</td>
</tr>
<tr>
<td>50</td>
<td>Port control module</td>
<td>Port B</td>
<td>Yes</td>
</tr>
<tr>
<td>51</td>
<td>Port control module</td>
<td>Port C</td>
<td>Yes</td>
</tr>
<tr>
<td>52</td>
<td>Port control module</td>
<td>Port D</td>
<td>Yes</td>
</tr>
<tr>
<td>53</td>
<td>Port control module</td>
<td>Port E</td>
<td>Yes</td>
</tr>
</tbody>
</table>

Table continues on the next page...
Table 19-1. DMA request sources - MUX 0 (continued)

<table>
<thead>
<tr>
<th>Source number</th>
<th>Source module</th>
<th>Source description</th>
<th>Async DMA capable</th>
</tr>
</thead>
<tbody>
<tr>
<td>54</td>
<td>TPM0</td>
<td>Overflow</td>
<td>Yes</td>
</tr>
<tr>
<td>55</td>
<td>TPM1</td>
<td>Overflow</td>
<td>Yes</td>
</tr>
<tr>
<td>56</td>
<td>TPM2</td>
<td>Overflow</td>
<td>Yes</td>
</tr>
<tr>
<td>57</td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
<tr>
<td>58</td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
<tr>
<td>59</td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
<tr>
<td>60</td>
<td>DMA MUX</td>
<td>Always enabled</td>
<td></td>
</tr>
<tr>
<td>61</td>
<td>DMA MUX</td>
<td>Always enabled</td>
<td></td>
</tr>
<tr>
<td>62</td>
<td>DMA MUX</td>
<td>Always enabled</td>
<td></td>
</tr>
<tr>
<td>63</td>
<td>DMA MUX</td>
<td>Always enabled</td>
<td></td>
</tr>
</tbody>
</table>

1. Configuring a DMA channel to select source 0 or any of the reserved sources disables that DMA channel.

19.1.2 DMA transfers via PIT trigger

The PIT module can trigger a DMA transfer on the first two DMA channels. The assignments are detailed at PIT/DMA periodic trigger assignments.

19.2 Introduction

19.2.1 Overview

The Direct Memory Access Multiplexer (DMAMUX) routes DMA sources, called slots, to any of the four DMA channels. This process is illustrated in the following figure.
19.2.2 Features

The DMAMUX module provides these features:

- Up to 63 peripheral slots and up to four always-on slots can be routed to four channels.
- Four independently selectable DMA channel routers.
  - The first two channels additionally provide a trigger functionality.
- Each channel router can be assigned to one of the possible peripheral DMA slots or to one of the always-on slots.

19.2.3 Modes of operation

The following operating modes are available:

- Disabled mode
In this mode, the DMA channel is disabled. Because disabling and enabling of DMA channels is done primarily via the DMA configuration registers, this mode is used mainly as the reset state for a DMA channel in the DMA channel MUX. It may also be used to temporarily suspend a DMA channel while reconfiguration of the system takes place, for example, changing the period of a DMA trigger.

- Normal mode
  In this mode, a DMA source is routed directly to the specified DMA channel. The operation of the DMAMUX in this mode is completely transparent to the system.

- Periodic Trigger mode
  In this mode, a DMA source may only request a DMA transfer, such as when a transmit buffer becomes empty or a receive buffer becomes full, periodically. Configuration of the period is done in the registers of the periodic interrupt timer (PIT). This mode is available only for channels 0–1.

19.3 External signal description
The DMAMUX has no external pins.

19.4 Memory map/register definition
This section provides a detailed description of all memory-mapped registers in the DMAMUX.

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4002_1000</td>
<td>Channel Configuration register (DMAMUX0_CHCFG0)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>19.4.1/277</td>
</tr>
<tr>
<td>4002_1001</td>
<td>Channel Configuration register (DMAMUX0_CHCFG1)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>19.4.1/277</td>
</tr>
<tr>
<td>4002_1002</td>
<td>Channel Configuration register (DMAMUX0_CHCFG2)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>19.4.1/277</td>
</tr>
<tr>
<td>4002_1003</td>
<td>Channel Configuration register (DMAMUX0_CHCFG3)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>19.4.1/277</td>
</tr>
</tbody>
</table>

19.4.1 Channel Configuration register (DMAMUXx_CHCFGn)
Each of the DMA channels can be independently enabled/disabled and associated with one of the DMA slots (peripheral slots or always-on slots) in the system.
NOTE

Setting multiple CHCFG registers with the same source value will result in unpredictable behavior. This is true, even if a channel is disabled (ENBL==0).

Before changing the trigger or source settings, a DMA channel must be disabled via CHCFGn[ENBL].

Address: 4002_1000h base + 0h offset + (1d × i), where i=0d to 3d

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>ENBL</td>
<td>0</td>
<td>DMA Channel Enable</td>
</tr>
<tr>
<td>6</td>
<td>TRIG</td>
<td>0</td>
<td>DMA Channel Trigger Enable</td>
</tr>
<tr>
<td>5</td>
<td>SOURCE</td>
<td>0</td>
<td>DMA Channel Source (Slot)</td>
</tr>
</tbody>
</table>

Table: DMAMUXx_CHCFGn field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7 ENBL</td>
<td>DMA Channel Enable</td>
</tr>
<tr>
<td>0 DMA channel is disabled. This mode is primarily used during configuration of the DMAMux. The DMA has separate channel enables/disables, which should be used to disable or reconfigure a DMA channel.</td>
<td></td>
</tr>
<tr>
<td>1 DMA channel is enabled</td>
<td></td>
</tr>
<tr>
<td>6 TRIG</td>
<td>DMA Channel Trigger Enable</td>
</tr>
<tr>
<td>0 Triggering is disabled. If triggering is disabled and ENBL is set, the DMA Channel will simply route the specified source to the DMA channel. (Normal mode)</td>
<td></td>
</tr>
<tr>
<td>1 Triggering is enabled. If triggering is enabled and ENBL is set, the DMAMUX is in Periodic Trigger mode.</td>
<td></td>
</tr>
<tr>
<td>SOURCE</td>
<td>DMA Channel Source (Slot)</td>
</tr>
<tr>
<td>Specifies which DMA source, if any, is routed to a particular DMA channel. See the chip-specific DMAMUX information for details about the peripherals and their slot numbers.</td>
<td></td>
</tr>
</tbody>
</table>

19.5 Functional description

The primary purpose of the DMAMUX is to provide flexibility in the system's use of the available DMA channels.

As such, configuration of the DMAMUX is intended to be a static procedure done during execution of the system boot code. However, if the procedure outlined in Enabling and configuring sources is followed, the configuration of the DMAMUX may be changed during the normal operation of the system.
Functionally, the DMAMUX channels may be divided into two classes:

- Channels that implement the normal routing functionality plus periodic triggering capability
- Channels that implement only the normal routing functionality

**19.5.1 DMA channels with periodic triggering capability**

Besides the normal routing functionality, the first 2 channels of the DMAMUX provide a special periodic triggering capability that can be used to provide an automatic mechanism to transmit bytes, frames, or packets at fixed intervals without the need for processor intervention. The trigger is generated by the periodic interrupt timer (PIT); as such, the configuration of the periodic triggering interval is done via configuration registers in the PIT. See the section on periodic interrupt timer for more information on this topic.

**Note**

Because of the dynamic nature of the system (due to DMA channel priorities, bus arbitration, interrupt service routine lengths, etc.), the number of clock cycles between a trigger and the actual DMA transfer cannot be guaranteed.
The DMA channel triggering capability allows the system to schedule regular DMA transfers, usually on the transmit side of certain peripherals, without the intervention of the processor. This trigger works by gating the request from the peripheral to the DMA until a trigger event has been seen. This is illustrated in the following figure.

After the DMA request has been serviced, the peripheral will negate its request, effectively resetting the gating mechanism until the peripheral reasserts its request and the next trigger event is seen. This means that if a trigger is seen, but the peripheral is not requesting a transfer, then that trigger will be ignored. This situation is illustrated in the following figure.
This triggering capability may be used with any peripheral that supports DMA transfers, and is most useful for two types of situations:

- Periodically polling external devices on a particular bus

  As an example, the transmit side of an SPI is assigned to a DMA channel with a trigger, as described above. After it has been set up, the SPI will request DMA transfers, presumably from memory, as long as its transmit buffer is empty. By using a trigger on this channel, the SPI transfers can be automatically performed every 5 μs (as an example). On the receive side of the SPI, the SPI and DMA can be configured to transfer receive data into memory, effectively implementing a method to periodically read data from external devices and transfer the results into memory without processor intervention.

- Using the GPIO ports to drive or sample waveforms

  By configuring the DMA to transfer data to one or more GPIO ports, it is possible to create complex waveforms using tabular data stored in on-chip memory. Conversely, using the DMA to periodically transfer data from one or more GPIO ports, it is possible to sample complex waveforms and store the results in tabular form in on-chip memory.

A more detailed description of the capability of each trigger, including resolution, range of values, and so on, may be found in the periodic interrupt timer section.

### 19.5.2 DMA channels with no triggering capability

The other channels of the DMAMUX provide the normal routing functionality as described in Modes of operation.
19.5.3  Always-enabled DMA sources

In addition to the peripherals that can be used as DMA sources, there are four additional DMA sources that are always enabled. Unlike the peripheral DMA sources, where the peripheral controls the flow of data during DMA transfers, the sources that are always enabled provide no such "throttling" of the data transfers. These sources are most useful in the following cases:

- Performing DMA transfers to/from GPIO—Moving data from/to one or more GPIO pins, either unthrottled (that is, as fast as possible), or periodically (using the DMA triggering capability).

- Performing DMA transfers from memory to memory—Moving data from memory to memory, typically as fast as possible, sometimes with software activation.

- Performing DMA transfers from memory to the external bus, or vice-versa—Similar to memory to memory transfers, this is typically done as quickly as possible.

- Any DMA transfer that requires software activation—Any DMA transfer that should be explicitly started by software.

In cases where software should initiate the start of a DMA transfer, an always-enabled DMA source can be used to provide maximum flexibility. When activating a DMA channel via software, subsequent executions of the minor loop require that a new start event be sent. This can either be a new software activation, or a transfer request from the DMA channel MUX. The options for doing this are:

- Transfer all data in a single minor loop.

  By configuring the DMA to transfer all of the data in a single minor loop (that is, major loop counter = 1), no reactivation of the channel is necessary. The disadvantage to this option is the reduced granularity in determining the load that the DMA transfer will impose on the system. For this option, the DMA channel must be disabled in the DMA channel MUX.

- Use explicit software reactivation.

  In this option, the DMA is configured to transfer the data using both minor and major loops, but the processor is required to reactivate the channel by writing to the DMA registers after every minor loop. For this option, the DMA channel must be disabled in the DMA channel MUX.

- Use an always-enabled DMA source.
In this option, the DMA is configured to transfer the data using both minor and major loops, and the DMA channel MUX does the channel reactivation. For this option, the DMA channel should be enabled and pointing to an "always enabled" source. Note that the reactivation of the channel can be continuous (DMA triggering is disabled) or can use the DMA triggering capability. In this manner, it is possible to execute periodic transfers of packets of data from one source to another, without processor intervention.

19.6 Initialization/application information

This section provides instructions for initializing the DMA channel MUX.

19.6.1 Reset

The reset state of each individual bit is shown in Memory map/register definition. In summary, after reset, all channels are disabled and must be explicitly enabled before use.

19.6.2 Enabling and configuring sources

To enable a source with periodic triggering:

1. Determine with which DMA channel the source will be associated. Note that only the first 2 DMA channels have periodic triggering capability.
2. Clear the CHCFG[ENBL] and CHCFG[TRIG] fields of the DMA channel.
3. Ensure that the DMA channel is properly configured in the DMA. The DMA channel may be enabled at this point.
4. Configure the corresponding timer.
5. Select the source to be routed to the DMA channel. Write to the corresponding CHCFG register, ensuring that the CHCFG[ENBL] and CHCFG[TRIG] fields are set.

NOTE

The following is an example. See the chip configuration details for the number of this device's DMA channels that have triggering capability.

To configure source #5 transmit for use with DMA channel 1, with periodic triggering capability:
1. Write 0x00 to CHCFG1 (base address + 0x01).
2. Configure channel 1 in the DMA, including enabling the channel.
3. Configure a timer for the desired trigger interval.
4. Write 0xC5 to CHCFG1 (base address + 0x01).

The following code example illustrates steps 1 and 4 above:

```c
void DMAMUX_Init(uint8_t DMA_CH, uint8_t DMAMUX_SOURCE)
{
    DMAMUX_0.CHCFG[DMA_CH].B.SOURCE = DMAMUX_SOURCE;
    DMAMUX_0.CHCFG[DMA_CH].B.ENBL   = 1;
    DMAMUX_0.CHCFG[DMA_CH].B.TRIG   = 1;
}
```

To enable a source, without periodic triggering:

1. Determine with which DMA channel the source will be associated. Note that only the first 2 DMA channels have periodic triggering capability.
2. Clear the CHCFG[ENBL] and CHCFG[TRIG] fields of the DMA channel.
3. Ensure that the DMA channel is properly configured in the DMA. The DMA channel may be enabled at this point.
4. Select the source to be routed to the DMA channel. Write to the corresponding CHCFG register, ensuring that CHCFG[ENBL] is set while CHCFG[TRIG] is cleared.

**NOTE**
The following is an example. See the chip configuration details for the number of this device’s DMA channels that have triggering capability.

To configure source #5 transmit for use with DMA channel 1, with no periodic triggering capability:
1. Write 0x00 to CHCFG1 (base address + 0x01).
2. Configure channel 1 in the DMA, including enabling the channel.
3. Write 0x85 to CHCFG1 (base address + 0x01).

The following code example illustrates steps 1 and 3 above:

```c
In File registers.h:
#define DMAMUX_BASE_ADDR 0x40021000/* Example only ! */
/* Following example assumes char is 8-bits */
volatile unsigned char *CHCFG0 = (volatile unsigned char *) (DMAMUX_BASE_ADDR+0x0000);
volatile unsigned char *CHCFG1 = (volatile unsigned char *) (DMAMUX_BASE_ADDR+0x0001);
volatile unsigned char *CHCFG2 = (volatile unsigned char *) (DMAMUX_BASE_ADDR+0x0002);
volatile unsigned char *CHCFG3 = (volatile unsigned char *) (DMAMUX_BASE_ADDR+0x0003);
volatile unsigned char *CHCFG4 = (volatile unsigned char *) (DMAMUX_BASE_ADDR+0x0004);
volatile unsigned char *CHCFG5 = (volatile unsigned char *) (DMAMUX_BASE_ADDR+0x0005);
volatile unsigned char *CHCFG6 = (volatile unsigned char *) (DMAMUX_BASE_ADDR+0x0006);
volatile unsigned char *CHCFG7 = (volatile unsigned char *) (DMAMUX_BASE_ADDR+0x0007);
volatile unsigned char *CHCFG8 = (volatile unsigned char *) (DMAMUX_BASE_ADDR+0x0008);
volatile unsigned char *CHCFG9 = (volatile unsigned char *) (DMAMUX_BASE_ADDR+0x0009);
volatile unsigned char *CHCFG10= (volatile unsigned char *) (DMAMUX_BASE_ADDR+0x000A);
volatile unsigned char *CHCFG11= (volatile unsigned char *) (DMAMUX_BASE_ADDR+0x000B);
volatile unsigned char *CHCFG12= (volatile unsigned char *) (DMAMUX_BASE_ADDR+0x000C);
volatile unsigned char *CHCFG13= (volatile unsigned char *) (DMAMUX_BASE_ADDR+0x000D);
```
volatile unsigned char *CHCFG14= (volatile unsigned char *) (DMAMUX_BASE_ADDR+0x000E);
volatile unsigned char *CHCFG15= (volatile unsigned char *) (DMAMUX_BASE_ADDR+0x000F);

In File main.c:
#include "registers.h"
:
: *CHCFG0 = 0x00;
*CHCFG1 = 0x85;

To disable a source:

A particular DMA source may be disabled by not writing the corresponding source value into any of the CHCFG registers. Additionally, some module-specific configuration may be necessary. See the appropriate section for more details.

To switch the source of a DMA channel:

1. Disable the DMA channel in the DMA and reconfigure the channel for the new source.
2. Clear the CHCFG[ENBL] and CHCFG[TRIG] bits of the DMA channel.
3. Select the source to be routed to the DMA channel. Write to the corresponding CHCFG register, ensuring that the CHCFG[ENBL] and CHCFG[TRIG] fields are set.

To switch DMA channel 8 from source #5 transmit to source #7 transmit:

1. In the DMA configuration registers, disable DMA channel 8 and reconfigure it to handle the transfers to peripheral slot 7. This example assumes channel 8 doesn't have triggering capability.
2. Write 0x00 to CHCFG8 (base address + 0x08).
3. Write 0x87 to CHCFG8 (base address + 0x08). (In this example, setting CHCFG[TRIG] would have no effect due to the assumption that channel 8 does not support the periodic triggering functionality.)

The following code example illustrates steps 2 and 3 above:

In File registers.h:
#define DMAMUX_BASE_ADDR 0x40021000/* Example only ! */
/* Following example assumes char is 8-bits */
volatile unsigned char *CHCFG0 = (volatile unsigned char *) (DMAMUX_BASE_ADDR+0x0000);
volatile unsigned char *CHCFG1 = (volatile unsigned char *) (DMAMUX_BASE_ADDR+0x0001);
volatile unsigned char *CHCFG2 = (volatile unsigned char *) (DMAMUX_BASE_ADDR+0x0002);
volatile unsigned char *CHCFG3 = (volatile unsigned char *) (DMAMUX_BASE_ADDR+0x0003);
volatile unsigned char *CHCFG4 = (volatile unsigned char *) (DMAMUX_BASE_ADDR+0x0004);
volatile unsigned char *CHCFG5 = (volatile unsigned char *) (DMAMUX_BASE_ADDR+0x0005);
volatile unsigned char *CHCFG6 = (volatile unsigned char *) (DMAMUX_BASE_ADDR+0x0006);
volatile unsigned char *CHCFG7 = (volatile unsigned char *) (DMAMUX_BASE_ADDR+0x0007);
volatile unsigned char *CHCFG8 = (volatile unsigned char *) (DMAMUX_BASE_ADDR+0x0008);
volatile unsigned char *CHCFG9 = (volatile unsigned char *) (DMAMUX_BASE_ADDR+0x0009);
volatile unsigned char *CHCFG10= (volatile unsigned char *) (DMAMUX_BASE_ADDR+0x000A);
volatile unsigned char *CHCFG11= (volatile unsigned char *) (DMAMUX_BASE_ADDR+0x000B);
volatile unsigned char *CHCFG12= (volatile unsigned char *) (DMAMUX_BASE_ADDR+0x000C);
volatile unsigned char *CHCFG13= (volatile unsigned char *) (DMAMUX_BASE_ADDR+0x000D);
volatile unsigned char *CHCFG14= (volatile unsigned char *) (DMAMUX_BASE_ADDR+0x000E);
volatile unsigned char *CHCFG15= (volatile unsigned char *) (DMAMUX_BASE_ADDR+0x000F);
In File main.c:
#include "registers.h"
:
:
*CHCFG8 = 0x00;
*CHCFG8 = 0x87;
Chapter 20
Reset Control Module (RCM)

20.1 Introduction

Information found here describes the registers of the Reset Control Module (RCM). The RCM implements many of the reset functions for the chip. See the chip's reset chapter for more information.

See AN4503: Power Management for Kinetis and ColdFire+ MCUs for further details on using the RCM.

20.2 Reset memory map and register descriptions

The RCM Memory Map/Register Definition can be found here.

The Reset Control Module (RCM) registers provide reset status information and reset filter control.

NOTE

The RCM registers can be written only in supervisor mode. Write accesses in user mode are blocked and will result in a bus error.

RCM memory map

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4007_F000</td>
<td>System Reset Status Register 0 (RCM_SRS0)</td>
<td>8</td>
<td>R</td>
<td>82h</td>
<td>20.2.1/288</td>
</tr>
<tr>
<td>4007_F001</td>
<td>System Reset Status Register 1 (RCM_SRS1)</td>
<td>8</td>
<td>R</td>
<td>00h</td>
<td>20.2.2/289</td>
</tr>
<tr>
<td>4007_F004</td>
<td>Reset Pin Filter Control register (RCM_RPFC)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>20.2.3/290</td>
</tr>
<tr>
<td>4007_F005</td>
<td>Reset Pin Filter Width register (RCM_RPFW)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>20.2.4/291</td>
</tr>
</tbody>
</table>

Table continues on the next page...
### 20.2.1 System Reset Status Register 0 (RCM_SRS0)

This register includes read-only status flags to indicate the source of the most recent reset. The reset state of these bits depends on what caused the MCU to reset.

**NOTE**

The reset value of this register depends on the reset source:
- POR (including LVD) — 0x82
- LVD (without POR) — 0x02
- VLLS mode wakeup due to \(\text{RESET} \) pin assertion — 0x41
- VLLS mode wakeup due to other wakeup sources — 0x01
- Other reset — a bit is set if its corresponding reset source caused the reset

Address: 4007_F000h base + 0h offset = 4007_F000h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>POR</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td>PIN</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>WDOG</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td>LVD</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>WAKEUP</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7 POR</td>
<td>Power-On Reset</td>
</tr>
<tr>
<td></td>
<td>Indicates a reset has been caused by the power-on detection logic. Because the internal supply voltage was ramping up at the time, the low-voltage reset (LVD) status bit is also set to indicate that the reset occurred while the internal supply was below the LVD threshold.</td>
</tr>
<tr>
<td>0</td>
<td>Reset not caused by POR</td>
</tr>
<tr>
<td>1</td>
<td>Reset caused by POR</td>
</tr>
<tr>
<td>6 PIN</td>
<td>External Reset Pin</td>
</tr>
<tr>
<td></td>
<td>Indicates a reset has been caused by an active-low level on the external (\text{RESET} ) pin.</td>
</tr>
<tr>
<td>0</td>
<td>Reset not caused by external reset pin</td>
</tr>
<tr>
<td>1</td>
<td>Reset caused by external reset pin</td>
</tr>
</tbody>
</table>
### RCM_SRS0 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>5</td>
<td>WDOG</td>
</tr>
<tr>
<td></td>
<td>Watchdog</td>
</tr>
<tr>
<td></td>
<td>Indicates a reset has been caused by the watchdog timer Computer Operating Properly (COP) timing out. This reset source can be blocked by disabling the COP watchdog: write 00 to the SIM's COPC[COPT] field.</td>
</tr>
<tr>
<td>0</td>
<td>Reset not caused by watchdog timeout</td>
</tr>
<tr>
<td>1</td>
<td>Reset caused by watchdog timeout</td>
</tr>
<tr>
<td>4–3</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>2</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>1</td>
<td>LVD</td>
</tr>
<tr>
<td></td>
<td>Low-Voltage Detect Reset</td>
</tr>
<tr>
<td></td>
<td>If PMC_LVDSC1[LVDRE] is set and the supply drops below the LVD trip voltage, an LVD reset occurs. This field is also set by POR.</td>
</tr>
<tr>
<td>0</td>
<td>Reset not caused by LVD trip or POR</td>
</tr>
<tr>
<td>1</td>
<td>Reset caused by LVD trip or POR</td>
</tr>
<tr>
<td>0</td>
<td>WAKEUP</td>
</tr>
<tr>
<td></td>
<td>Low Leakage Wakeup Reset</td>
</tr>
<tr>
<td></td>
<td>Indicates a reset has been caused by an enabled LLWU module wakeup source while the chip was in a low leakage mode. In LLS mode, the RESET pin is the only wakeup source that can cause this reset. Any enabled wakeup source in a VLLSx mode causes a reset. This bit is cleared by any reset except WAKEUP.</td>
</tr>
<tr>
<td>0</td>
<td>Reset not caused by LLWU module wakeup source</td>
</tr>
<tr>
<td>1</td>
<td>Reset caused by LLWU module wakeup source</td>
</tr>
</tbody>
</table>

### 20.2.2 System Reset Status Register 1 (RCM_SRS1)

This register includes read-only status flags to indicate the source of the most recent reset. The reset state of these bits depends on what caused the MCU to reset.

**NOTE**

The reset value of this register depends on the reset source:
- POR (including LVD) — 0x00
- LVD (without POR) — 0x00
- VLLS mode wakeup — 0x00
- Other reset — a bit is set if its corresponding reset source caused the reset
Reset memory map and register descriptions

Address: 4007_F000h base + 1h offset = 4007_F001h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>SACKERR</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>0</td>
<td>MDM_AP</td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td>SW</td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td>0</td>
<td>LOCKUP</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

RCM_SRS1 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>Reserved</td>
</tr>
<tr>
<td>6</td>
<td>Reserved</td>
</tr>
<tr>
<td>5</td>
<td>SACKERR</td>
</tr>
<tr>
<td>4</td>
<td>Reserved</td>
</tr>
<tr>
<td>3</td>
<td>MDM_AP</td>
</tr>
<tr>
<td>2</td>
<td>SW</td>
</tr>
<tr>
<td>1</td>
<td>LOCKUP</td>
</tr>
</tbody>
</table>

20.2.3 Reset Pin Filter Control register (RCM_RPFC)

**NOTE**

The reset values of bits 2-0 are for Chip POR only. They are unaffected by other reset types.
NOTE
The bus clock filter is reset when disabled or when entering stop mode. The LPO filter is reset when disabled.

Address: 4007_F000h base + 4h offset = 4007_F004h

<table>
<thead>
<tr>
<th>Bit</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Write</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

**RCM_RPFC field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7–3 Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>2 RSTFLTSS</td>
<td>Reset Pin Filter Select in Stop Mode</td>
</tr>
<tr>
<td></td>
<td>Selects how the reset pin filter is enabled in Stop and VLPS modes, and also during LLS and VLLS modes. On exit from VLLS mode, this bit should be reconfigured before clearing PMC_REGSC[ACKISO].</td>
</tr>
<tr>
<td></td>
<td>0 All filtering disabled</td>
</tr>
<tr>
<td></td>
<td>1 LPO clock filter enabled</td>
</tr>
<tr>
<td>RSTFLTSRW</td>
<td>Reset Pin Filter Select in Run and Wait Modes</td>
</tr>
<tr>
<td></td>
<td>Selects how the reset pin filter is enabled in run and wait modes.</td>
</tr>
<tr>
<td></td>
<td>00 All filtering disabled</td>
</tr>
<tr>
<td></td>
<td>01 Bus clock filter enabled for normal operation</td>
</tr>
<tr>
<td></td>
<td>10 LPO clock filter enabled for normal operation</td>
</tr>
<tr>
<td></td>
<td>11 Reserved</td>
</tr>
</tbody>
</table>

**20.2.4 Reset Pin Filter Width register (RCM_RPFW)**

NOTE
The reset values of the bits in the RSTFLTSEL field are for Chip POR only. They are unaffected by other reset types.

Address: 4007_F000h base + 5h offset = 4007_F005h

<table>
<thead>
<tr>
<th>Bit</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Write</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>
## RCM_RPFW field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7–5</td>
<td>Reserved</td>
</tr>
<tr>
<td>Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>RSTFLTSEL</td>
<td>Reset Pin Filter Bus Clock Select</td>
</tr>
<tr>
<td></td>
<td>Selects the reset pin bus clock filter width.</td>
</tr>
<tr>
<td>00000</td>
<td>Bus clock filter count is 1</td>
</tr>
<tr>
<td>00001</td>
<td>Bus clock filter count is 2</td>
</tr>
<tr>
<td>00010</td>
<td>Bus clock filter count is 3</td>
</tr>
<tr>
<td>00011</td>
<td>Bus clock filter count is 4</td>
</tr>
<tr>
<td>00100</td>
<td>Bus clock filter count is 5</td>
</tr>
<tr>
<td>00101</td>
<td>Bus clock filter count is 6</td>
</tr>
<tr>
<td>00110</td>
<td>Bus clock filter count is 7</td>
</tr>
<tr>
<td>00111</td>
<td>Bus clock filter count is 8</td>
</tr>
<tr>
<td>01000</td>
<td>Bus clock filter count is 9</td>
</tr>
<tr>
<td>01001</td>
<td>Bus clock filter count is 10</td>
</tr>
<tr>
<td>01010</td>
<td>Bus clock filter count is 11</td>
</tr>
<tr>
<td>01011</td>
<td>Bus clock filter count is 12</td>
</tr>
<tr>
<td>01100</td>
<td>Bus clock filter count is 13</td>
</tr>
<tr>
<td>01101</td>
<td>Bus clock filter count is 14</td>
</tr>
<tr>
<td>01110</td>
<td>Bus clock filter count is 15</td>
</tr>
<tr>
<td>01111</td>
<td>Bus clock filter count is 16</td>
</tr>
<tr>
<td>10000</td>
<td>Bus clock filter count is 17</td>
</tr>
<tr>
<td>10001</td>
<td>Bus clock filter count is 18</td>
</tr>
<tr>
<td>10010</td>
<td>Bus clock filter count is 19</td>
</tr>
<tr>
<td>10011</td>
<td>Bus clock filter count is 20</td>
</tr>
<tr>
<td>10100</td>
<td>Bus clock filter count is 21</td>
</tr>
<tr>
<td>10101</td>
<td>Bus clock filter count is 22</td>
</tr>
<tr>
<td>10110</td>
<td>Bus clock filter count is 23</td>
</tr>
<tr>
<td>10111</td>
<td>Bus clock filter count is 24</td>
</tr>
<tr>
<td>11000</td>
<td>Bus clock filter count is 25</td>
</tr>
<tr>
<td>11001</td>
<td>Bus clock filter count is 26</td>
</tr>
<tr>
<td>11010</td>
<td>Bus clock filter count is 27</td>
</tr>
<tr>
<td>11011</td>
<td>Bus clock filter count is 28</td>
</tr>
<tr>
<td>11100</td>
<td>Bus clock filter count is 29</td>
</tr>
<tr>
<td>11101</td>
<td>Bus clock filter count is 30</td>
</tr>
<tr>
<td>11110</td>
<td>Bus clock filter count is 31</td>
</tr>
<tr>
<td>11111</td>
<td>Bus clock filter count is 32</td>
</tr>
</tbody>
</table>
20.2.5 Force Mode Register (RCM_FM)

**NOTE**

The reset values of the bits in the FORCEROM field are for Chip POR only. They are unaffected by other reset types.

Address: 4007_F000h base + 6h offset = 4007_F006h

<table>
<thead>
<tr>
<th>Bit</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Write</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7–3</td>
<td>7-3 Reserved. This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>2–1</td>
<td>FORCEROM Force ROM Boot. When either bit is set, will force boot from ROM during all subsequent system resets.</td>
</tr>
<tr>
<td>00</td>
<td>No effect</td>
</tr>
<tr>
<td>0</td>
<td>Reserved This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>

20.2.6 Mode Register (RCM_MR)

This register includes status flags to indicate the state of the mode pins during the last Chip Reset.

Address: 4007_F000h base + 7h offset = 4007_F007h

<table>
<thead>
<tr>
<th>Bit</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Write</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

* Notes:
  -BOOTROM field: The reset state of this register depends on the boot mode.
### RCM_MR field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7–3 Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>
| 2–1 BOOTROM | Boot ROM Configuration  
Indicates the boot source, the boot source remains set until the next System Reset or software can write logic one to clear the corresponding mode bit.  
While either bit is set, the NMI input is disabled and the vector table is relocated to the ROM base address at 0x1C00_0000. These bits should be cleared by writing logic one before executing any code from either Flash or SRAM.  
00 Boot from Flash  
01 Boot from ROM due to BOOTCFG0 pin assertion  
10 Boot from ROM due to FOPT[7] configuration  
11 Boot from ROM due to both BOOTCFG0 pin assertion and FOPT[7] configuration |
| 0 Reserved | This field is reserved. This read-only field is reserved and always has the value 0. |

### 20.2.7 Sticky System Reset Status Register 0 (RCM_SSRS0)

This register includes status flags to indicate all reset sources since the last POR, LVD or VLLS Wakeup that have not been cleared by software. Software can clear the status flags by writing a logic one to a flag.

Address: 4007_F000h base + 8h offset = 4007_F008h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>SPOR</td>
<td>w1c</td>
<td>1</td>
</tr>
<tr>
<td>6</td>
<td>SPIN</td>
<td>w1c</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>SWDOG</td>
<td>w1c</td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>SLVD</td>
<td>w1c</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>SWAKEUP</td>
<td>w1c</td>
<td>0</td>
</tr>
</tbody>
</table>

### RCM_SSRS0 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| 7 SPOR | Sticky Power-On Reset  
Indicates a reset has been caused by the power-on detection logic. Because the internal supply voltage was ramping up at the time, the low-voltage reset (LVD) status bit is also set to indicate that the reset occurred while the internal supply was below the LVD threshold.  
0 Reset not caused by POR  
1 Reset caused by POR |
| 6 SPIN | Sticky External Reset Pin  
Indicates a reset has been caused by an active-low level on the external RESET pin. |

*Table continues on the next page...*
## RCM_SSRS0 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Reset not caused by external reset pin</td>
</tr>
<tr>
<td>1</td>
<td>Reset caused by external reset pin</td>
</tr>
<tr>
<td>5</td>
<td>Sticky Watchdog</td>
</tr>
<tr>
<td></td>
<td>Indicates a reset has been caused by the watchdog timer Computer Operating Properly (COP) timing out. This reset source can be blocked by disabling the COP watchdog: write 00 to the SIM's COPC[COPT] field.</td>
</tr>
<tr>
<td>0</td>
<td>Reset not caused by watchdog timeout</td>
</tr>
<tr>
<td>1</td>
<td>Reset caused by watchdog timeout</td>
</tr>
<tr>
<td>4-3</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>2</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>1</td>
<td>Sticky Low-Voltage Detect Reset</td>
</tr>
<tr>
<td></td>
<td>If PMC_LVDS1[LVDS] is set and the supply drops below the LVD trip voltage, an LVD reset occurs. This field is also set by POR.</td>
</tr>
<tr>
<td>0</td>
<td>Reset not caused by LVD trip or POR</td>
</tr>
<tr>
<td>1</td>
<td>Reset caused by LVD trip or POR</td>
</tr>
<tr>
<td>0</td>
<td>Sticky Low Leakage Wakeup Reset</td>
</tr>
<tr>
<td></td>
<td>Indicates a reset has been caused by an enabled LLWU module wakeup source while the chip was in a low leakage mode. In LLS mode, the RESET pin is the only wakeup source that can cause this reset. Any enabled wakeup source in a VLLSx mode causes a reset.</td>
</tr>
<tr>
<td>0</td>
<td>Reset not caused by LLWU module wakeup source</td>
</tr>
<tr>
<td>1</td>
<td>Reset caused by LLWU module wakeup source</td>
</tr>
</tbody>
</table>

### 20.2.8 Sticky System Reset Status Register 1 (RCM_SSRS1)

This register includes status flags to indicate all reset sources since the last POR, LVD or VLLS Wakeup that have not been cleared by software. Software can clear the status flags by writing a logic one to a flag.

Address: 4007_F000h base + 9h offset = 4007_F009h
### RCM_SSRS1 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| 7     | This field is reserved.  
This read-only field is reserved and always has the value 0. |
| 6     | This field is reserved.  
This read-only field is reserved and always has the value 0. |
| 5     | Sticky Stop Mode Acknowledge Error Reset  
Indicates that after an attempt to enter Stop mode, a reset has been caused by a failure of one or more peripherals to acknowledge within approximately one second to enter stop mode.  
0: Reset not caused by peripheral failure to acknowledge attempt to enter stop mode  
1: Reset caused by peripheral failure to acknowledge attempt to enter stop mode |
| 4     | This field is reserved.  
This read-only field is reserved and always has the value 0. |
| 3     | Sticky MDM-AP System Reset Request  
Indicates a reset has been caused by the host debugger system setting of the System Reset Request bit in the MDM-AP Control Register.  
0: Reset not caused by host debugger system setting of the System Reset Request bit  
1: Reset caused by host debugger system setting of the System Reset Request bit |
| 2     | Sticky Software  
Indicates a reset has been caused by software setting of SYSRESETREQ bit in Application Interrupt and Reset Control Register in the ARM core.  
0: Reset not caused by software setting of SYSRESETREQ bit  
1: Reset caused by software setting of SYSRESETREQ bit |
| 1     | Sticky Core Lockup  
Indicates a reset has been caused by the ARM core indication of a LOCKUP event.  
0: Reset not caused by core LOCKUP event  
1: Reset caused by core LOCKUP event |
| 0     | This field is reserved.  
This read-only field is reserved and always has the value 0. |
Chapter 21
DMA Controller Module

21.1 Introduction

Information found here describes the direct memory access (DMA) controller module. It provides an overview of the module and describes in detail its signals and programming model.

The latter sections of this chapter describe operations, features, and supported data transfer modes in detail.

An example of using several features of the DMA module is described in AN4631: Using the Asynchronous DMA features of the Kinetis L Series.

Note

The designation \( n \) is used throughout this section to refer to registers or signals associated with one of the four identical DMA channels: DMA0, DMA1, DMA2, or DMA3.

21.1.1 Overview

The DMA controller module enables fast transfers of data, providing an efficient way to move blocks of data with minimal processor interaction. The DMA module, shown in the following figure, has four channels that allow 8-bit, 16-bit, or 32-bit data transfers. Each channel has a dedicated Source Address register (SAR\( n \)), Destination Address register (DAR\( n \)), Status register (DSR\( n \)), Byte Count register (BCR\( n \)), and Control register (DCR\( n \)). Collectively, the combined program-visible registers associated with each channel define a transfer control descriptor (TCD). All transfers are dual address, moving data from a source memory location to a destination memory location with the module operating as a 32-bit bus master connected to the system bus. The programming model is accessed through a 32-bit connection with the slave peripheral bus. DMA data transfers may be explicitly initiated by software or by peripheral hardware requests.
The following figure is a simplified block diagram of the 4-channel DMA controller. 

![4-Channel DMA Block Diagram](image)

**Figure 21-1. 4-Channel DMA Block Diagram**

The terms *peripheral request* and *DREQ* refer to a DMA request from one of the on-chip peripherals or package pins. The DMA provides hardware handshake signals: either a DMA acknowledge (DACK) or a done indicator back to the peripheral.

### 21.1.2 Features

The DMA controller module features:

- Four independently programmable DMA controller channels
- Dual-address transfers via 32-bit master connection to the system bus
- Data transfers in 8-, 16-, or 32-bit blocks
- Continuous-mode or cycle-steal transfers from software or peripheral initiation
• Automatic hardware acknowledge/done indicator from each channel
• Independent source and destination address registers
• Optional modulo addressing and automatic updates of source and destination addresses
• Independent transfer sizes for source and destination
• Optional auto-alignment feature for source or destination accesses
• Optional automatic single or double channel linking
• Programming model accessed via 32-bit slave peripheral bus
• Channel arbitration on transfer boundaries using fixed priority scheme

21.2 DMA Transfer Overview

The DMA module can move data within system memory (including memory and peripheral devices) with minimal processor intervention, greatly improving overall system performance.

The DMA module consists of four independent, functionally equivalent channels, so references to DMA in this chapter apply to any of the channels. It is not possible to address all four channels at once.

As soon as a channel has been initialized, it may be started by setting DCRn[START] or a properly-selected peripheral DMA request, depending on the status of DCRn[ERQ].

The DMA controller supports dual-address transfers using its bus master connection to the system bus. The DMA channels support transfers up to 32 data bits in size and have the same memory map addressibility as the processor.

• Dual-address transfers—A dual-address transfer consists of a read followed by a write and is initiated by a request using the DCRn[START] bit or by a peripheral DMA request. The read data is temporarily held in the DMA channel hardware until the write operation. Two types of single transfers occur: a read from a source address followed by a write to a destination address. See the following figure.
Any operation involving a DMA channel follows the same three steps:

1. Channel initialization—The transfer control descriptor, contained in the channel registers, is loaded with address pointers, a byte-transfer count, and control information using accesses from the slave peripheral bus.

2. Data transfer—The DMA accepts requests for data transfers. Upon receipt of a request, it provides address and bus control for the transfers via its master connection to the system bus and temporary storage for the read data. The channel performs one or more source read and destination write data transfers.

3. Channel termination—Occurs after the operation is finished successfully or due to an error. The channel indicates the operation status in the channel's DSR, described in the definitions of the DMA Status Registers (DSRn) and Byte Count Registers (BCRn).

21.3 Memory Map/Register Definition

Information about the registers related to the DMA controller module can be found here.

Descriptions of each register and its bit assignments follow. Modifying DMA control registers during a transfer can result in undefined operation. The following table shows the mapping of DMA controller registers. The DMA programming model is accessed via the slave peripheral bus. The concatenation of the source and destination address registers, the status and byte count register, and the control register create a 128-bit transfer control descriptor (TCD) that defines the operation of each DMA channel.
21.3.1 Source Address Register (DMA_SARn)

Restriction

For this register:
- Only 32-bit writes are allowed. 16-bit and 8-bit writes result in a bus error.
- Only several values are allowed to be written to bits 31-20 of this register, see the value list in the field description. A write of any other value to these bits causes a configuration error when the channel starts to execute. For more information about the configuration error, see the description of the CE field of DSR.

Address: 4000_8000h base + 100h offset + (16d × i), where i=0d to 3d
DMA_SARn field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>SAR</td>
<td>Each SAR contains the byte address used by the DMA controller to read data. The SARn is typically aligned on a 0-modulo-ssize boundary—that is, on the natural alignment of the source data.</td>
</tr>
</tbody>
</table>

Restriction: Bits 31-20 of this register must be written with one of only several allowed values. Each of these allowed values corresponds to a valid region of the device's memory map. The allowed values are:

- 0x000x_xxxx
- 0x1FFx_xxxx
- 0x200x_xxxx
- 0x400x_xxxx

After being written with one of the allowed values, bits 31-20 read back as the written value. After being written with any other value, bits 31-20 read back as an indeterminate value.

21.3.2 Destination Address Register (DMA_DARn)

Restriction

For this register:

- Only 32-bit writes are allowed. 16-bit and 8-bit writes result in a bus error.
- Only several values are allowed to be written to bits 31-20 of this register, see the value list in the field description. A write of any other value to these bits causes a configuration error when the channel starts to execute. For more information about the configuration error, see the description of the CE field of DSR.

Address: 4000_8000h base + 104h offset + (16d × i), where i=0d to 3d

DMA_DARn field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DAR</td>
<td>Each DAR contains the byte address used by the DMA controller to write data. The DARn is typically aligned on a 0-modulo-dsize boundary—that is, on the natural alignment of the destination data.</td>
</tr>
</tbody>
</table>

Restriction: Bits 31-20 of this register must be written with one of only several allowed values. Each of these allowed values corresponds to a valid region of the device's memory map. The allowed values are:
DMA_DAR\textsubscript{n} field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>• 0x000x_xxxx</td>
<td></td>
</tr>
<tr>
<td>• 0x1FFx_xxxx</td>
<td></td>
</tr>
<tr>
<td>• 0x200x_xxxx</td>
<td></td>
</tr>
<tr>
<td>• 0x400x_xxxx</td>
<td></td>
</tr>
</tbody>
</table>

After being written with one of the allowed values, bits 31-20 read back as the written value. After being written with any other value, bits 31-20 read back as an indeterminate value.

21.3.3 DMA Status Register / Byte Count Register (DMA_DSR_BCR\textsubscript{n})

DSR and BCR are two logical registers that occupy one 32-bit address. DSR\textsubscript{n} occupies bits 31–24, and BCR\textsubscript{n} occupies bits 23–0. DSR\textsubscript{n} contains flags indicating the channel status, and BCR\textsubscript{n} contains the number of bytes yet to be transferred for a given block.

On the successful completion of the write transfer, BCR\textsubscript{n} decrements by 1, 2, or 4 for 8-bit, 16-bit, or 32-bit accesses, respectively. BCR\textsubscript{n} is cleared if a 1 is written to DSR[DONE].

In response to an event, the DMA controller writes to the appropriate DSR\textsubscript{n} bit. Only a write to DSR\textsubscript{n}[DONE] results in action. DSR\textsubscript{n}[DONE] is set when the block transfer is complete.

When a transfer sequence is initiated and BCR\textsubscript{n}[BCR] is not a multiple of 4 or 2 when the DMA is configured for 32-bit or 16-bit transfers, respectively, DSR\textsubscript{n}[CE] is set and no transfer occurs.

Address: 4000_8000h base + 108h offset + (16d \times i), where i=0d to 3d

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>0</td>
<td>CE</td>
<td>BES</td>
<td>BED</td>
<td>0</td>
<td>REQ</td>
<td>BSY</td>
<td>DONE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>w1c</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

BCR
<table>
<thead>
<tr>
<th>Bit</th>
<th>Field Description</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>14</td>
<td>CE</td>
<td>Configuration Error</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Any of the following conditions causes a configuration error:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• BCR, SAR, or DAR does not match the requested transfer size.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• A value greater than 0F_FFFFh is written to BCR.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Bits 31-20 of SAR or DAR are written with a value other than one of the allowed values. See SAR and DAR.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• SSIZE or DSIZE is set to an unsupported value.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• BCR equals 0 when the DMA receives a start condition.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>CE is cleared at hardware reset or by writing a 1 to DONE.</td>
</tr>
<tr>
<td>0</td>
<td>No configuration error exists.</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>A configuration error has occurred.</td>
<td></td>
</tr>
<tr>
<td>13</td>
<td>BES</td>
<td>Bus Error on Source</td>
</tr>
<tr>
<td></td>
<td></td>
<td>BES is cleared at hardware reset or by writing a 1 to DONE.</td>
</tr>
<tr>
<td>12</td>
<td>BED</td>
<td>Bus Error on Destination</td>
</tr>
<tr>
<td></td>
<td></td>
<td>BED is cleared at hardware reset or by writing a 1 to DONE.</td>
</tr>
<tr>
<td>11</td>
<td>Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>10</td>
<td>REQ</td>
<td>Request</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 No request is pending or the channel is currently active. Cleared when the channel is selected.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 The DMA channel has a transfer remaining and the channel is not selected.</td>
</tr>
<tr>
<td>9</td>
<td>BSY</td>
<td>Busy</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 DMA channel is inactive. Cleared when the DMA has finished the last transaction.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 BSY is set the first time the channel is enabled after a transfer is initiated.</td>
</tr>
<tr>
<td>8</td>
<td>DONE</td>
<td>Transactions Done</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
### DMA_DSR_BCRn field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DONE</td>
<td>Set when all DMA controller transactions complete as determined by transfer count, or based on error conditions. When BCR reaches 0, DONE is set when the final transfer completes successfully. DONE can also be used to abort a transfer by resetting the status bits. When a transfer completes, software must clear DONE before reprogramming the DMA.</td>
</tr>
<tr>
<td>0</td>
<td>DMA transfer is not yet complete. Writing a 0 has no effect.</td>
</tr>
<tr>
<td>1</td>
<td>DMA transfer completed. Writing a 1 to this bit clears all DMA status bits and should be used in an interrupt service routine to clear the DMA interrupt and error bits.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>BCR</th>
<th>BCR</th>
</tr>
</thead>
<tbody>
<tr>
<td>This field contains the number of bytes yet to be transferred for a given block.</td>
<td></td>
</tr>
<tr>
<td><strong>Restriction</strong>: BCR must be written with a value equal to or less than 0F_FFFFh. After being written with a value in this range, bits 23-20 of BCR read back as 0000b. A write to BCR of a value greater than 0F_FFFFh causes a configuration error when the channel starts to execute. After being written with a value in this range, bits 23-20 of BCR read back as 0001b.</td>
<td></td>
</tr>
</tbody>
</table>

### 21.3.4 DMA Control Register (DMA_DCRn)

Address: 4000_8000h base + 10Ch offset + (16d × i), where i=0d to 3d

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>EINT</td>
<td>ERQ</td>
<td>CS</td>
<td>AA</td>
<td>0</td>
<td>Reserved</td>
<td>EADREQ</td>
<td>SINC</td>
<td>SSIZE</td>
<td>DINC</td>
<td>DSIZE</td>
<td>START</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>SMOD</td>
<td>DMOD</td>
<td>D_REQ</td>
<td>LINKCC</td>
<td>LCH1</td>
<td>LCH2</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
</tbody>
</table>

### DMA_DCRn field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>Enable Interrupt on Completion of Transfer</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
### DMA_DCRn field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Determines whether an interrupt is generated by completing a transfer or by the occurrence of an error condition.</td>
</tr>
<tr>
<td></td>
<td>0  No interrupt is generated.</td>
</tr>
<tr>
<td></td>
<td>1  Interrupt signal is enabled.</td>
</tr>
<tr>
<td>30</td>
<td>ERQ Enable Peripheral Request</td>
</tr>
<tr>
<td></td>
<td><strong>CAUTION:</strong> Be careful: a collision can occur between START and D_REQ when ERQ is 1.</td>
</tr>
<tr>
<td></td>
<td>0  Peripheral request is ignored.</td>
</tr>
<tr>
<td></td>
<td>1  Enables peripheral request to initiate transfer. A software-initiated request (setting START) is always enabled.</td>
</tr>
<tr>
<td>29</td>
<td>CS Cycle Steal</td>
</tr>
<tr>
<td></td>
<td>0  DMA continuously makes read/write transfers until the BCR decrements to 0.</td>
</tr>
<tr>
<td></td>
<td>1  Forces a single read/write transfer per request.</td>
</tr>
<tr>
<td>28</td>
<td>AA Auto-align</td>
</tr>
<tr>
<td></td>
<td>AA and SIZE bits determine whether the source or destination is auto-aligned; that is, transfers are optimized based on the address and size.</td>
</tr>
<tr>
<td></td>
<td>0  Auto-align disabled</td>
</tr>
<tr>
<td></td>
<td>1  If SSIZE indicates a transfer no smaller than DSIZE, source accesses are auto-aligned; otherwise, destination accesses are auto-aligned. Source alignment takes precedence over destination alignment. If auto-alignment is enabled, the appropriate address register increments, regardless of DINC or SINC.</td>
</tr>
<tr>
<td>27–25</td>
<td>Reserved This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>24</td>
<td>Reserved This field is reserved.</td>
</tr>
<tr>
<td></td>
<td><strong>CAUTION:</strong> Must be written as zero; otherwise, undefined behavior results.</td>
</tr>
<tr>
<td>23</td>
<td>EADREQ Enable asynchronous DMA requests</td>
</tr>
<tr>
<td></td>
<td>Enables the channel to support asynchronous DREQs while the MCU is in Stop mode.</td>
</tr>
<tr>
<td></td>
<td>0  Disabled</td>
</tr>
<tr>
<td></td>
<td>1  Enabled</td>
</tr>
<tr>
<td>22</td>
<td>SINC Source Increment</td>
</tr>
<tr>
<td></td>
<td>Controls whether the source address increments after each successful transfer.</td>
</tr>
<tr>
<td></td>
<td>0  No change to SAR after a successful transfer.</td>
</tr>
<tr>
<td></td>
<td>1  The SAR increments by 1, 2, 4 as determined by the transfer size.</td>
</tr>
<tr>
<td>21–20</td>
<td>SSIZE Source Size</td>
</tr>
<tr>
<td></td>
<td>Determines the data size of the source bus cycle for the DMA controller.</td>
</tr>
<tr>
<td></td>
<td>00  32-bit</td>
</tr>
<tr>
<td></td>
<td>01  8-bit</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
### DMA_DCRn field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>10</td>
<td>16-bit</td>
</tr>
<tr>
<td>11</td>
<td>Reserved (generates a configuration error (DSRn[CE]) if incorrectly specified at time of channel activation)</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>19 DINC</th>
<th>Destination Increment</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Controls whether the destination address increments after each successful transfer.</td>
</tr>
<tr>
<td>0</td>
<td>No change to the DAR after a successful transfer.</td>
</tr>
<tr>
<td>1</td>
<td>The DAR increments by 1, 2, 4 depending upon the size of the transfer.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>18–17 DSIZE</th>
<th>Destination Size</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Determines the data size of the destination bus cycle for the DMA controller.</td>
</tr>
<tr>
<td>00</td>
<td>32-bit</td>
</tr>
<tr>
<td>01</td>
<td>8-bit</td>
</tr>
<tr>
<td>10</td>
<td>16-bit</td>
</tr>
<tr>
<td>11</td>
<td>Reserved (generates a configuration error (DSRn[CE]) if incorrectly specified at time of channel activation)</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>16 START</th>
<th>Start Transfer</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>DMA inactive</td>
</tr>
<tr>
<td>1</td>
<td>The DMA begins the transfer in accordance to the values in the TCDn. START is cleared automatically after one module clock and always reads as logic 0.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>15–12 SMOD</th>
<th>Source Address Modulo</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Defines the size of the source data circular buffer used by the DMA Controller. If enabled (SMOD is non-zero), the buffer base address is located on a boundary of the buffer size. The value of this boundary is based upon the initial source address (SAR). The base address should be aligned to a 0-modulo-(circular buffer size) boundary. Misaligned buffers are not possible. The boundary is forced to the value determined by the upper address bits in the field selection.</td>
</tr>
<tr>
<td>0000</td>
<td>Buffer disabled</td>
</tr>
<tr>
<td>0001</td>
<td>Circular buffer size is 16 bytes.</td>
</tr>
<tr>
<td>0010</td>
<td>Circular buffer size is 32 bytes.</td>
</tr>
<tr>
<td>0011</td>
<td>Circular buffer size is 64 bytes.</td>
</tr>
<tr>
<td>0100</td>
<td>Circular buffer size is 128 bytes.</td>
</tr>
<tr>
<td>0101</td>
<td>Circular buffer size is 256 bytes.</td>
</tr>
<tr>
<td>0110</td>
<td>Circular buffer size is 512 bytes.</td>
</tr>
<tr>
<td>0111</td>
<td>Circular buffer size is 1 KB.</td>
</tr>
<tr>
<td>1000</td>
<td>Circular buffer size is 2 KB.</td>
</tr>
<tr>
<td>1001</td>
<td>Circular buffer size is 4 KB.</td>
</tr>
<tr>
<td>1010</td>
<td>Circular buffer size is 8 KB.</td>
</tr>
<tr>
<td>1011</td>
<td>Circular buffer size is 16 KB.</td>
</tr>
<tr>
<td>1100</td>
<td>Circular buffer size is 32 KB.</td>
</tr>
<tr>
<td>1101</td>
<td>Circular buffer size is 64 KB.</td>
</tr>
<tr>
<td>1110</td>
<td>Circular buffer size is 128 KB.</td>
</tr>
<tr>
<td>1111</td>
<td>Circular buffer size is 256 KB.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>11–8 DMOD</th>
<th>Destination Address Modulo</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Defines the size of the destination data circular buffer used by the DMA Controller. If enabled (DMOD value is non-zero), the buffer base address is located on a boundary of the buffer size. The value of this boundary is based upon the initial source address (SAR). The base address should be aligned to a 0-modulo-(circular buffer size) boundary. Misaligned buffers are not possible. The boundary is forced to the value determined by the upper address bits in the field selection.</td>
</tr>
</tbody>
</table>

Table continues on the next page...
### DMA_DCRn field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>boundary depends on the initial destination address (DAR). The base address should be aligned to a 0-modulo-(circular buffer size) boundary. Misaligned buffers are not possible. The boundary is forced to the value determined by the upper address bits in the field selection.</td>
</tr>
<tr>
<td>0000</td>
<td>Buffer disabled</td>
</tr>
<tr>
<td>0001</td>
<td>Circular buffer size is 16 bytes</td>
</tr>
<tr>
<td>0010</td>
<td>Circular buffer size is 32 bytes</td>
</tr>
<tr>
<td>0011</td>
<td>Circular buffer size is 64 bytes</td>
</tr>
<tr>
<td>0100</td>
<td>Circular buffer size is 128 bytes</td>
</tr>
<tr>
<td>0101</td>
<td>Circular buffer size is 256 bytes</td>
</tr>
<tr>
<td>0110</td>
<td>Circular buffer size is 512 bytes</td>
</tr>
<tr>
<td>0111</td>
<td>Circular buffer size is 1 KB</td>
</tr>
<tr>
<td>1000</td>
<td>Circular buffer size is 2 KB</td>
</tr>
<tr>
<td>1001</td>
<td>Circular buffer size is 4 KB</td>
</tr>
<tr>
<td>1010</td>
<td>Circular buffer size is 8 KB</td>
</tr>
<tr>
<td>1011</td>
<td>Circular buffer size is 16 KB</td>
</tr>
<tr>
<td>1100</td>
<td>Circular buffer size is 32 KB</td>
</tr>
<tr>
<td>1101</td>
<td>Circular buffer size is 64 KB</td>
</tr>
<tr>
<td>1110</td>
<td>Circular buffer size is 128 KB</td>
</tr>
<tr>
<td>1111</td>
<td>Circular buffer size is 256 KB</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7 D_REQ</td>
<td>Disable Request</td>
</tr>
<tr>
<td>DMA hardware automatically clears the corresponding DCRn[ERQ] bit when the byte count register reaches 0.</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>ERQ bit is not affected.</td>
</tr>
<tr>
<td>1</td>
<td>ERQ bit is cleared when the BCR is exhausted.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>6 Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>5–4 LINKCC</td>
<td>Link Channel Control</td>
</tr>
<tr>
<td>Allows DMA channels to have their transfers linked. The current DMA channel triggers a DMA request to the linked channels (LCH1 or LCH2) depending on the condition described by the LINKCC bits.</td>
<td></td>
</tr>
<tr>
<td>If not in cycle steal mode (DCRn[CS]=0) and LINKCC equals 01 or 10, no link to LCH1 occurs.</td>
<td></td>
</tr>
<tr>
<td>If LINKCC equals 01, a link to LCH1 is created after each cycle-steal transfer performed by the current DMA channel is completed. As the last cycle-steal is performed and the BCR reaches zero, then the link to LCH1 is closed and a link to LCH2 is created.</td>
<td></td>
</tr>
<tr>
<td>00</td>
<td>No channel-to-channel linking</td>
</tr>
<tr>
<td>01</td>
<td>Perform a link to channel LCH1 after each cycle-steal transfer followed by a link to LCH2 after the BCR decrements to 0.</td>
</tr>
<tr>
<td>10</td>
<td>Perform a link to channel LCH1 after each cycle-steal transfer</td>
</tr>
<tr>
<td>11</td>
<td>Perform a link to channel LCH1 after the BCR decrements to 0.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>3–2 LCH1</td>
<td>Link Channel 1</td>
</tr>
<tr>
<td>Indicates the DMA channel assigned as link channel 1. The link channel number cannot be the same as the currently executing channel, and generates a configuration error if this is attempted (DSRn[CE] is set).</td>
<td></td>
</tr>
<tr>
<td>00</td>
<td>DMA Channel 0</td>
</tr>
<tr>
<td>01</td>
<td>DMA Channel 1</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
### DMA_DCR\textsubscript{n} field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>10</td>
<td>DMA Channel 2</td>
</tr>
<tr>
<td>11</td>
<td>DMA Channel 3</td>
</tr>
<tr>
<td>LCH2</td>
<td>Link Channel 2</td>
</tr>
</tbody>
</table>

Indicates the DMA channel assigned as link channel 2. The link channel number cannot be the same as the currently executing channel, and generates a configuration error if this is attempted (DSR\textsubscript{n}[CE] is set).

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>DMA Channel 0</td>
</tr>
<tr>
<td>01</td>
<td>DMA Channel 1</td>
</tr>
<tr>
<td>10</td>
<td>DMA Channel 2</td>
</tr>
<tr>
<td>11</td>
<td>DMA Channel 3</td>
</tr>
</tbody>
</table>

### 21.4 Functional Description

In the following discussion, the term DMA request implies that DCR\textsubscript{n}[START] is set, or DCR\textsubscript{n}[ERQ] is set and then followed by assertion of the properly selected DMA peripheral request. DCR\textsubscript{n}[START] is cleared when the channel is activated.

Before initiating a dual-address access, the DMA module verifies that DCR\textsubscript{n}[SSIZE] and DCR\textsubscript{n}[DSIZE] are consistent with the source and destination addresses. If they are not consistent, the configuration error bit, DSR\textsubscript{n}[CE], is set. If misalignment is detected, no transfer occurs, DSR\textsubscript{n}[CE] is set, and, depending on the DCR configuration, an interrupt event may be issued. If the auto-align bit, DCR\textsubscript{n}[AA], is set, error checking is performed on the appropriate registers.

A read/write transfer sequence reads data from the source address and writes it to the destination address. The number of bytes transferred is the largest of the sizes specified by DCR\textsubscript{n}[SSIZE] and DCR\textsubscript{n}[DSIZE] in the DMA Control Registers (DCR\textsubscript{n}).

Source and destination address registers (SAR\textsubscript{n} and DAR\textsubscript{n}) can be programmed in the DCR\textsubscript{n} to increment at the completion of a successful transfer.

### 21.4.1 Transfer requests (Cycle-Steal and Continuous modes)

The DMA channel supports software-initiated or peripheral-initiated requests. A request is issued by setting DCR\textsubscript{n}[START] or when the selected peripheral request asserts and DCR\textsubscript{n}[ERQ] is set. Setting DCR\textsubscript{n}[ERQ] enables recognition of the peripheral DMA requests. Selecting between cycle-steal and continuous modes minimizes bus usage for either type of request.
• Cycle-steal mode (DCRn[CS] = 1)—Only one complete transfer from source to destination occurs for each request. If DCRn[ERQ] is set, the request is peripheral initiated. A software-initiated request is enabled by setting DCRn[START].

• Continuous mode (DCRn[CS] = 0)—After a software-initiated or peripheral request, the DMA continuously transfers data until BCRn reaches 0. The DMA performs the specified number of transfers, then retires the channel.

In either mode, the crossbar switch performs independent arbitration on each slave port after each transaction.

21.4.2 Channel initialization and startup

Before a data transfer starts, the channel's transfer control descriptor must be initialized with information describing configuration, request-generation method, and pointers to the data to be moved.

21.4.2.1 Channel prioritization

The four DMA channels are prioritized based on number, with channel 0 having highest priority and channel 3 having the lowest, that is, channel 0 > channel 1 > channel 2 > channel 3.

Simultaneous peripheral requests activate the channels based on this priority order. Once activated, a channel runs to completion as defined by DCRn[CS] and BCRn.

21.4.2.2 Programming the DMA Controller Module

CAUTION

During a channel's execution, writes to programming model registers can corrupt the data transfer. The DMA module itself does not have a mechanism to prevent writes to registers during a channel's execution.

General guidelines for programming the DMA are:

• TCDn is initialized.
• SAR\(n\) is loaded with the source (read) address. If the transfer is from a peripheral device to memory or to another peripheral, the source address is the location of the peripheral data register. If the transfer is from memory to a peripheral device or to memory, the source address is the starting address of the data block. This can be any appropriately aligned address.

• DAR\(n\) is initialized with the destination (write) address. If the transfer is from a peripheral device to memory, or from memory to memory, DAR\(n\) is loaded with the starting address of the data block to be written. If the transfer is from memory to a peripheral device, or from a peripheral device to a peripheral device, DAR\(n\) is loaded with the address of the peripheral data register. This address can be any appropriately aligned address.

• SAR\(n\) and DAR\(n\) change after each data transfer depending on DCR\(n\)[SSIZE, DSIZE, SINC, DINC, SMOD, DMOD] and the starting addresses. Increment values can be 1, 2, or 4 for 8-bit, 16-bit, or 32-bit transfers, respectively. If the address register is programmed to remain unchanged, the register is not incremented after the data transfer.

• BCR\(n\)[BCR] must be loaded with the total number of bytes to be transferred. It is decremented by 1, 2, or 4 at the end of each transfer, depending on the transfer size. DSR\(n\)[DONE] must be cleared for channel startup.

• After the channel has been initialized, it may be started by setting DCR\(n\)[START] or a properly selected peripheral DMA request, depending on the status of DCR\(n\)[ERQ]. For a software-initiated transfer, the channel can be started by setting DCR\(n\)[START] as part of a single 32-bit write to the last 32 bits of the TCD\(n\); that is, it is not required to write the DCR\(n\) with START cleared and then perform a second write to explicitly set START.

• Programming the channel for a software-initiated request causes the channel to request the system bus and start transferring data immediately. If the channel is programmed for peripheral-initiated request, a properly selected peripheral DMA request must be asserted before the channel begins the system bus transfers.

• The hardware can automatically clear DCR\(n\)[ERQ], disabling the peripheral request, when BCR\(n\) reaches zero by setting DCR\(n\)[D_REQ].

• Changes to DCR\(n\) are effective immediately while the channel is active. To avoid problems with changing a DMA channel setup, write a one to DSR\(n\)[DONE] to stop the DMA channel.
21.4.3 Dual-Address Data Transfer Mode

Each channel supports dual-address transfers. Dual-address transfers consist of a source data read and a destination data write. The DMA controller module begins a dual-address transfer sequence after a DMA request. If no error condition exists, DSR\textsubscript{n}[REQ] is set.

- Dual-address read—The DMA controller drives the SAR\textsubscript{n} value onto the system address bus. If DCR\textsubscript{n}[SINC] is set, the SAR\textsubscript{n} increments by the appropriate number of bytes upon a successful read cycle. When the appropriate number of read cycles complete (multiple reads if the destination size is larger than the source), the DMA initiates the write portion of the transfer.

If a termination error occurs, DSR\textsubscript{n}[BES, DONE] are set and DMA transactions stop.

- Dual-address write—The DMA controller drives the DAR\textsubscript{n} value onto the system address bus. When the appropriate number of write cycles complete (multiple writes if the source size is larger than the destination), DAR\textsubscript{n} increments by the appropriate number of bytes if DCR\textsubscript{n}[DINC] is set. BCR\textsubscript{n} decrements by the appropriate number of bytes. DSR\textsubscript{n}[DONE] is set when BCR\textsubscript{n} reaches zero. If the BCR\textsubscript{n} is greater than zero, another read/write transfer is initiated if continuous mode is enabled (DCR\textsubscript{n}[CS] = 0).

If a termination error occurs, DSR\textsubscript{n}[BED, DONE] are set and DMA transactions stop.

21.4.4 Advanced Data Transfer Controls: Auto-Alignment

Typically, auto-alignment for DMA transfers applies for transfers of large blocks of data. As a result, it does not apply for peripheral-initiated cycle-steal transfers.

Auto-alignment allows block transfers to occur at the optimal size based on the address, byte count, and programmed size. To use this feature, DCR\textsubscript{n}[AA] must be set. The source is auto-aligned if DCR\textsubscript{n}[SSIZE] indicates a transfer size larger than DCR\textsubscript{n}[DSIZE]. Source alignment takes precedence over the destination when the source and destination sizes are equal. Otherwise, the destination is auto-aligned. The address register chosen for alignment increments regardless of the increment value. Configuration error checking is performed on registers not chosen for alignment.

If BCR\textsubscript{n} is greater than 16, the address determines transfer size. Transfers of 8 bits, 16 bits, or 32 bits are transferred until the address is aligned to the programmed size boundary, at which time accesses begin using the programmed size. If BCR\textsubscript{n} is less than 16 at the start of a transfer, the number of bytes remaining dictates transfer size.
Consider this example:
- AA equals 1.
- SAR\(n\) equals 0x2000_0001.
- BCR\(n\) equals 0x00_00F0.
- SSIZE equals 00 (32 bits).
- DSIZE equals 01 (8 bits).

Because SSIZE > DSIZE, the source is auto-aligned. Error checking is performed on destination registers. The access sequence is as follows:

1. Read 1 byte from 0x2000_0001, increment SAR\(n\), write 1 byte (using DAR\(n\)).
2. Read 2 bytes from 0x2000_0002, increment SAR\(n\), write 2 bytes.
3. Read 4 bytes from 0x2000_0004, increment SAR\(n\), write 4 bytes.
4. Repeat 4-byte operations until SAR\(n\) equals 0x2000_00F0.
5. Read byte from 0x2000_00F0, increment SAR\(n\), write byte.

If DSIZE is another size, data writes are optimized to write the largest size allowed based on the address, but not exceeding the configured size.

### 21.4.5 Termination

An unsuccessful transfer can terminate for one of the following reasons:

- Error conditions—When the DMA encounters a read or write cycle that terminates with an error condition, DSR\(n\)[BES] is set for a read and DSR\(n\)[BED] is set for a write before the transfer is halted. If the error occurred in a write cycle, data in the internal holding registers is lost.

- Interrupts—If DCR\(n\)[EINT] is set, the DMA drives the appropriate interrupt request signal. The processor can read DSR\(n\) to determine whether the transfer terminated successfully or with an error. DSR\(n\)[DONE] is then written with a 1 to clear the interrupt, DSR\(n\)[DONE], and error status bits.
Chapter 22
Miscellaneous Control Module (MCM)

22.1 Introduction

The Miscellaneous Control Module (MCM) provides a myriad of miscellaneous control functions.

22.1.1 Features

The MCM includes the following features:

- Program-visible information on the platform configuration
- Crossbar master arbitration policy selection
- Flash controller speculation buffer and cache configurations

22.2 Memory map/register descriptions

The memory map and register descriptions found here describe the registers using byte addresses. The registers can be written only when in supervisor mode.

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>F000_3008</td>
<td>Crossbar Switch (AXBS) Slave Configuration (MCM_PLASC)</td>
<td>16</td>
<td>R</td>
<td>0007h</td>
<td>22.2.1/316</td>
</tr>
<tr>
<td>F000_300A</td>
<td>Crossbar Switch (AXBS) Master Configuration (MCM_PLAMC)</td>
<td>16</td>
<td>R</td>
<td>000Dh</td>
<td>22.2.2/316</td>
</tr>
<tr>
<td>F000_300C</td>
<td>Platform Control Register (MCM_PLACR)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>22.2.3/317</td>
</tr>
<tr>
<td>F000_3040</td>
<td>Compute Operation Control Register (MCM_CPO)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>22.2.4/320</td>
</tr>
</tbody>
</table>
22.2.1 Crossbar Switch (AXBS) Slave Configuration (MCM_PLASC)

PLASC is a 16-bit read-only register identifying the presence/absence of bus slave connections to the device’s crossbar switch.

Address: F000_3000h base + 8h offset = F000_3008h

<table>
<thead>
<tr>
<th>Bit</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>ASC</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Write</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

MCM_PLASC field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>15–8 Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>ASC</td>
<td>Each bit in the ASC field indicates whether there is a corresponding connection to the crossbar switch’s slave input port.</td>
</tr>
<tr>
<td></td>
<td>0 A bus slave connection to AXBS input port n is absent.</td>
</tr>
<tr>
<td></td>
<td>1 A bus slave connection to AXBS input port n is present.</td>
</tr>
</tbody>
</table>

22.2.2 Crossbar Switch (AXBS) Master Configuration (MCM_PLAMC)

PLAMC is a 16-bit read-only register identifying the presence/absence of bus master connections to the device's crossbar switch.

Address: F000_3000h base + Ah offset = F000_300Ah

<table>
<thead>
<tr>
<th>Bit</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>AMC</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Write</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

MCM_PLAMC field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>15–8 Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>AMC</td>
<td>Each bit in the AMC field indicates whether there is a corresponding connection to the AXBS master input port.</td>
</tr>
</tbody>
</table>

Table continues on the next page...
### MCM_PLAMC field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>A bus master connection to AXBS input port ( n ) is absent</td>
</tr>
<tr>
<td>1</td>
<td>A bus master connection to AXBS input port ( n ) is present</td>
</tr>
</tbody>
</table>

#### 22.2.3 Platform Control Register (MCM_PLACR)

The PLACR register selects the arbitration policy for the crossbar masters and configures the flash memory controller.

The speculation buffer and cache in the flash memory controller is configurable via PLACR[15:10].

The speculation buffer is enabled only for instructions after reset. It is possible to have these states for the speculation buffer:

<table>
<thead>
<tr>
<th>DFCS</th>
<th>EFDS</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>Speculation buffer is on for instruction and off for data.</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>Speculation buffer is on for instruction and on for data.</td>
</tr>
<tr>
<td>1</td>
<td>X</td>
<td>Speculation buffer is off.</td>
</tr>
</tbody>
</table>

The cache in flash controller is enabled and caching both instruction and data type fetches after reset. It is possible to have these states for the cache:

<table>
<thead>
<tr>
<th>DFCC</th>
<th>DFCIC</th>
<th>DFCDA</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>Cache is on for both instruction and data.</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>Cache is on for instruction and off for data.</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>Cache is off for instruction and on for data.</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td>Cache is off for both instruction and data.</td>
</tr>
<tr>
<td>1</td>
<td>X</td>
<td>X</td>
<td>Cache is off.</td>
</tr>
</tbody>
</table>
## MCM_PLACR field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–17 Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>
| 16 ESFC | Enable Stalling Flash Controller  
Enables stalling flash controller when flash is busy.  
When software needs to access the flash memory while a flash memory resource is being manipulated by a flash command, software can enable a stall mechanism to avoid a read collision. The stall mechanism allows software to execute code from the same block on which flash operations are being performed. However, software must ensure the sector the flash operations are being performed on is not the same sector from which the code is executing.  
ESFC enables the stall mechanism. This bit must be set only just before the flash operation is executed and must be cleared when the operation completes.  
0 Disable stalling flash controller when flash is busy.  
1 Enable stalling flash controller when flash is busy. |
| 15 DFCS | Disable Flash Controller Speculation  
Disables flash controller speculation.  
0 Enable flash controller speculation.  
1 Disable flash controller speculation. |
| 14 EFDS | Enable Flash Data Speculation  
Enables flash data speculation. |

*Table continues on the next page...*
### MCM_PLACR field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Disable flash data speculation.</td>
</tr>
<tr>
<td>1</td>
<td>Enable flash data speculation.</td>
</tr>
<tr>
<td>13 DFCC</td>
<td>Disable Flash Controller Cache</td>
</tr>
<tr>
<td></td>
<td>Disables flash controller cache.</td>
</tr>
<tr>
<td></td>
<td>Enable flash controller cache.</td>
</tr>
<tr>
<td>12 DFCIC</td>
<td>Disable Flash Controller Instruction Caching</td>
</tr>
<tr>
<td></td>
<td>Disables flash controller instruction caching.</td>
</tr>
<tr>
<td></td>
<td>Enable flash controller instruction caching.</td>
</tr>
<tr>
<td>11 DFCDA</td>
<td>Disable Flash Controller Data Caching</td>
</tr>
<tr>
<td></td>
<td>Disables flash controller data caching.</td>
</tr>
<tr>
<td></td>
<td>Enable flash controller data caching</td>
</tr>
<tr>
<td>10 CFCC</td>
<td>Clear Flash Controller Cache</td>
</tr>
<tr>
<td></td>
<td>Writing a 1 to this field clears the cache. Writing a 0 to this field is ignored. This field always reads as 0.</td>
</tr>
<tr>
<td>9 ARB</td>
<td>Arbitration select</td>
</tr>
<tr>
<td></td>
<td>Fixed-priority arbitration for the crossbar masters</td>
</tr>
<tr>
<td></td>
<td>Round-robin arbitration for the crossbar masters</td>
</tr>
<tr>
<td>Reserved</td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>
22.2.4  Compute Operation Control Register (MCM_CPO)

This register controls the Compute Operation.

Address: F000_3000h base + 40h offset = F000_3040h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-3</td>
<td>Reserved</td>
</tr>
<tr>
<td>2</td>
<td>CPOWOI</td>
</tr>
<tr>
<td>1</td>
<td>CPOACK</td>
</tr>
<tr>
<td>0</td>
<td>CPOREQ</td>
</tr>
</tbody>
</table>

MCM_CPO field descriptions

- **Reserved**: This field is reserved. This read-only field is reserved and always has the value 0.
- **CPOWOI (Compute Operation Wake-up on Interrupt)**: 0 No effect. 1 When set, the CPOREQ is cleared on any interrupt or exception vector fetch.
- **CPOACK (Compute Operation Acknowledge)**: 0 Compute operation entry has not completed or compute operation exit has completed. 1 Compute operation entry has completed or compute operation exit has not completed.
- **CPOREQ (Compute Operation Request)**: This bit is auto-cleared by vector fetching if CPOWOI = 1.

Table continues on the next page...
### MCM_CPO field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Request is cleared.</td>
</tr>
<tr>
<td>1</td>
<td>Request Compute Operation.</td>
</tr>
</tbody>
</table>
Chapter 23
Timer/PWM Module (TPM)

23.1 Chip-specific TPM information

The following registers are not available in this device:

<table>
<thead>
<tr>
<th>Absolute address</th>
<th>Register</th>
<th>Instance</th>
</tr>
</thead>
<tbody>
<tr>
<td>4003_901C</td>
<td>Channel (n) Status and Control (TPM1_C2SC)</td>
<td>TPM1</td>
</tr>
<tr>
<td>4003_9020</td>
<td>Channel (n) Value (TPM1_C2V)</td>
<td>TPM1</td>
</tr>
<tr>
<td>4003_9024</td>
<td>Channel (n) Status and Control (TPM1_C3SC)</td>
<td>TPM1</td>
</tr>
<tr>
<td>4003_9028</td>
<td>Channel (n) Value (TPM1_C3V)</td>
<td>TPM1</td>
</tr>
<tr>
<td>4003_902C</td>
<td>Channel (n) Status and Control (TPM1_C4SC)</td>
<td>TPM1</td>
</tr>
<tr>
<td>4003_9030</td>
<td>Channel (n) Value (TPM1_C4V)</td>
<td>TPM1</td>
</tr>
<tr>
<td>4003_9034</td>
<td>Channel (n) Status and Control (TPM1_C5SC)</td>
<td>TPM1</td>
</tr>
<tr>
<td>4003_9038</td>
<td>Channel (n) Value (TPM1_C5V)</td>
<td>TPM1</td>
</tr>
<tr>
<td>4003_A01C</td>
<td>Channel (n) Status and Control (TPM2_C2SC)</td>
<td>TPM2</td>
</tr>
<tr>
<td>4003_A020</td>
<td>Channel (n) Value (TPM2_C2V)</td>
<td>TPM2</td>
</tr>
<tr>
<td>4003_A024</td>
<td>Channel (n) Status and Control (TPM2_C3SC)</td>
<td>TPM2</td>
</tr>
<tr>
<td>4003_A028</td>
<td>Channel (n) Value (TPM2_C3V)</td>
<td>TPM2</td>
</tr>
<tr>
<td>4003_A02C</td>
<td>Channel (n) Status and Control (TPM2_C4SC)</td>
<td>TPM2</td>
</tr>
<tr>
<td>4003_A030</td>
<td>Channel (n) Value (TPM2_C4V)</td>
<td>TPM2</td>
</tr>
<tr>
<td>4003_A034</td>
<td>Channel (n) Status and Control (TPM2_C5SC)</td>
<td>TPM2</td>
</tr>
<tr>
<td>4003_A038</td>
<td>Channel (n) Value (TPM2_C5V)</td>
<td>TPM2</td>
</tr>
</tbody>
</table>
23.1.1 TPM instantiation information

This device contains three low power TPM modules (TPM). All TPM modules in the device are configured only as basic TPM function, do not support quadrature decoder function, and all can be functional in Stop/VLPS mode. The clock source is either external or internal in Stop/VLPS mode.

The following table shows how these modules are configured.

<table>
<thead>
<tr>
<th>TPM instance</th>
<th>Number of channels</th>
<th>Features/usage</th>
</tr>
</thead>
<tbody>
<tr>
<td>TPM0</td>
<td>6</td>
<td>Basic TPM, functional in Stop/VLPS mode</td>
</tr>
<tr>
<td>TPM1</td>
<td>2</td>
<td>Basic TPM, functional in Stop/VLPS mode</td>
</tr>
<tr>
<td>TPM2</td>
<td>2</td>
<td>Basic TPM, functional in Stop/VLPS mode</td>
</tr>
</tbody>
</table>

There are several connections to and from the TPMs in order to facilitate customer use cases. For complete details on the TPM module interconnects please refer to the Module-to-Module section.

23.1.2 Clock options

The TPM blocks are clocked from a single TPM clock that can be selected from OSCERCLK, MCGIRCLK, or MCGPCLK. The selected source is controlled by SIM_SOPT2[TPMSRC].

Each TPM also supports an external clock mode (TPM_SC[CMOD]=1x) in which the counter increments after a synchronized (to the selected TPM clock source) rising edge detect of an external clock input. The available external clock (either TPM_CLKIN0 or TPM_CLKIN1) is selected by SIM_SOPT4[TPMxCLKSEL] control register. To guarantee valid operation the selected external clock must be less than half the frequency of the selected TPM clock source.
23.1.3 Trigger options

Each TPM has a selectable external trigger input source controlled by TPMx_CONF[TRGSEL] to use for starting the counter and/or reloading the counter. The options available are shown in the following table.

Table 23-3. TPM external trigger options

<table>
<thead>
<tr>
<th>TPMx_CONF[TRGSEL]</th>
<th>Selected source</th>
</tr>
</thead>
<tbody>
<tr>
<td>0000</td>
<td>External trigger pin input (EXTRG_IN)</td>
</tr>
<tr>
<td>0001</td>
<td>CMP0 output</td>
</tr>
<tr>
<td>0010</td>
<td>Reserved</td>
</tr>
<tr>
<td>0011</td>
<td>Reserved</td>
</tr>
<tr>
<td>0100</td>
<td>PIT trigger 0</td>
</tr>
<tr>
<td>0101</td>
<td>PIT trigger 1</td>
</tr>
<tr>
<td>0110</td>
<td>Reserved</td>
</tr>
<tr>
<td>0111</td>
<td>Reserved</td>
</tr>
<tr>
<td>1000</td>
<td>TPM0 overflow</td>
</tr>
<tr>
<td>1001</td>
<td>TPM1 overflow</td>
</tr>
<tr>
<td>1010</td>
<td>TPM2 overflow</td>
</tr>
<tr>
<td>1011</td>
<td>Reserved</td>
</tr>
<tr>
<td>1100</td>
<td>RTC alarm</td>
</tr>
<tr>
<td>1101</td>
<td>RTC seconds</td>
</tr>
<tr>
<td>1110</td>
<td>LPTMR trigger</td>
</tr>
<tr>
<td>1111</td>
<td>Reserved</td>
</tr>
</tbody>
</table>

23.1.4 Global timebase

Each TPM has a global timebase feature controlled by TPMx_CONF[GTBEEN]. TPM1 is configured as the global time when this option is enabled.

23.1.5 TPM interrupts

The TPM has multiple sources of interrupt. However, these sources are OR'd together to generate a single interrupt request to the interrupt controller. When an TPM interrupt occurs, read the TPM status registers to determine the exact interrupt source.
23.2 Introduction

The TPM (Timer/PWM Module) is a 2- to 8-channel timer which supports input capture, output compare, and the generation of PWM signals to control electric motor and power management applications.

The counter, compare and capture registers are clocked by an asynchronous clock that can remain enabled in low power modes. An example of using the TPM with the asynchronous DMA is described in AN4631: Using the Asynchronous DMA features of the Kinetis L Series.

23.2.1 TPM Philosophy

The TPM is built upon a very simple timer (HCS08 Timer PWM Module – TPM) used for many years on Freescale's 8-bit microcontrollers. The TPM extends the functionality to support operation in low power modes by clocking the counter, compare and capture registers from an asynchronous clock that can remain functional in low power modes.

23.2.2 Features

The TPM features include:

- TPM clock mode is selectable
  - Can increment on every edge of the asynchronous counter clock
  - Can increment on rising edge of an external clock input synchronized to the asynchronous counter clock
- Prescaler divide-by 1, 2, 4, 8, 16, 32, 64, or 128
- TPM includes a 16-bit counter
  - It can be a free-running counter or modulo counter
  - The counting can be up or up-down
- Includes 6 channels that can be configured for input capture, output compare, edge-aligned PWM mode, or center-aligned PWM mode
  - In input capture mode the capture can occur on rising edges, falling edges or both edges
• In output compare mode the output signal can be set, cleared, pulsed, or toggled on match

• All channels can be configured for edge-aligned PWM mode or center-aligned PWM mode

• Support the generation of an interrupt and/or DMA request per channel

• Support the generation of an interrupt and/or DMA request when the counter overflows

• Support selectable trigger input to optionally reset or cause the counter to start incrementing.
  - The counter can also optionally stop incrementing on counter overflow

• Support the generation of hardware triggers when the counter overflows and per channel

23.2.3 Modes of operation

During debug mode, the TPM can be configured to temporarily pause all counting until the core returns to normal user operating mode or to operate normally. When the counter is paused, trigger inputs and input capture events are ignored.

During doze mode, the TPM can be configured to operate normally or to pause all counting for the duration of doze mode. When the counter is paused, trigger inputs and input capture events are ignored.

During stop mode, the TPM counter clock can remain functional and the TPM can generate an asynchronous interrupt to exit the MCU from stop mode.

23.2.4 Block diagram

The TPM uses one input/output (I/O) pin per channel, CHn (TPM channel (n)) where n is the channel number.

The following figure shows the TPM structure. The central component of the TPM is the 16-bit counter with programmable final value and its counting can be up or up-down.
23.3 TPM Signal Descriptions

Table 23-4. TPM signal descriptions

<table>
<thead>
<tr>
<th>Signal</th>
<th>Description</th>
<th>I/O</th>
</tr>
</thead>
<tbody>
<tr>
<td>TPM_EXTCLK</td>
<td>External clock. TPM external clock can be selected to increment the TPM counter on every rising edge synchronized to the counter clock.</td>
<td>I</td>
</tr>
<tr>
<td>TPM_CHn</td>
<td>TPM channel (n = 5 to 0). A TPM channel pin is configured as output when configured in an output compare or PWM mode and the TPM counter is enabled, otherwise the TPM channel pin is an input.</td>
<td>I/O</td>
</tr>
</tbody>
</table>
23.3.1 TPM_EXTCLK — TPM External Clock

The rising edge of the external input signal is used to increment the TPM counter if selected by CMOD[1:0] bits in the SC register. This input signal must be less than half of the TPM counter clock frequency. The TPM counter prescaler selection and settings are also used when an external input is selected.

23.3.2 TPM_CHn — TPM Channel (n) I/O Pin

Each TPM channel can be configured to operate either as input or output. The direction associated with each channel, input or output, is selected according to the mode assigned for that channel.

23.4 Memory Map and Register Definition

This section provides a detailed description of all TPM registers.

Attempting to access a reserved register location in the TPM memory map will generate a bus error.

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4003_8000</td>
<td>Status and Control (TPM0_SC)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.1/331</td>
</tr>
<tr>
<td>4003_8004</td>
<td>Counter (TPM0_CNT)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.2/332</td>
</tr>
<tr>
<td>4003_8008</td>
<td>Modulo (TPM0_MOD)</td>
<td>32</td>
<td>R/W</td>
<td>0000_FFFFh</td>
<td>23.4.3/333</td>
</tr>
<tr>
<td>4003_800C</td>
<td>Channel (n) Status and Control (TPM0_C0SC)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.4/334</td>
</tr>
<tr>
<td>4003_8010</td>
<td>Channel (n) Value (TPM0_C0V)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.5/336</td>
</tr>
<tr>
<td>4003_8014</td>
<td>Channel (n) Status and Control (TPM0_C1SC)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.6/336</td>
</tr>
<tr>
<td>4003_8018</td>
<td>Channel (n) Value (TPM0_C1V)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.3/333</td>
</tr>
<tr>
<td>4003_801C</td>
<td>Channel (n) Status and Control (TPM0_C2SC)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.4/334</td>
</tr>
<tr>
<td>4003_8020</td>
<td>Channel (n) Value (TPM0_C2V)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.5/336</td>
</tr>
<tr>
<td>4003_8024</td>
<td>Channel (n) Status and Control (TPM0_C3SC)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.6/336</td>
</tr>
<tr>
<td>4003_8028</td>
<td>Channel (n) Value (TPM0_C3V)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.5/336</td>
</tr>
<tr>
<td>4003_802C</td>
<td>Channel (n) Status and Control (TPM0_C4SC)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.6/336</td>
</tr>
<tr>
<td>4003_8030</td>
<td>Channel (n) Value (TPM0_C4V)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.5/336</td>
</tr>
<tr>
<td>4003_8034</td>
<td>Channel (n) Status and Control (TPM0_C5SC)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.5/336</td>
</tr>
<tr>
<td>4003_8038</td>
<td>Channel (n) Value (TPM0_C5V)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.5/336</td>
</tr>
<tr>
<td>4003_8050</td>
<td>Capture and Compare Status (TPM0_STATUS)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.6/336</td>
</tr>
</tbody>
</table>

Table continues on the next page...
## TPM memory map (continued)

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4003_8070</td>
<td>Channel Polarity (TPM0_POL)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.7/338</td>
</tr>
<tr>
<td>4003_8084</td>
<td>Configuration (TPM0_CONF)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.8/339</td>
</tr>
<tr>
<td>4003_9000</td>
<td>Status and Control (TPM1_SC)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.1/331</td>
</tr>
<tr>
<td>4003_9004</td>
<td>Counter (TPM1_CNT)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.2/332</td>
</tr>
<tr>
<td>4003_9008</td>
<td>Modulo (TPM1_MOD)</td>
<td>32</td>
<td>R/W</td>
<td>0000_FFFFh</td>
<td>23.4.3/333</td>
</tr>
<tr>
<td>4003_900C</td>
<td>Channel (n) Status and Control (TPM1_C0SC)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.4/334</td>
</tr>
<tr>
<td>4003_9010</td>
<td>Channel (n) Value (TPM1_C0V)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.5/336</td>
</tr>
<tr>
<td>4003_9014</td>
<td>Channel (n) Status and Control (TPM1_C1SC)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.4/334</td>
</tr>
<tr>
<td>4003_9018</td>
<td>Channel (n) Value (TPM1_C1V)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.5/336</td>
</tr>
<tr>
<td>4003_9020</td>
<td>Channel (n) Status and Control (TPM1_C2SC)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.4/334</td>
</tr>
<tr>
<td>4003_9024</td>
<td>Channel (n) Status and Control (TPM1_C3SC)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.5/336</td>
</tr>
<tr>
<td>4003_9028</td>
<td>Channel (n) Value (TPM1_C3V)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.5/336</td>
</tr>
<tr>
<td>4003_902C</td>
<td>Channel (n) Status and Control (TPM1_C4SC)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.4/334</td>
</tr>
<tr>
<td>4003_9030</td>
<td>Channel (n) Value (TPM1_C4V)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.5/336</td>
</tr>
<tr>
<td>4003_9034</td>
<td>Channel (n) Status and Control (TPM1_C5SC)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.4/334</td>
</tr>
<tr>
<td>4003_9038</td>
<td>Channel (n) Value (TPM1_C5V)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.5/336</td>
</tr>
<tr>
<td>4003_9050</td>
<td>Capture and Compare Status (TPM1_STATUS)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.6/336</td>
</tr>
<tr>
<td>4003_9070</td>
<td>Channel Polarity (TPM1_POL)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.7/338</td>
</tr>
<tr>
<td>4003_9084</td>
<td>Configuration (TPM1_CONF)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.8/339</td>
</tr>
<tr>
<td>4003_A000</td>
<td>Status and Control (TPM2_SC)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.1/331</td>
</tr>
<tr>
<td>4003_A004</td>
<td>Counter (TPM2_CNT)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.2/332</td>
</tr>
<tr>
<td>4003_A008</td>
<td>Modulo (TPM2_MOD)</td>
<td>32</td>
<td>R/W</td>
<td>0000_FFFFh</td>
<td>23.4.3/333</td>
</tr>
<tr>
<td>4003_A00C</td>
<td>Channel (n) Status and Control (TPM2_C0SC)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.4/334</td>
</tr>
<tr>
<td>4003_A010</td>
<td>Channel (n) Value (TPM2_C0V)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.5/336</td>
</tr>
<tr>
<td>4003_A014</td>
<td>Channel (n) Status and Control (TPM2_C1SC)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.4/334</td>
</tr>
<tr>
<td>4003_A018</td>
<td>Channel (n) Value (TPM2_C1V)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.5/336</td>
</tr>
<tr>
<td>4003_A01C</td>
<td>Channel (n) Status and Control (TPM2_C2SC)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.4/334</td>
</tr>
<tr>
<td>4003_A020</td>
<td>Channel (n) Value (TPM2_C2V)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.5/336</td>
</tr>
<tr>
<td>4003_A024</td>
<td>Channel (n) Status and Control (TPM2_C3SC)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.4/334</td>
</tr>
<tr>
<td>4003_A028</td>
<td>Channel (n) Value (TPM2_C3V)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.5/336</td>
</tr>
<tr>
<td>4003_A02C</td>
<td>Channel (n) Status and Control (TPM2_C4SC)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.4/334</td>
</tr>
<tr>
<td>4003_A030</td>
<td>Channel (n) Value (TPM2_C4V)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.5/336</td>
</tr>
<tr>
<td>4003_A034</td>
<td>Channel (n) Status and Control (TPM2_C5SC)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.4/334</td>
</tr>
<tr>
<td>4003_A038</td>
<td>Channel (n) Value (TPM2_C5V)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.5/336</td>
</tr>
<tr>
<td>4003_A050</td>
<td>Capture and Compare Status (TPM2_STATUS)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.6/336</td>
</tr>
<tr>
<td>4003_A070</td>
<td>Channel Polarity (TPM2_POL)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.7/338</td>
</tr>
<tr>
<td>4003_A084</td>
<td>Configuration (TPM2_CONF)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>23.4.8/339</td>
</tr>
</tbody>
</table>
23.4.1 Status and Control (TPMx_SC)

SC contains the overflow status flag and control bits used to configure the interrupt enable, module configuration and prescaler factor. These controls relate to all channels within this module.

Address: Base address + 0h offset

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>R</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
</tbody>
</table>

TPMx_SC field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–9</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>8</td>
<td>DMA</td>
</tr>
<tr>
<td>DMA Enable</td>
<td>Enables DMA transfers for the overflow flag.</td>
</tr>
<tr>
<td>0</td>
<td>Disables DMA transfers.</td>
</tr>
<tr>
<td>1</td>
<td>Enables DMA transfers.</td>
</tr>
<tr>
<td>7</td>
<td>Timer Overflow Flag</td>
</tr>
<tr>
<td>TOF</td>
<td>Set by hardware when the TPM counter equals the value in the MOD register and increments. Writing a 1 to TOF clears it. Writing a 0 to TOF has no effect.</td>
</tr>
<tr>
<td></td>
<td>If another TPM overflow occurs between the flag setting and the flag clearing, the write operation has no effect; therefore, TOF remains set indicating another overflow has occurred. In this case a TOF interrupt request is not lost due to a delay in clearing the previous TOF.</td>
</tr>
</tbody>
</table>

Table continues on the next page...
### TPMx_SC field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>TPM counter has not overflowed.</td>
</tr>
<tr>
<td>1</td>
<td>TPM counter has overflowed.</td>
</tr>
<tr>
<td>6 TOIE</td>
<td>Timer Overflow Interrupt Enable</td>
</tr>
<tr>
<td>Enables TPM overflow interrupts.</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>Disable TOF interrupts. Use software polling or DMA request.</td>
</tr>
<tr>
<td>1</td>
<td>Enable TOF interrupts. An interrupt is generated when TOF equals one.</td>
</tr>
<tr>
<td>5 CPWMS</td>
<td>Center-Aligned PWM Select</td>
</tr>
<tr>
<td>Selects CPWM mode. This mode configures the TPM to operate in up-down counting mode.</td>
<td></td>
</tr>
<tr>
<td>This field is write protected. It can be written only when the counter is disabled.</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>TPM counter operates in up counting mode.</td>
</tr>
<tr>
<td>1</td>
<td>TPM counter operates in up-down counting mode.</td>
</tr>
<tr>
<td>4–3 CMOD</td>
<td>Clock Mode Selection</td>
</tr>
<tr>
<td>Selects the TPM counter clock modes. When disabling the counter, this field remain set until acknowledged in the TPM clock domain.</td>
<td></td>
</tr>
<tr>
<td>00</td>
<td>TPM counter is disabled</td>
</tr>
<tr>
<td>01</td>
<td>TPM counter increments on every TPM counter clock</td>
</tr>
<tr>
<td>10</td>
<td>TPM counter increments on rising edge of TPM_EXTCLK synchronized to the TPM counter clock</td>
</tr>
<tr>
<td>11</td>
<td>Reserved.</td>
</tr>
<tr>
<td>PS</td>
<td>Prescale Factor Selection</td>
</tr>
<tr>
<td>Selects one of 8 division factors for the clock mode selected by CMOD.</td>
<td></td>
</tr>
<tr>
<td>This field is write protected. It can be written only when the counter is disabled.</td>
<td></td>
</tr>
<tr>
<td>000</td>
<td>Divide by 1</td>
</tr>
<tr>
<td>001</td>
<td>Divide by 2</td>
</tr>
<tr>
<td>010</td>
<td>Divide by 4</td>
</tr>
<tr>
<td>011</td>
<td>Divide by 8</td>
</tr>
<tr>
<td>100</td>
<td>Divide by 16</td>
</tr>
<tr>
<td>101</td>
<td>Divide by 32</td>
</tr>
<tr>
<td>110</td>
<td>Divide by 64</td>
</tr>
<tr>
<td>111</td>
<td>Divide by 128</td>
</tr>
</tbody>
</table>

### 23.4.2 Counter (TPMx_CNT)

The CNT register contains the TPM counter value.

Reset clears the CNT register. Writing any value to COUNT also clears the counter.

When debug is active, the TPM counter does not increment unless configured otherwise.

Reading the CNT register adds two wait states to the register access due to synchronization delays.
### 23.4.3 Modulo (TPMx_MOD)

The Modulo register contains the modulo value for the TPM counter. When the TPM counter reaches the modulo value and increments, the overflow flag (TOF) is set and the next value of TPM counter depends on the selected counting method (see Counter).

Writing to the MOD register latches the value into a buffer. The MOD register is updated with the value of its write buffer according to MOD Register Update. Additional writes to the MOD write buffer are ignored until the register has been updated.

It is recommended to initialize the TPM counter (write to CNT) before writing to the MOD register to avoid confusion about when the first counter overflow will occur.
23.4.4 Channel (n) Status and Control (TPMx_CnSC)

CnSC contains the channel-interrupt-status flag and control bits used to configure the interrupt enable, channel configuration, and pin function. When switching from one channel mode to a different channel mode, the channel must first be disabled and this must be acknowledged in the TPM counter clock domain.

<table>
<thead>
<tr>
<th>CPWMS</th>
<th>MSnB:MSnA</th>
<th>ELSnB:ELSnA</th>
<th>Mode</th>
<th>Configuration</th>
</tr>
</thead>
<tbody>
<tr>
<td>X</td>
<td>00</td>
<td>00</td>
<td>None</td>
<td>Channel disabled</td>
</tr>
<tr>
<td>X</td>
<td>01</td>
<td>00</td>
<td>Software compare</td>
<td>Pin not used for TPM</td>
</tr>
<tr>
<td>0</td>
<td>00</td>
<td>01</td>
<td>Input capture</td>
<td>Capture on Rising Edge Only</td>
</tr>
<tr>
<td></td>
<td></td>
<td>10</td>
<td></td>
<td>Capture on Falling Edge Only</td>
</tr>
<tr>
<td></td>
<td></td>
<td>11</td>
<td></td>
<td>Capture on Rising or Falling Edge</td>
</tr>
<tr>
<td>01</td>
<td>01</td>
<td>Output capture</td>
<td>Toggle Output on match</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>10</td>
<td></td>
<td>Clear Output on match</td>
</tr>
<tr>
<td></td>
<td></td>
<td>11</td>
<td></td>
<td>Set Output on match</td>
</tr>
<tr>
<td>10</td>
<td>10</td>
<td>Edge-aligned PWM</td>
<td>High-true pulses (clear Output on match, set Output on reload)</td>
<td></td>
</tr>
<tr>
<td></td>
<td>X1</td>
<td></td>
<td>Low-true pulses (set Output on match, clear Output on reload)</td>
<td></td>
</tr>
<tr>
<td>11</td>
<td>10</td>
<td>Output compare</td>
<td>Pulse Output low on match</td>
<td></td>
</tr>
<tr>
<td></td>
<td>01</td>
<td></td>
<td>Pulse Output high on match</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>10</td>
<td>Center-aligned PWM</td>
<td>High-true pulses (clear Output on match-up, set Output on match-down)</td>
<td></td>
</tr>
<tr>
<td></td>
<td>01</td>
<td></td>
<td>Low-true pulses (set Output on match-up, clear Output on match-down)</td>
<td></td>
</tr>
</tbody>
</table>

Address: Base address + Ch offset + (8d × i), where i=0d to 5d
### TPMx_CnSC field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–8</td>
<td>Reserved. This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>7</td>
<td>CHF</td>
</tr>
<tr>
<td></td>
<td>Channel Flag</td>
</tr>
<tr>
<td></td>
<td>Set by hardware when an event occurs on the channel. CHF is cleared by writing a 1 to the CHF bit. Writing a 0 to CHF has no effect.</td>
</tr>
<tr>
<td></td>
<td>If another event occurs between the CHF sets and the write operation, the write operation has no effect; therefore, CHF remains set indicating another event has occurred. In this case a CHF interrupt request is not lost due to the delay in clearing the previous CHF.</td>
</tr>
<tr>
<td></td>
<td>0 No channel event has occurred.</td>
</tr>
<tr>
<td></td>
<td>1 A channel event has occurred.</td>
</tr>
<tr>
<td>6</td>
<td>CHIE</td>
</tr>
<tr>
<td></td>
<td>Channel Interrupt Enable</td>
</tr>
<tr>
<td></td>
<td>Enables channel interrupts.</td>
</tr>
<tr>
<td></td>
<td>0 Disable channel interrupts.</td>
</tr>
<tr>
<td></td>
<td>1 Enable channel interrupts.</td>
</tr>
<tr>
<td>5</td>
<td>MSB</td>
</tr>
<tr>
<td></td>
<td>Channel Mode Select</td>
</tr>
<tr>
<td></td>
<td>Used for further selections in the channel logic. Its functionality is dependent on the channel mode. When a channel is disabled, this field will not change state until acknowledged in the TPM counter clock domain.</td>
</tr>
<tr>
<td>4</td>
<td>MSA</td>
</tr>
<tr>
<td></td>
<td>Channel Mode Select</td>
</tr>
<tr>
<td></td>
<td>Used for further selections in the channel logic. Its functionality is dependent on the channel mode. When a channel is disabled, this field will not change state until acknowledged in the TPM counter clock domain.</td>
</tr>
<tr>
<td>3</td>
<td>ELSB</td>
</tr>
<tr>
<td></td>
<td>Edge or Level Select</td>
</tr>
<tr>
<td></td>
<td>The functionality of ELSB and ELSA depends on the channel mode. When a channel is disabled, this field will not change state until acknowledged in the TPM counter clock domain.</td>
</tr>
<tr>
<td>2</td>
<td>ELSA</td>
</tr>
<tr>
<td></td>
<td>Edge or Level Select</td>
</tr>
<tr>
<td></td>
<td>The functionality of ELSB and ELSA depends on the channel mode. When a channel is disabled, this field will not change state until acknowledged in the TPM counter clock domain.</td>
</tr>
<tr>
<td>1</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>0</td>
<td>DMA</td>
</tr>
<tr>
<td></td>
<td>DMA Enable</td>
</tr>
<tr>
<td></td>
<td>Enables DMA transfers for the channel.</td>
</tr>
<tr>
<td></td>
<td>0 Disable DMA transfers.</td>
</tr>
<tr>
<td></td>
<td>1 Enable DMA transfers.</td>
</tr>
</tbody>
</table>
23.4.5 Channel (n) Value (TPMx_CnV)

These registers contain the captured TPM counter value for the input modes or the match value for the output modes.

In input capture mode, any write to a CnV register is ignored.

In compare modes, writing to a CnV register latches the value into a buffer. A CnV register is updated with the value of its write buffer according to CnV Register Update. Additional writes to the CnV write buffer are ignored until the register has been updated.

Address: Base address + 10h offset + (8d × i), where i=0d to 5d

| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| R   | 0  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| W   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| 31–16 Reserved | This field is reserved.  
This read-only field is reserved and always has the value 0. |
| VAL | Channel Value  
Captured TPM counter value of the input modes or the match value for the output modes. This field must be written with single 16-bit or 32-bit access. |

23.4.6 Capture and Compare Status (TPMx_STATUS)

The STATUS register contains a copy of the status flag, CnSC[CHnF] for each TPM channel, as well as SC[TOF], for software convenience.

Each CHnF bit in STATUS is a mirror of CHnF bit in CnSC. All CHnF bits can be checked using only one read of STATUS. All CHnF bits can be cleared by writing all ones to STATUS.

Hardware sets the individual channel flags when an event occurs on the channel. Writing a 1 to CHF clears it. Writing a 0 to CHF has no effect.

If another event occurs between the flag setting and the write operation, the write operation has no effect; therefore, CHF remains set indicating another event has occurred. In this case a CHF interrupt request is not lost due to the clearing sequence for a previous CHF.
### TPMx_STATUS field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–9</td>
<td>Reserved. This field is reserved.&lt;br&gt;This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>8</td>
<td>TOF Timer Overflow Flag&lt;br&gt;See register description.&lt;br&gt;0 TPM counter has not overflowed.&lt;br&gt;1 TPM counter has overflowed.</td>
</tr>
<tr>
<td>7–6</td>
<td>Reserved. This field is reserved.&lt;br&gt;This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>5</td>
<td>CH5F Channel 5 Flag&lt;br&gt;See the register description.&lt;br&gt;0 No channel event has occurred.&lt;br&gt;1 A channel event has occurred.</td>
</tr>
<tr>
<td>4</td>
<td>CH4F Channel 4 Flag&lt;br&gt;See the register description.&lt;br&gt;0 No channel event has occurred.&lt;br&gt;1 A channel event has occurred.</td>
</tr>
<tr>
<td>3</td>
<td>CH3F Channel 3 Flag&lt;br&gt;See the register description.&lt;br&gt;0 No channel event has occurred.&lt;br&gt;1 A channel event has occurred.</td>
</tr>
</tbody>
</table>

Table continues on the next page...
### TPMx_STATUS field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
<th>2 CH2F</th>
<th>Channel 2 Flag</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>0</td>
<td>No channel event has occurred.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>A channel event has occurred.</td>
</tr>
<tr>
<td></td>
<td>See the register description.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1 CH1F</td>
<td>Channel 1 Flag</td>
<td>0</td>
<td>No channel event has occurred.</td>
</tr>
<tr>
<td></td>
<td>See the register description.</td>
<td>1</td>
<td>A channel event has occurred.</td>
</tr>
<tr>
<td>0 CH0F</td>
<td>Channel 0 Flag</td>
<td>0</td>
<td>No channel event has occurred.</td>
</tr>
<tr>
<td></td>
<td>See the register description.</td>
<td>1</td>
<td>A channel event has occurred.</td>
</tr>
</tbody>
</table>

### 23.4.7 Channel Polarity (TPMx_POL)

This register defines the input and output polarity of each of the channels.

**Address:** Base address + 70h offset

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

#### TPMx_POL field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–6</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>5 POL5</td>
<td>Channel 5 Polarity</td>
</tr>
<tr>
<td></td>
<td>0 The channel polarity is active high.</td>
</tr>
<tr>
<td></td>
<td>1 The channel polarity is active low.</td>
</tr>
<tr>
<td>4 POL4</td>
<td>Channel 4 Polarity</td>
</tr>
<tr>
<td></td>
<td>0 The channel polarity is active high</td>
</tr>
<tr>
<td></td>
<td>1 The channel polarity is active low</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
TPMx_POL field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>3 POL3</td>
<td>Channel 3 Polarity</td>
</tr>
<tr>
<td>0</td>
<td>The channel polarity is active high.</td>
</tr>
<tr>
<td>1</td>
<td>The channel polarity is active low.</td>
</tr>
<tr>
<td>2 POL2</td>
<td>Channel 2 Polarity</td>
</tr>
<tr>
<td>0</td>
<td>The channel polarity is active high.</td>
</tr>
<tr>
<td>1</td>
<td>The channel polarity is active low.</td>
</tr>
<tr>
<td>1 POL1</td>
<td>Channel 1 Polarity</td>
</tr>
<tr>
<td>0</td>
<td>The channel polarity is active high.</td>
</tr>
<tr>
<td>1</td>
<td>The channel polarity is active low.</td>
</tr>
<tr>
<td>0 POL0</td>
<td>Channel 0 Polarity</td>
</tr>
<tr>
<td>0</td>
<td>The channel polarity is active high.</td>
</tr>
<tr>
<td>1</td>
<td>The channel polarity is active low.</td>
</tr>
</tbody>
</table>

23.4.8 Configuration (TPMx_CONF)

This register selects the behavior in debug and wait modes and the use of an external global time base.

Address: Base address + 84h offset

### TPMx_CONF field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–28 Reserved</td>
<td>This field is reserved.</td>
</tr>
<tr>
<td>31–28 Reserved</td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>

Table continues on the next page...
TPMx_CONF field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>27–24 TRGSEL</td>
<td>Trigger Select</td>
</tr>
<tr>
<td></td>
<td>Selects the input trigger to use for starting, reloading and/or pausing the counter. The source of the trigger (external or internal to the TPM) is configured by the TRGSRC field. This field should only be changed when the TPM counter is disabled. Refer to the chip configuration section for available external trigger options. The available internal trigger sources are listed below.</td>
</tr>
<tr>
<td>0001 0010 0100 0101 0110 0111 1000 1001 1010 1011 1100 1101 1110 1111</td>
<td>Channel 0 pin input capture Channel 1 pin input capture Channel 0 or Channel 1 pin input capture Channel 2 pin input capture Channel 0 or Channel 2 pin input capture Channel 1 or Channel 2 pin input capture Channel 0 or Channel 1 or Channel 2 pin input capture Channel 3 pin input capture Channel 0 or Channel 3 pin input capture Channel 1 or Channel 3 pin input capture Channel 0 or Channel 1 or Channel 3 pin input capture Channel 2 or Channel 3 pin input capture Channel 0 or Channel 2 or Channel 3 pin input capture Channel 1 or Channel 2 or Channel 3 pin input capture Channel 0 or Channel 1 or Channel 2 or Channel 3 pin input capture</td>
</tr>
<tr>
<td>23 TRGSRC</td>
<td>Trigger Source</td>
</tr>
<tr>
<td></td>
<td>Selects between internal (channel pin input capture) or external trigger sources. When selecting an internal trigger, the channel selected should be configured for input capture. Only a rising edge input capture can be used to initially start the counter using the CSOT configuration; either rising edge or falling edge input capture can be used to reload the counter using the CROT configuration; and the state of the channel input pin is used to pause the counter using the CPOT configuration. The channel polarity register can be used to invert the polarity of the channel input pins. This field should only be changed when the TPM counter is disabled.</td>
</tr>
<tr>
<td>0 1</td>
<td>Trigger source selected by TRGSEL is external. Trigger source selected by TRGSEL is internal (channel pin input capture).</td>
</tr>
<tr>
<td>22 TRGPOL</td>
<td>Trigger Polarity</td>
</tr>
<tr>
<td></td>
<td>Selects the polarity of the external trigger source. This field should only be changed when the TPM counter is disabled.</td>
</tr>
<tr>
<td>0 1</td>
<td>Trigger is active high. Trigger is active low.</td>
</tr>
<tr>
<td>21–20 Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>19 CPOT</td>
<td>Counter Pause On Trigger</td>
</tr>
<tr>
<td></td>
<td>When enabled, the counter will pause incrementing while the trigger remains asserted (level sensitive). This field should only be changed when the TPM counter is disabled.</td>
</tr>
<tr>
<td>18 CROT</td>
<td>Counter Reload On Trigger</td>
</tr>
</tbody>
</table>

Table continues on the next page...
### TPMx_CONF field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>When set, the TPM counter will reload with 0 (and initialize PWM outputs to their default value) when a rising edge is detected on the selected trigger input.</strong>&lt;br&gt;The trigger input is ignored if the TPM counter is paused during debug mode or doze mode. This field should only be changed when the TPM counter is disabled.</td>
<td>0 Counter is not reloaded due to a rising edge on the selected input trigger 1 Counter is reloaded when a rising edge is detected on the selected input trigger</td>
</tr>
<tr>
<td><strong>Counter Stop On Overflow</strong></td>
<td>When set, the TPM counter will stop incrementing once the counter equals the MOD value and incremented (this also sets the TOF). Reloading the counter with 0 due to writing to the counter register or due to a trigger input does not cause the counter to stop incrementing. Once the counter has stopped incrementing, the counter will not start incrementing unless it is disabled and then enabled again, or a rising edge on the selected trigger input is detected when CSOT set. This field should only be changed when the TPM counter is disabled.</td>
</tr>
<tr>
<td><strong>Counter Start on Trigger</strong></td>
<td>When set, the TPM counter will not start incrementing after it is enabled until a rising edge on the selected trigger input is detected. If the TPM counter is stopped due to an overflow, a rising edge on the selected trigger input will also cause the TPM counter to start incrementing again. The trigger input is ignored if the TPM counter is paused during debug mode or doze mode. This field should only be changed when the TPM counter is disabled.</td>
</tr>
<tr>
<td><strong>Global time base enable</strong></td>
<td>Configures the TPM to use an externally generated global time base counter. When an externally generated timebase is used, the internal TPM counter is not used by the channels but can be used to generate a periodic interruptor DMA request using the Modulo register and timer overflow flag.</td>
</tr>
<tr>
<td><strong>Global Time Base Synchronization</strong></td>
<td>When enabled, the TPM counter is synchronized to the global time base. It uses the global timebase enable, trigger and overflow to ensure the TPM counter starts incrementing at the same time as the global timebase, stops incrementing at the same time as the global timebase and is reset at the same time as the global timebase. This field should only be changed when the TPM counter is disabled.</td>
</tr>
<tr>
<td><strong>Debug Mode</strong></td>
<td>Configures the TPM behavior in debug mode. All other configurations are reserved.</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
### TPMx_CONF field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>TPM counter is paused and does not increment during debug mode. Trigger inputs and input capture events are also ignored.</td>
</tr>
<tr>
<td>11</td>
<td>TPM counter continues in debug mode.</td>
</tr>
<tr>
<td>5 DOZEEN</td>
<td>Doze Enable</td>
</tr>
<tr>
<td></td>
<td>Configures the TPM behavior in wait mode.</td>
</tr>
<tr>
<td>0</td>
<td>Internal TPM counter continues in Doze mode.</td>
</tr>
<tr>
<td>1</td>
<td>Internal TPM counter is paused and does not increment during Doze mode. Trigger inputs and input capture events are also ignored.</td>
</tr>
<tr>
<td>Reserved</td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>

## 23.5 Functional description

The following sections describe the TPM features.

### 23.5.1 Clock domains

The TPM module supports two clock domains.

The bus clock domain is used by the register interface and for synchronizing interrupts and DMA requests.

The TPM counter clock domain is used to clock the counter and prescaler along with the output compare and input capture logic. The TPM counter clock is considered asynchronous to the bus clock, can be a higher or lower frequency than the bus clock and can remain operational in Stop mode. Multiple TPM instances are all clocked by the same TPM counter clock in support of the external timebase feature.

### 23.5.1.1 Counter Clock Mode

The CMOD[1:0] bits in the SC register either disable the TPM counter or select one of two possible clock modes for the TPM counter. After any reset, CMOD[1:0] = 0:0 so the TPM counter is disabled.

The CMOD[1:0] bits may be read or written at any time. Disabling the TPM counter by writing zero to the CMOD[1:0] bits does not affect the TPM counter value or other registers, but must be acknowledged by the TPM counter clock domain before they read as zero.
The external clock input passes through a synchronizer clocked by the TPM counter clock to assure that counter transitions are properly aligned to counter clock transitions. Therefore, to meet Nyquist criteria considering also jitter, the frequency of the external clock source must be less than half of the counter clock frequency.

### 23.5.2 Prescaler

The selected counter clock source passes through a prescaler that is a 7-bit counter. The value of the prescaler is selected by the PS[2:0] bits. The following figure shows an example of the prescaler counter and TPM counter.

![Diagram of Prescaler Counter](image)

*Figure 23-2. Example of the Prescaler Counter*

### 23.5.3 Counter

The TPM has a 16-bit counter that is used by the channels either for input or output modes. The counter updates from the selected clock divided by the prescaler. The TPM counter has these modes of operation:

- up counting (see **Up counting**)
- up-down counting (see **Up-down counting**)

#### 23.5.3.1 Up counting

Up counting is selected when SC[CPWMS] = 0.

The value of zero is loaded into the TPM counter, and the counter increments until the value of MOD is reached, at which point the counter is reloaded with zero.
The TPM period when using up counting is \((\text{MOD} + 0x0001) \times \text{period of the TPM counter clock}\).

The TOF bit is set when the TPM counter changes from MOD to zero.

\[
\begin{array}{cccccccccccc}
& 3 & 4 & 0 & 1 & 2 & 3 & 4 & 0 & 1 & 2 & 3 & 4 & 0 & 1 & 2 \\
\text{MOD} = 0x0004 & \\
\text{timer module counter} & \\
\end{array}
\]

**Figure 23-3. Example of TPM Up Counting**

**Note**

- MOD = 0000 is a redundant condition. In this case, the TPM counter is always equal to MOD and the TOF bit is set in each rising edge of the TPM counter clock.

### 23.5.3.2 Up-down counting

Up-down counting is selected when SC[CPWMS] = 1. When configured for up-down counting, configuring CONF[MOD] to less than 2 is not supported.

The value of 0 is loaded into the TPM counter, and the counter increments until the value of MOD is reached, at which point the counter is decremented until it returns to zero and the up-down counting restarts.

The TPM period when using up-down counting is \(2 \times \text{MOD} \times \text{period of the TPM counter clock}\).

The TOF bit is set when the TPM counter changes from MOD to (MOD – 1).
23.5.3.3 Counter Reset

Any write to CNT resets the TPM counter and the channel outputs to their initial values (except for channels in output compare mode).

23.5.3.4 Global time base (GTB)

The global time base (GTB) is a TPM function that allows multiple TPM modules to share the same timebase. When the global time base is enabled (CONF[GTBEEN] = 1), the local TPM channels use the counter value, counter enable and overflow indication from the TPM generating the global time base. If the local TPM counter is not generating the global time base, then it can be used as an independent counter or pulse accumulator.

The local TPM counter can also be configured to synchronize to the global time base, by configuring (GTBSYNC = 1). When synchronized to the global time base, the local counter will use the counter enable and counter overflow indication from the TPM generating the global time base. This enables multiple TPM to be configured with the same phase, but with different periods (although the global time base must be configured with the longest period).

23.5.3.5 Counter trigger

The TPM counter can be configured to start, stop or reset in response to a hardware trigger input. The trigger input is synchronized to the asynchronous counter clock, so there is a 3 counter clock delay between the trigger assertion and the counter responding.
When (CSOT = 1), the counter will not start incrementing until a rising edge is detected on the trigger input.

When (CSOO = 1), the counter will stop incrementing whenever the TOF flag is set. The counter does not increment again unless it is disabled, or if CSOT = 1 and a rising edge is detected on the trigger input.

When (CROT = 1), the counter will reset to zero as if an overflow occurred whenever a rising edge is detected on the trigger input.

When (CPOT = 1), the counter will pause incrementing whenever the trigger input is asserted. The counter will continue incrementing when the trigger input negates.

The polarity of the external input trigger can be configured by the TRGPOL register bit.

When an internal trigger source is selected, the trigger input is selected from one or more channel input capture events. The input capture filters are used with the internal trigger sources and the POLn bits can be used to invert the polarity of the input channels. Note that following restrictions apply with input capture channel sources.

- When (CSOT = 1), the counter will only start incrementing on a rising edge on the channel input, provided ELSnA = 1.
- When (CROT = 1), the counter will reset to zero on either edge of the channel input, as configured by ELSnB:ELSnA.
- When (CPOT = 1), the counter will pause incrementing whenever the channel input is asserted.

### 23.5.4 Input Capture Mode

The input capture mode is selected when (CPWMS = 0), (MSnB:MSnA = 0:0), and (ELSnB:ELSnA ≠ 0:0).

When a selected edge occurs on the channel input, the current value of the TPM counter is captured into the CnV register, at the same time the CHnF bit is set and the channel interrupt is generated if enabled by CHnIE = 1 (see the following figure).

When a channel is configured for input capture, the TPM_CHn pin is an edge-sensitive input. ELSnB:ELSnA control bits determine which edge, falling or rising, triggers input-capture event. Note that the maximum frequency for the channel input signal to be detected correctly is counter clock divided by 4, which is required to meet Nyquist criteria for signal sampling.

 Writes to the CnV register are ignored in input capture mode.
The CHnF bit is set on the third rising edge of the counter clock after a valid edge occurs on the channel input.

### 23.5.5 Output Compare Mode

The output compare mode is selected when $(CPWMS = 0)$, and $(MSnB:MSnA = X:1)$.

In output compare mode, the TPM can generate timed pulses with programmable position, polarity, duration, and frequency. When the counter matches the value in the CnV register of an output compare channel, the channel (n) output can be set, cleared or toggled if MSnB is clear. If MSnB is set then the channel (n) output is pulsed high or low for as long as the counter matches the value in the CnV register.

When a channel is initially configured to output compare mode, the channel output updates with its negated value (logic 0 for set/toggle/pulse high and logic one for clear/pulse low).

The CHnF bit is set and the channel (n) interrupt is generated (if CHnIE = 1) at the channel (n) match (TPM counter = CnV).
Figure 23-6. Example of the output compare mode when the match toggles the channel output

Figure 23-7. Example of the output compare mode when the match clears the channel output

Figure 23-8. Example of the output compare mode when the match sets the channel output

It is possible to use the output compare mode with \((\text{ELSnB}:\text{ELSnA} = 0:0)\). In this case, when the counter reaches the value in the CnV register, the CHnF bit is set and the channel \((n)\) interrupt is generated (if \(\text{CHnIE} = 1\)), however the channel \((n)\) output is not modified and controlled by TPM.

23.5.6 Edge-Aligned PWM (EPWM) Mode

The edge-aligned mode is selected when \((\text{CPWMS} = 0)\), and \((\text{MSnB}:\text{MSnA} = 1:0)\).
The EPWM period is determined by \((\text{MOD} + 0x0001)\) and the pulse width (duty cycle) is determined by \(\text{CnV}\).

The CHnF bit is set and the channel \((n)\) interrupt is generated (if CHnIE = 1) at the channel \((n)\) match (TPM counter = \(\text{CnV}\)), that is, at the end of the pulse width.

This type of PWM signal is called edge-aligned because the leading edges of all PWM signals are aligned with the beginning of the period, which is the same for all channels within an TPM.

![Figure 23-9. EPWM period and pulse width with \(\text{ELSnB:ELSnA} = 1:0\)](image)

If \((\text{ELSnB:ELSnA} = 0:0)\) when the counter reaches the value in the \(\text{CnV}\) register, the CHnF bit is set and the channel \((n)\) interrupt is generated (if CHnIE = 1), however the channel \((n)\) output is not controlled by TPM.

If \((\text{ELSnB:ELSnA} = 1:0)\), then the channel \((n)\) output is forced high at the counter overflow (when the zero is loaded into the TPM counter), and it is forced low at the channel \((n)\) match (TPM counter = \(\text{CnV}\)) (see the following figure).

![Figure 23-10. EPWM signal with \(\text{ELSnB:ELSnA} = 1:0\)](image)

If \((\text{ELSnB:ELSnA} = X:1)\), then the channel \((n)\) output is forced low at the counter overflow (when zero is loaded into the TPM counter), and it is forced high at the channel \((n)\) match (TPM counter = \(\text{CnV}\)) (see the following figure).
If \( CnV = 0x0000 \), then the channel \( n \) output is a 0% duty cycle EPWM signal. If \( CnV > MOD \), then the channel \( n \) output is a 100% duty cycle EPWM signal and CHnF bit is not set since there is never a channel \( n \) match. Therefore, MOD must be less than 0xFFFF in order to get a 100% duty cycle EPWM signal.

### 23.5.7 Center-Aligned PWM (CPWM) Mode

The center-aligned mode is selected when \( CPWMS = 1 \) and \( MSnB:MSnA = 1:0 \).

The CPWM pulse width (duty cycle) is determined by \( 2 \times CnV \) and the period is determined by \( 2 \times MOD \) (see the following figure). MOD must be kept in the range of 0x0001 to 0x7FFF because values outside this range can produce ambiguous results.

In the CPWM mode, the TPM counter counts up until it reaches MOD and then counts down until it reaches zero.

The CHnF bit is set and channel \( n \) interrupt is generated (if CHnIE = 1) at the channel \( n \) match (TPM counter = CnV) when the TPM counting is down (at the begin of the pulse width) and when the TPM counting is up (at the end of the pulse width).

This type of PWM signal is called center-aligned because the pulse width centers for all channels are when the TPM counter is zero.

The other channel modes are not designed to be used with the up-down counter (CPWMS = 1). Therefore, all TPM channels should be used in CPWM mode when (CPWMS = 1).
Figure 23-12. CPWM period and pulse width with ELSnB:ELSnA = 1:0

If (ELSnB:ELSnA = 0:0) when the TPM counter reaches the value in the CnV register, the CHnF bit is set and the channel (n) interrupt is generated (if CHnIE = 1), however the channel (n) output is not controlled by TPM.

If (ELSnB:ELSnA = 1:0), then the channel (n) output is forced high at the channel (n) match (TPM counter = CnV) when counting down, and it is forced low at the channel (n) match when counting up (see the following figure).

Figure 23-13. CPWM signal with ELSnB:ELSnA = 1:0

If (ELSnB:ELSnA = X:1), then the channel (n) output is forced low at the channel (n) match (TPM counter = CnV) when counting down, and it is forced high at the channel (n) match when counting up (see the following figure).

Figure 23-14. CPWM signal with ELSnB:ELSnA = X:1
If \((CnV = 0x0000)\) then the channel \((n)\) output is a 0% duty cycle CPWM signal.

If \((CnV > MOD)\), then the channel \((n)\) output is a 100% duty cycle CPWM signal, although the CHnF bit is set when the counter changes from incrementing to decrementing. Therefore, MOD must be less than 0xFFFF in order to get a 100% duty cycle CPWM signal.

### 23.5.8 Registers Updated from Write Buffers

#### 23.5.8.1 MOD Register Update

If \((CMOD[1:0] = 0:0)\) then MOD register is updated when MOD register is written.

If \((CMOD[1:0] ≠ 0:0)\), then MOD register is updated according to the CPWMS bit, that is:

- If the selected mode is not CPWM then MOD register is updated after MOD register was written and the TPM counter changes from MOD to zero.
- If the selected mode is CPWM then MOD register is updated after MOD register was written and the TPM counter changes from MOD to \((MOD – 1)\).

#### 23.5.8.2 CnV Register Update

If \((CMOD[1:0] = 0:0)\) then CnV register is updated when CnV register is written.

If \((CMOD[1:0] ≠ 0:0)\), then CnV register is updated according to the selected mode, that is:

- If the selected mode is output compare then CnV register is updated on the next TPM counter increment (end of the prescaler counting) after CnV register was written.
- If the selected mode is EPWM then CnV register is updated after CnV register was written and the TPM counter changes from MOD to zero.
- If the selected mode is CPWM then CnV register is updated after CnV register was written and the TPM counter changes from MOD to \((MOD – 1)\).
23.5.9 DMA

The channel generates a DMA transfer request according to DMA and CHnIE bits. See the following table for more information.

**Table 23-6. Channel DMA Transfer Request**

<table>
<thead>
<tr>
<th>DMA</th>
<th>CHnIE</th>
<th>Channel DMA Transfer Request</th>
<th>Channel Interrupt</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>The channel DMA transfer request is not generated.</td>
<td>The channel interrupt is not generated.</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>The channel DMA transfer request is not generated.</td>
<td>The channel interrupt is generated if (CHnF = 1).</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>The channel DMA transfer request is generated if (CHnF = 1).</td>
<td>The channel interrupt is not generated.</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>The channel DMA transfer request is generated if (CHnF = 1).</td>
<td>The channel interrupt is generated if (CHnF = 1).</td>
</tr>
</tbody>
</table>

If DMA = 1, the CHnF bit can be cleared either by channel DMA transfer done or writing a one to CHnF bit (see the following table).

**Table 23-7. Clear CHnF Bit**

<table>
<thead>
<tr>
<th>DMA</th>
<th>How CHnF Bit Can Be Cleared</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>CHnF bit is cleared by writing a 1 to CHnF bit.</td>
</tr>
<tr>
<td>1</td>
<td>CHnF bit is cleared either when the channel DMA transfer is done or by writing a 1 to CHnF bit.</td>
</tr>
</tbody>
</table>

23.5.10 Output triggers

The TPM generates output triggers for the counter and each channel that can be used to trigger events in other peripherals.

The counter trigger asserts whenever the TOF is set and remains asserted until the next increment.

Each TPM channel generates both a pre-trigger output and a trigger output. The pre-trigger output asserts whenever the CHnF is set, the trigger output asserts on the first counter increment after the pre-trigger asserts, and then both the trigger and pre-trigger negate on the first counter increment after the trigger asserts.

23.5.11 Reset Overview

The TPM is reset whenever any chip reset occurs.
When the TPM exits from reset:

- the TPM counter and the prescaler counter are zero and are stopped (CMOD[1:0] = 0:0);
- the timer overflow interrupt is zero;
- the channels interrupts are zero;
- the channels are in input capture mode;
- the channels outputs are zero;
- the channels pins are not controlled by TPM (ELS(n)B:ELS(n)A = 0:0).

### 23.5.12 TPM Interrupts

This section describes TPM interrupts.

#### 23.5.12.1 Timer Overflow Interrupt

The timer overflow interrupt is generated when (TOIE = 1) and (TOF = 1).

#### 23.5.12.2 Channel (n) Interrupt

The channel (n) interrupt is generated when (CHnIE = 1) and (CHnF = 1).
Chapter 24
Analog-to-Digital Converter (ADC)

24.1 Chip-specific ADC information

24.1.1 ADC instantiation information

This device contains one 16-bit successive approximation ADC with up to 16 channels. The ADC supports both software and hardware triggers. The hardware trigger sources are listed in the Module-to-Module section.

The number of ADC channels present on the device is determined by the pinout of the specific device package and is shown in the following table.

<table>
<thead>
<tr>
<th>Device</th>
<th>Number of ADC Channels</th>
<th>Number of ADC Pins</th>
<th>Package</th>
</tr>
</thead>
<tbody>
<tr>
<td>MKL17Z32VFM4(R)</td>
<td>10</td>
<td>11</td>
<td>32QFN</td>
</tr>
<tr>
<td>MKL17Z64VFM4(R)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MKL17Z32VDA4(R)</td>
<td>15</td>
<td>15</td>
<td>36XFBGA</td>
</tr>
<tr>
<td>MKL17Z64VDA4(R)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MKL17Z32VLH4(R)</td>
<td>16</td>
<td>20</td>
<td>64LQFP</td>
</tr>
<tr>
<td>MKL17Z32VLH4(R)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MKL17Z32VFT4(R)</td>
<td>15</td>
<td>18</td>
<td>48QFN</td>
</tr>
<tr>
<td>MKL17Z64VFT4(R)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MKL17Z32VMP4(R)</td>
<td>16</td>
<td>20</td>
<td>64MAPBGA</td>
</tr>
<tr>
<td>MKL17Z64VMP4(R)</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
The 48 QFN and 64 MAPBGA packages supporting MKLx7ZxxVFT4 and MKLx7ZxxVMP4 part numbers for this product are not yet available. However, these packages are included in Package Your Way program for Kinetis MCUs. Visit nxp.com/KPYW for more details.

**24.1.2 DMA Support on ADC**

Applications may require continuous sampling of the ADC that may have considerable load on the CPU. The ADC supports DMA request functionality for higher performance when the ADC is sampled at a very high rate. The ADC can trigger the DMA (via DMA req) on conversion completion.

**24.1.3 ADC0 connections/channel assignment**

NOTE

As indicated by the following sections, each ADCx_DPx input and certain ADCx_DMx inputs may operate as single-ended ADC channels in single-ended mode.

<table>
<thead>
<tr>
<th>ADC channel (SC1n[ADCH])</th>
<th>Channel</th>
<th>Input signal (SC1n[DIFF]=1)</th>
<th>Input signal (SC1n[DIFF]=0)</th>
</tr>
</thead>
<tbody>
<tr>
<td>00000</td>
<td>DAD0</td>
<td>ADC0_DP0 and ADC0_DM0</td>
<td>ADC0_DP0/ADC0_SE0</td>
</tr>
<tr>
<td>00001</td>
<td>DAD1</td>
<td>ADC0_DP1 and ADC0_DM1</td>
<td>ADC0_DP1/ADC0_SE1</td>
</tr>
<tr>
<td>00010</td>
<td>DAD2</td>
<td>ADC0_DP2 and ADC0_DM2</td>
<td>ADC0_DP2/ADC0_SE2</td>
</tr>
<tr>
<td>00011</td>
<td>DAD3</td>
<td>ADC0_DP3 and ADC0_DM3</td>
<td>ADC0_DP3/ADC0_SE3</td>
</tr>
<tr>
<td>00100</td>
<td>AD4a</td>
<td>Reserved</td>
<td>ADC0_DM0/ADC0_SE4a</td>
</tr>
<tr>
<td>00101</td>
<td>AD5a</td>
<td>Reserved</td>
<td>ADC0_DM1/ADC0_SE5a</td>
</tr>
<tr>
<td>00110</td>
<td>AD6a</td>
<td>Reserved</td>
<td>ADC0_DM2/ADC0_SE6a</td>
</tr>
<tr>
<td>00111</td>
<td>AD7a</td>
<td>Reserved</td>
<td>ADC0_DM3/ADC0_SE7a</td>
</tr>
<tr>
<td>00100</td>
<td>AD4b</td>
<td>Reserved</td>
<td>ADC0_SE4b</td>
</tr>
<tr>
<td>00101</td>
<td>AD5b</td>
<td>Reserved</td>
<td>ADC0_SE5b</td>
</tr>
<tr>
<td>00110</td>
<td>AD6b</td>
<td>Reserved</td>
<td>ADC0_SE6b</td>
</tr>
<tr>
<td>00111</td>
<td>AD7b</td>
<td>Reserved</td>
<td>ADC0_SE7b</td>
</tr>
<tr>
<td>01000</td>
<td>AD8</td>
<td>Reserved</td>
<td>ADC0_SE8</td>
</tr>
<tr>
<td>01001</td>
<td>AD9</td>
<td>Reserved</td>
<td>ADC0_SE9</td>
</tr>
<tr>
<td>01010</td>
<td>AD10</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
</tbody>
</table>

Table continues on the next page...
Table 24-2. ADC0 channel assignment (continued)

<table>
<thead>
<tr>
<th>ADC channel (SC1n[ADCH])</th>
<th>Channel</th>
<th>Input signal (SC1n[DIF]=1)</th>
<th>Input signal (SC1n[DIF]=0)</th>
</tr>
</thead>
<tbody>
<tr>
<td>01011</td>
<td>AD11</td>
<td>Reserved</td>
<td>ADC0_SE11</td>
</tr>
<tr>
<td>01100</td>
<td>AD12</td>
<td>Reserved</td>
<td>ADC0_SE12</td>
</tr>
<tr>
<td>01101</td>
<td>AD13</td>
<td>Reserved</td>
<td>ADC0_SE13</td>
</tr>
<tr>
<td>01110</td>
<td>AD14</td>
<td>Reserved</td>
<td>ADC0_SE14</td>
</tr>
<tr>
<td>01111</td>
<td>AD15</td>
<td>Reserved</td>
<td>ADC0_SE15</td>
</tr>
<tr>
<td>10000</td>
<td>AD16</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>10001</td>
<td>AD17</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>10010</td>
<td>AD18</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>10011</td>
<td>AD19</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>10100</td>
<td>AD20</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>10101</td>
<td>AD21</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>10110</td>
<td>AD22</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>10111</td>
<td>AD23</td>
<td>Reserved</td>
<td>ADC0_SE23</td>
</tr>
<tr>
<td>11000</td>
<td>AD24</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>11001</td>
<td>AD25</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>11010</td>
<td>AD26</td>
<td>Temperature Sensor (Diff)</td>
<td>Temperature Sensor (S.E)</td>
</tr>
<tr>
<td>11111</td>
<td>AD27</td>
<td>Bandgap (Diff)(^2)</td>
<td>Bandgap (S.E)(^2)</td>
</tr>
<tr>
<td>11100</td>
<td>AD28</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>11101</td>
<td>AD29</td>
<td>VREFH (Diff)</td>
<td>VREFH (S.E)</td>
</tr>
<tr>
<td>11110</td>
<td>AD30</td>
<td>Reserved</td>
<td>VREFL</td>
</tr>
<tr>
<td>11111</td>
<td>AD31</td>
<td>Module Disabled</td>
<td>Module Disabled</td>
</tr>
</tbody>
</table>

1. ADCx_CFG2[MUXSEL] bit selects between ADCx_SEn channels a and b. Refer to MUXSEL description in ADC chapter for details.
2. This is the PMC bandgap 1V reference voltage. Prior to reading from this ADC channel, ensure that you enable the bandgap buffer by setting the PMC_REGSC[BGBE] bit. Refer to the device data sheet for the bandgap voltage (\(V_{BG}\)) specification.

24.1.4 ADC analog supply and reference connections

This device includes dedicated VDDA and VSSA pins.

This device contains dedicated VREFH and VREFL pins on 64-pin and 48-pin packages. It also includes dedicated VDDA and VSSA pins on both packages. Both VREFH and VREFL pads are internally connected to VDDA and VSSA respectively, on 36-pin and lower devices.

The output of On-chip 1.2V high precision voltage reference VREF_OUT shares with VREFH on 64-pin and 48-pin packages, and shares with PTE30 pin on 36-pin and lower packages. When VREF_OUT is enabled, this pin needs to connect a capacitor to ground.
24.1.5 ADC Reference Options

The ADC supports the following references:

- VREFH/VREFL - connected as the primary reference option on 48-pin and higher package
- PTE30/VREF_OUT- connected as the primary reference option on 36-pin and below packages
- VDDA/VSSA - connected as the $V_{ALT}$ reference option

**NOTE**
When on-chip 1.2V VREF is enabled, VREFH pin (on 48-pin and higher package) will be shared with on-chip high accuracy VREF_OUT. And VREFH will be a 1.2V from on-chip VREF.

**NOTE**
On 36-pin and below packages, when on-chip 1.2V VREF is enabled, PTE30 pin must be used as VREF_OUT and has to be configured as an analog input, such as ADC0_SE23. Failure to do so may cause unexpected high current. PTE30 can also be used as an external reference voltage input as long as PTE30 is configured as analog input and VREF module is disabled.

24.1.6 Alternate clock

For this device, the alternate clock is connected to the external reference clock (OSCERCLK).

**NOTE**
This clock option is only usable when OSCERCLK is in the MHz range. A system with OSCERCLK in the kHz range has the optional clock source below minimum ADC clock operating frequency.

24.2 Introduction

The 16-bit analog-to-digital converter (ADC) is a successive approximation ADC designed for operation within an integrated microcontroller system-on-chip.
NOTE

For the chip specific modes of operation, see the power management information of the device.

24.2.1 Features

Following are the features of the ADC module.

- Linear successive approximation algorithm with up to 16-bit resolution
- Up to four pairs of differential and 24 single-ended external analog inputs
- Output modes:
  - differential 16-bit, 13-bit, 11-bit, and 9-bit modes
  - single-ended 16-bit, 12-bit, 10-bit, and 8-bit modes
- Output format in 2's complement 16-bit sign extended for differential modes
- Output in right-justified unsigned format for single-ended
- Single or continuous conversion, that is, automatic return to idle after single conversion
- Configurable sample time and conversion speed/power
- Conversion complete/hardware average complete flag and interrupt
- Input clock selectable from up to four sources
- Operation in low-power modes for lower noise
- Asynchronous clock source for lower noise operation with option to output the clock
- Selectable hardware conversion trigger with hardware channel select
- Automatic compare with interrupt for less-than, greater-than or equal-to, within range, or out-of-range, programmable value
- Temperature sensor
- Hardware average function
- Selectable voltage reference: external or alternate
- Self-Calibration mode
24.2.2 Block diagram

The following figure is the ADC module block diagram.

Figure 24-1. ADC block diagram

24.3 ADC signal descriptions

The ADC module supports up to 4 pairs of differential inputs and up to 24 single-ended inputs.

Each differential pair requires two inputs, DADPx and DADMx. The ADC also requires four supply/reference/ground connections.
NOTE
For the number of channels supported on this device as well as information regarding other chip-specific inputs into the ADC block, see the chip-specific ADC configuration information.

### Table 24-3. ADC signal descriptions

<table>
<thead>
<tr>
<th>Signal</th>
<th>Description</th>
<th>I/O</th>
</tr>
</thead>
<tbody>
<tr>
<td>DADP3–DADP0</td>
<td>Differential Analog Channel Inputs</td>
<td>I</td>
</tr>
<tr>
<td>DADM3–DADM0</td>
<td>Differential Analog Channel Inputs</td>
<td>I</td>
</tr>
<tr>
<td>ADn</td>
<td>Single-Ended Analog Channel Inputs</td>
<td>I</td>
</tr>
<tr>
<td>VREFSH</td>
<td>Voltage Reference Select High</td>
<td>I</td>
</tr>
<tr>
<td>VREFSL</td>
<td>Voltage Reference Select Low</td>
<td>I</td>
</tr>
<tr>
<td>VDDA</td>
<td>Analog Power Supply</td>
<td>I</td>
</tr>
<tr>
<td>VSSA</td>
<td>Analog Ground</td>
<td>I</td>
</tr>
</tbody>
</table>

#### 24.3.1 Analog Power (V\textsubscript{DDA})

The ADC analog portion uses V\textsubscript{DDA} as its power connection. In some packages, V\textsubscript{DDA} is connected internally to V\textsubscript{DD}. If externally available, connect the V\textsubscript{DDA} pin to the same voltage potential as V\textsubscript{DD}. External filtering may be necessary to ensure clean V\textsubscript{DDA} for good results.

#### 24.3.2 Analog Ground (V\textsubscript{SSA})

The ADC analog portion uses V\textsubscript{SSA} as its ground connection. In some packages, V\textsubscript{SSA} is connected internally to V\textsubscript{SS}. If externally available, connect the V\textsubscript{SSA} pin to the same voltage potential as V\textsubscript{SS}.

#### 24.3.3 Voltage Reference Select

V\textsubscript{REFSH} and V\textsubscript{REFSL} are the high and low reference voltages for the ADC module.

The ADC can be configured to accept one of two voltage reference pairs for V\textsubscript{REFSH} and V\textsubscript{REFSL}. Each pair contains a positive reference that must be between the minimum Ref Voltage High and V\textsubscript{DDA}, and a ground reference that must be at the same potential as V\textsubscript{SSA}. The two pairs are external (V\textsubscript{REFH} and V\textsubscript{REFL}) and alternate (V\textsubscript{ALTH} and V\textsubscript{ALTL}). These voltage references are selected using SC2[REFSEL]. The alternate V\textsubscript{ALTH} and
V<sub>ALTl</sub> voltage reference pair may select additional external pins or internal sources depending on MCU configuration. See the chip configuration information on the Voltage References specific to this MCU.

In some packages, V<sub>REFH</sub> is connected in the package to V<sub>DDA</sub> and V<sub>REFL</sub> to V<sub>SSA</sub>. If externally available, the positive reference(s) may be connected to the same potential as V<sub>DDA</sub> or may be driven by an external source to a level between the minimum Ref Voltage High and the V<sub>DDA</sub> potential. V<sub>REFH</sub> must never exceed V<sub>DDA</sub>. Connect the ground references to the same voltage potential as V<sub>SSA</sub>.

### 24.3.4 Analog Channel Inputs (ADx)

The ADC module supports up to 24 single-ended analog inputs. A single-ended input is selected for conversion through the SC1[ADCH] channel select bits when SC1n[DIFF] is low.

### 24.3.5 Differential Analog Channel Inputs (DADx)

The ADC module supports up to four differential analog channel inputs. Each differential analog input is a pair of external pins, DADPx and DADMx, referenced to each other to provide the most accurate analog to digital readings. A differential input is selected for conversion through SC1[ADCH] when SC1n[DIFF] is high. All DADPx inputs may be used as single-ended inputs if SC1n[DIFF] is low. In certain MCU configurations, some DADMx inputs may also be used as single-ended inputs if SC1n[DIFF] is low. For ADC connections specific to this device, see the chip-specific ADC information.

### 24.4 Memory map and register definitions

This section describes the ADC registers.

#### ADC memory map

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>04003_B000</td>
<td>ADC Status and Control Registers 1 (ADC0_SC1A)</td>
<td>32</td>
<td>R/W</td>
<td>0000_001Fh</td>
<td>24.4.1/363</td>
</tr>
<tr>
<td>04003_B004</td>
<td>ADC Status and Control Registers 1 (ADC0_SC1B)</td>
<td>32</td>
<td>R/W</td>
<td>0000_001Fh</td>
<td>24.4.1/363</td>
</tr>
<tr>
<td>04003_B008</td>
<td>ADC Configuration Register 1 (ADC0_CFG1)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>24.4.2/367</td>
</tr>
<tr>
<td>04003_B00C</td>
<td>ADC Configuration Register 2 (ADC0_CFG2)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>24.4.3/368</td>
</tr>
<tr>
<td>04003_B010</td>
<td>ADC Data Result Register (ADC0_RA)</td>
<td>32</td>
<td>R</td>
<td>0000_0000h</td>
<td>24.4.4/369</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
## ADC memory map (continued)

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4003_B014</td>
<td>ADC Data Result Register (ADC0_RB)</td>
<td>32</td>
<td>R</td>
<td>0000_0000h</td>
<td>24.4.4/369</td>
</tr>
<tr>
<td>4003_B018</td>
<td>Compare Value Registers (ADC0_CV1)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>24.4.5/371</td>
</tr>
<tr>
<td>4003_B01C</td>
<td>Compare Value Registers (ADC0_CV2)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>24.4.5/371</td>
</tr>
<tr>
<td>4003_B020</td>
<td>Status and Control Register 2 (ADC0_SC2)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>24.4.6/372</td>
</tr>
<tr>
<td>4003_B024</td>
<td>Status and Control Register 3 (ADC0_SC3)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>24.4.7/374</td>
</tr>
<tr>
<td>4003_B028</td>
<td>ADC Offset Correction Register (ADC0_OFS)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0004h</td>
<td>24.4.8/375</td>
</tr>
<tr>
<td>4003_B02C</td>
<td>ADC Plus-Side Gain Register (ADC0_PG)</td>
<td>32</td>
<td>R/W</td>
<td>0000_8200h</td>
<td>24.4.9/376</td>
</tr>
<tr>
<td>4003_B030</td>
<td>ADC Minus-Side Gain Register (ADC0_MG)</td>
<td>32</td>
<td>R/W</td>
<td>0000_8200h</td>
<td>24.4.10/376</td>
</tr>
<tr>
<td>4003_B034</td>
<td>ADC Plus-Side General Calibration Value Register (ADC0_CLPD)</td>
<td>32</td>
<td>R/W</td>
<td>0000_000Ah</td>
<td>24.4.11/377</td>
</tr>
<tr>
<td>4003_B038</td>
<td>ADC Plus-Side General Calibration Value Register (ADC0_CLPS)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0020h</td>
<td>24.4.12/378</td>
</tr>
<tr>
<td>4003_B03C</td>
<td>ADC Plus-Side General Calibration Value Register (ADC0_CLP4)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0200h</td>
<td>24.4.13/378</td>
</tr>
<tr>
<td>4003_B040</td>
<td>ADC Plus-Side General Calibration Value Register (ADC0_CLP3)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0100h</td>
<td>24.4.14/379</td>
</tr>
<tr>
<td>4003_B044</td>
<td>ADC Plus-Side General Calibration Value Register (ADC0_CLP2)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0080h</td>
<td>24.4.15/379</td>
</tr>
<tr>
<td>4003_B048</td>
<td>ADC Plus-Side General Calibration Value Register (ADC0_CLP1)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0040h</td>
<td>24.4.16/380</td>
</tr>
<tr>
<td>4003_B04C</td>
<td>ADC Plus-Side General Calibration Value Register (ADC0_CLP0)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0020h</td>
<td>24.4.17/380</td>
</tr>
<tr>
<td>4003_B054</td>
<td>ADC Minus-Side General Calibration Value Register (ADC0_CLMD)</td>
<td>32</td>
<td>R/W</td>
<td>0000_000Ah</td>
<td>24.4.18/381</td>
</tr>
<tr>
<td>4003_B058</td>
<td>ADC Minus-Side General Calibration Value Register (ADC0_CLMS)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0020h</td>
<td>24.4.19/381</td>
</tr>
<tr>
<td>4003_B05C</td>
<td>ADC Minus-Side General Calibration Value Register (ADC0_CLM4)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0200h</td>
<td>24.4.20/382</td>
</tr>
<tr>
<td>4003_B060</td>
<td>ADC Minus-Side General Calibration Value Register (ADC0_CLM3)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0100h</td>
<td>24.4.21/382</td>
</tr>
<tr>
<td>4003_B064</td>
<td>ADC Minus-Side General Calibration Value Register (ADC0_CLM2)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0080h</td>
<td>24.4.22/383</td>
</tr>
<tr>
<td>4003_B068</td>
<td>ADC Minus-Side General Calibration Value Register (ADC0_CLM1)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0040h</td>
<td>24.4.23/383</td>
</tr>
<tr>
<td>4003_B06C</td>
<td>ADC Minus-Side General Calibration Value Register (ADC0_CLM0)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0020h</td>
<td>24.4.24/384</td>
</tr>
</tbody>
</table>

### 24.4.1 ADC Status and Control Registers 1 (ADCx_SC1n)

**SC1A** is used for both software and hardware trigger modes of operation.
To allow sequential conversions of the ADC to be triggered by internal peripherals, the
ADC can have more than one status and control register: one for each conversion. The
SC1B–SC1n registers indicate potentially multiple SC1 registers for use only in hardware
trigger mode. See the chip configuration information about the number of SC1n registers
specific to this device. The SC1n registers have identical fields, and are used in a "ping-
pong" approach to control ADC operation.

At any one point in time, only one of the SC1n registers is actively controlling ADC
conversions. Updating SC1A while SC1n is actively controlling a conversion is allowed,
and vice-versa for any of the SC1n registers specific to this MCU.

Writing SC1A while SC1A is actively controlling a conversion aborts the current
conversion. In Software Trigger mode, when SC2[ADTRG]=0, writes to SC1A
subsequently initiate a new conversion, if SC1[ADCH] contains a value other than all 1s
(module disabled).

Writing any of the SC1n registers while that specific SC1n register is actively controlling
a conversion aborts the current conversion. None of the SC1B–SC1n registers are used for
software trigger operation and therefore writes to the SC1B–SC1n registers do not initiate
a new conversion.

Address: 4003_B000h base + 0h offset + (4d × i), where i=0d to 1d
## ADCx_SC1n field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–8 Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>7 COCO</td>
<td>Conversion Complete Flag</td>
</tr>
<tr>
<td>6 AIEN</td>
<td>Interrupt Enable</td>
</tr>
<tr>
<td>5 DIFF</td>
<td>Differential Mode Enable</td>
</tr>
<tr>
<td>ADCH</td>
<td>Input channel select</td>
</tr>
</tbody>
</table>

### Field Descriptions

- **31–8 Reserved**: This field is reserved. This read-only field is reserved and always has the value 0.

- **7 COCO**: Conversion Complete Flag
  - This is a read-only field that is set each time a conversion is completed when the compare function is disabled, or SC2[ACFE]=0 and the hardware average function is disabled, or SC3[AVGE]=0. When the compare function is enabled or SC2[ACFE]=1, COCO is set upon completion of a conversion only if the compare result is true. When the hardware average function is enabled, or SC3[AVGE]=1, COCO is set upon completion of the selected number of conversions (determined by AVGS). COCO in SC1A is also set at the completion of a calibration sequence. COCO is cleared when the respective SC1n register is written or when the respective Rn register is read.
  - 0 Conversion is not completed.
  - 1 Conversion is completed.

- **6 AIEN**: Interrupt Enable
  - Enables conversion complete interrupts. When COCO becomes set while the respective AIEN is high, an interrupt is asserted.
  - 0 Conversion complete interrupt is disabled.
  - 1 Conversion complete interrupt is enabled.

- **5 DIFF**: Differential Mode Enable
  - Configures the ADC to operate in differential mode. When enabled, this mode automatically selects from the differential channels, and changes the conversion algorithm and the number of cycles to complete a conversion.
  - 0 Single-ended conversions and input channels are selected.
  - 1 Differential conversions and input channels are selected.

- **ADCH**: Input channel select
  - Selects one of the input channels. The input channel decode depends on the value of DIFF. DAD0-DAD3 are associated with the input pin pairs DADPx and DADMx.

**NOTE:** Some of the input channel options in the bitfield-setting descriptions might not be available for your device. For the actual ADC channel assignments for your device, see the Chip Configuration details.

The successive approximation converter subsystem is turned off when the channel select bits are all set, that is, ADCH = 1111. This feature allows explicit disabling of the ADC and isolation of the input channel from all sources. Terminating continuous conversions this way prevents an additional single conversion from being performed. It is not necessary to set ADCH to all 1s to place the ADC in a low-power state when continuous conversions are not enabled because the module automatically enters a low-power state when a conversion completes.

<table>
<thead>
<tr>
<th>ADCH Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>00000</td>
<td>When DIFF=0, DADP0 is selected as input; when DIFF=1, DAD0 is selected as input.</td>
</tr>
<tr>
<td>00001</td>
<td>When DIFF=0, DADP1 is selected as input; when DIFF=1, DAD1 is selected as input.</td>
</tr>
<tr>
<td>00010</td>
<td>When DIFF=0, DADP2 is selected as input; when DIFF=1, DAD2 is selected as input.</td>
</tr>
<tr>
<td>00011</td>
<td>When DIFF=0, DADP3 is selected as input; when DIFF=1, DAD3 is selected as input.</td>
</tr>
<tr>
<td>00100</td>
<td>When DIFF=0, AD4 is selected as input; when DIFF=1, it is reserved.</td>
</tr>
<tr>
<td>00101</td>
<td>When DIFF=0, AD5 is selected as input; when DIFF=1, it is reserved.</td>
</tr>
<tr>
<td>00110</td>
<td>When DIFF=0, AD6 is selected as input; when DIFF=1, it is reserved.</td>
</tr>
<tr>
<td>00111</td>
<td>When DIFF=0, AD7 is selected as input; when DIFF=1, it is reserved.</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
### ADCx_SC1n field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>01000</td>
<td>When DIFF=0, AD8 is selected as input; when DIFF=1, it is reserved.</td>
</tr>
<tr>
<td>01001</td>
<td>When DIFF=0, AD9 is selected as input; when DIFF=1, it is reserved.</td>
</tr>
<tr>
<td>01010</td>
<td>When DIFF=0, AD10 is selected as input; when DIFF=1, it is reserved.</td>
</tr>
<tr>
<td>01011</td>
<td>When DIFF=0, AD11 is selected as input; when DIFF=1, it is reserved.</td>
</tr>
<tr>
<td>01100</td>
<td>When DIFF=0, AD12 is selected as input; when DIFF=1, it is reserved.</td>
</tr>
<tr>
<td>01101</td>
<td>When DIFF=0, AD13 is selected as input; when DIFF=1, it is reserved.</td>
</tr>
<tr>
<td>01110</td>
<td>When DIFF=0, AD14 is selected as input; when DIFF=1, it is reserved.</td>
</tr>
<tr>
<td>01111</td>
<td>When DIFF=0, AD15 is selected as input; when DIFF=1, it is reserved.</td>
</tr>
<tr>
<td>10000</td>
<td>When DIFF=0, AD16 is selected as input; when DIFF=1, it is reserved.</td>
</tr>
<tr>
<td>10001</td>
<td>When DIFF=0, AD17 is selected as input; when DIFF=1, it is reserved.</td>
</tr>
<tr>
<td>10010</td>
<td>When DIFF=0, AD18 is selected as input; when DIFF=1, it is reserved.</td>
</tr>
<tr>
<td>10011</td>
<td>When DIFF=0, AD19 is selected as input; when DIFF=1, it is reserved.</td>
</tr>
<tr>
<td>10100</td>
<td>When DIFF=0, AD20 is selected as input; when DIFF=1, it is reserved.</td>
</tr>
<tr>
<td>10101</td>
<td>When DIFF=0, AD21 is selected as input; when DIFF=1, it is reserved.</td>
</tr>
<tr>
<td>10110</td>
<td>When DIFF=0, AD22 is selected as input; when DIFF=1, it is reserved.</td>
</tr>
<tr>
<td>10111</td>
<td>When DIFF=0, AD23 is selected as input; when DIFF=1, it is reserved.</td>
</tr>
<tr>
<td>11000</td>
<td>Reserved.</td>
</tr>
<tr>
<td>11001</td>
<td>Reserved.</td>
</tr>
<tr>
<td>11010</td>
<td>When DIFF=0, Temp Sensor (single-ended) is selected as input; when DIFF=1, Temp Sensor (differential) is selected as input.</td>
</tr>
<tr>
<td>11011</td>
<td>When DIFF=0, Bandgap (single-ended) is selected as input; when DIFF=1, Bandgap (differential) is selected as input.</td>
</tr>
<tr>
<td>11100</td>
<td>Reserved.</td>
</tr>
<tr>
<td>11101</td>
<td>When DIFF=0, $V_{REFSH}$ is selected as input; when DIFF=1, $-V_{REFSH}$ (differential) is selected as input. Voltage reference selected is determined by SC2[REFSEL].</td>
</tr>
<tr>
<td>11110</td>
<td>When DIFF=0, $V_{REFSL}$ is selected as input; when DIFF=1, it is reserved. Voltage reference selected is determined by SC2[REFSEL].</td>
</tr>
<tr>
<td>11111</td>
<td>Module is disabled.</td>
</tr>
</tbody>
</table>
24.4.2 ADC Configuration Register 1 (ADCx_CFG1)

The configuration Register 1 (CFG1) selects the mode of operation, clock source, clock divide, and configuration for low power or long sample time.

Address: 4003_B000h base + 8h offset = 4003_B008h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–8</td>
<td>Reserved</td>
</tr>
<tr>
<td>7</td>
<td>ADLPC</td>
</tr>
<tr>
<td>6–5</td>
<td>ADIV</td>
</tr>
<tr>
<td>4</td>
<td>ADLSMP</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–8</td>
<td>Reserved</td>
</tr>
<tr>
<td>7</td>
<td>ADLPC</td>
</tr>
<tr>
<td>00</td>
<td>Normal power configuration.</td>
</tr>
<tr>
<td>01</td>
<td>Low-power configuration. The power is reduced at the expense of maximum clock speed.</td>
</tr>
<tr>
<td>6–5</td>
<td>ADIV</td>
</tr>
<tr>
<td>00</td>
<td>The divide ratio is 1 and the clock rate is input clock.</td>
</tr>
<tr>
<td>01</td>
<td>The divide ratio is 2 and the clock rate is (input clock)/2.</td>
</tr>
<tr>
<td>10</td>
<td>The divide ratio is 4 and the clock rate is (input clock)/4.</td>
</tr>
<tr>
<td>11</td>
<td>The divide ratio is 8 and the clock rate is (input clock)/8.</td>
</tr>
<tr>
<td>4</td>
<td>ADLSMP</td>
</tr>
<tr>
<td>Selects between different sample times based on the conversion mode selected. This field adjusts the sample period to allow higher impedance inputs to be accurately sampled or to maximize conversion speed for lower impedance inputs. Longer sample times can also be used to lower overall power consumption if continuous conversions are enabled and high conversion rates are not required. When ADLSMP=1, the long sample time select bits, (ADLSTS[1:0]), can select the extent of the long sample time.</td>
<td></td>
</tr>
</tbody>
</table>
ADCx_CFG1 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Short sample time.</td>
</tr>
<tr>
<td>1</td>
<td>Long sample time.</td>
</tr>
</tbody>
</table>

3–2 MODE
Conversion mode selection
Selects the ADC resolution mode.

00 When DIFF=0: It is single-ended 8-bit conversion; when DIFF=1, it is differential 9-bit conversion with 2's complement output.

01 When DIFF=0: It is single-ended 12-bit conversion; when DIFF=1, it is differential 13-bit conversion with 2's complement output.

10 When DIFF=0: It is single-ended 10-bit conversion; when DIFF=1, it is differential 11-bit conversion with 2's complement output.

11 When DIFF=0: It is single-ended 16-bit conversion; when DIFF=1, it is differential 16-bit conversion with 2's complement output.

ADICLK
Input Clock Select
Selects the input clock source to generate the internal clock, ADCK. Note that when the ADACK clock source is selected, it is not required to be active prior to conversion start. When it is selected and it is not active prior to a conversion start, when CFG2[ADACKEN]=0, the asynchronous clock is activated at the start of a conversion and deactivated when conversions are terminated. In this case, there is an associated clock startup delay each time the clock source is re-activated.

00 Bus clock
01 Bus clock divided by 2(BUSCLK/2)
10 Alternate clock (ALTCLK)
11 Asynchronous clock (ADACK)

24.4.3 ADC Configuration Register 2 (ADCx_CFG2)

Configuration Register 2 (CFG2) selects the special high-speed configuration for very high speed conversions and selects the long sample time duration during long sample mode.

Address: 4003_B000h base + Ch offset = 4003_B00Ch

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

MUXSEL, ADACKEN, ADHSC, ADLSTS
### ADCx_CFG2 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–8</td>
<td>Reserved</td>
</tr>
<tr>
<td>7–5</td>
<td>Reserved</td>
</tr>
<tr>
<td>4</td>
<td>MUXSEL</td>
</tr>
<tr>
<td>3</td>
<td>ADACKEN</td>
</tr>
<tr>
<td>2</td>
<td>ADHSC</td>
</tr>
<tr>
<td></td>
<td>ADLSTS</td>
</tr>
<tr>
<td>31–8</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>7–5</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td><strong>MUXSEL</strong></td>
<td>ADC Mux Select</td>
</tr>
<tr>
<td></td>
<td>Changes the ADC mux setting to select between alternate sets of ADC channels.</td>
</tr>
<tr>
<td>0</td>
<td>ADxxa channels are selected.</td>
</tr>
<tr>
<td>1</td>
<td>ADxxb channels are selected.</td>
</tr>
<tr>
<td><strong>ADACKEN</strong></td>
<td>Asynchronous Clock Output Enable</td>
</tr>
<tr>
<td></td>
<td>Enables the asynchronous clock source and the clock source output regardless of the conversion and status of CFG1[ADICLK]. Based on MCU configuration, the asynchronous clock may be used by other modules. See chip configuration information. Setting this field allows the clock to be used even while the ADC is idle or operating from a different clock source. Also, latency of initiating a single or first-continuous conversion with the asynchronous clock selected is reduced because the ADACK clock is already operational.</td>
</tr>
<tr>
<td>0</td>
<td>Asynchronous clock output disabled; Asynchronous clock is enabled only if selected by ADICLK and a conversion is active.</td>
</tr>
<tr>
<td>1</td>
<td>Asynchronous clock and clock output is enabled regardless of the state of the ADC.</td>
</tr>
<tr>
<td><strong>ADHSC</strong></td>
<td>High-Speed Configuration</td>
</tr>
<tr>
<td></td>
<td>Configures the ADC for very high-speed operation. The conversion sequence is altered with 2 ADCK cycles added to the conversion time to allow higher speed conversion clocks.</td>
</tr>
<tr>
<td>0</td>
<td>Normal conversion sequence selected.</td>
</tr>
<tr>
<td>1</td>
<td>High-speed conversion sequence selected with 2 additional ADCK cycles to total conversion time.</td>
</tr>
<tr>
<td><strong>ADLSTS</strong></td>
<td>Long Sample Time Select</td>
</tr>
<tr>
<td></td>
<td>Selects between the extended sample times when long sample time is selected, that is, when CFG1[ADLSMP]=1. This allows higher impedance inputs to be accurately sampled or to maximize conversion speed for lower impedance inputs. Longer sample times can also be used to lower overall power consumption when continuous conversions are enabled if high conversion rates are not required.</td>
</tr>
<tr>
<td>00</td>
<td>Default longest sample time; 20 extra ADCK cycles; 24 ADCK cycles total.</td>
</tr>
<tr>
<td>01</td>
<td>12 extra ADCK cycles; 16 ADCK cycles total sample time.</td>
</tr>
<tr>
<td>10</td>
<td>6 extra ADCK cycles; 10 ADCK cycles total sample time.</td>
</tr>
<tr>
<td>11</td>
<td>2 extra ADCK cycles; 6 ADCK cycles total sample time.</td>
</tr>
</tbody>
</table>

### 24.4.4 ADC Data Result Register (ADCx_Rn)

The data result registers (Rn) contain the result of an ADC conversion of the channel selected by the corresponding status and channel control register (SC1A:SC1n). For every status and channel control register, there is a corresponding data result register.
Unused bits in $R_n$ are cleared in unsigned right-aligned modes and carry the sign bit (MSB) in sign-extended 2's complement modes. For example, when configured for 10-bit single-ended mode, $D[15:10]$ are cleared. When configured for 11-bit differential mode, $D[15:10]$ carry the sign bit, that is, bit 10 extended through bit 15.

The following table describes the behavior of the data result registers in the different modes of operation.

### Table 24-4. Data result register description

| Conversion mode          | D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8  | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | Format                  |
|--------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|--------------------------|
| 16-bit differential      | S   | D   | D   | D   | D   | D   | D   | D   | D   | D   | D   | D   | D   | D   |     | Signed 2's complement    |
| 16-bit single-ended      | D   | D   | D   | D   | D   | D   | D   | D   | D   | D   | D   | D   | D   | D   |     | Unsigned right justified |
| 13-bit differential      | S   | S   | S   | S   | D   | D   | D   | D   | D   | D   | D   | D   | D   | D   |     | Sign-extended 2's complement |
| 12-bit single-ended      | 0   | 0   | 0   | 0   | D   | D   | D   | D   | D   | D   | D   | D   | D   |     | Unsigned right-justified   |
| 11-bit differential      | S   | S   | S   | S   | S   | S   | D   | D   | D   | D   | D   | D   | D   | D   |     | Sign-extended 2's complement |
| 10-bit single-ended      | 0   | 0   | 0   | 0   | 0   | 0   | D   | D   | D   | D   | D   | D   | D   | D   |     | Unsigned right-justified   |
| 9-bit differential       | S   | S   | S   | S   | S   | S   | S   | D   | D   | D   | D   | D   | D   | D   |     | Sign-extended 2's complement |
| 8-bit single-ended       | 0   | 0   | 0   | 0   | 0   | 0   | 0   | D   | D   | D   | D   | D   | D   | D   |     | Unsigned right-justified   |

**NOTE**

S: Sign bit or sign bit extension;

D: Data, which is 2's complement data if indicated

Address: 4003_B000h base + 10h offset + (4d × i), where $i=0d$ to $1d$

### ADCx_Rn field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–16 Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>D</td>
<td>Data result</td>
</tr>
</tbody>
</table>
24.4.5 Compare Value Registers (ADCx_CVn)
The Compare Value Registers (CV1 and CV2) contain a compare value used to compare the conversion result when the compare function is enabled, that is, SC2[ACFE]=1. This register is formatted in the same way as the Rn registers in different modes of operation for both bit position definition and value format using unsigned or sign-extended 2's complement. Therefore, the compare function uses only the CVn fields that are related to the ADC mode of operation.

The compare value 2 register (CV2) is used only when the compare range function is enabled, that is, SC2[ACREN]=1.

Address: 4003_B000h base + 18h offset + (4d × i), where i=0d to 1d

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

ADCx_CVn field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–16</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>CV</td>
<td>Compare Value.</td>
</tr>
</tbody>
</table>
24.4.6 Status and Control Register 2 (ADCx_SC2)

The status and control register 2 (SC2) contains the conversion active, hardware/software trigger select, compare function, and voltage reference select of the ADC module.

Address: 4003_B000h base + 20h offset = 4003_B020h

ADCx_SC2 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–8</td>
<td>Reserved</td>
</tr>
</tbody>
</table>
| 7 | ADACT | Conversion Active  
Indicates that a conversion or hardware averaging is in progress. ADACT is set when a conversion is initiated and cleared when a conversion is completed or aborted.  
0 Conversion not in progress.  
1 Conversion in progress. |
| 6 | ADTRG | Conversion Trigger Select  
Selects the type of trigger used for initiating a conversion. Two types of trigger are selectable: |

Table continues on the next page...
## ADCx_SC2 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| | • **Software trigger:** When software trigger is selected, a conversion is initiated following a write to SC1A.  
  • **Hardware trigger:** When hardware trigger is selected, a conversion is initiated following the assertion of the ADHWT input after a pulse of the ADHWTSn input. |
| 0 | Software trigger selected. |
| 1 | Hardware trigger selected. |
| 5 | **ACFE** Compare Function Enable  
  Enables the compare function.  
  0 | Compare function disabled. |
| 1 | Compare function enabled. |
| 4 | **ACFGT** Compare Function Greater Than Enable  
  Configures the compare function to check the conversion result relative to the CV1 and CV2 based upon the value of ACREN. ACFE must be set for ACFGT to have any effect.  
  0 | Configures less than threshold, outside range not inclusive and inside range not inclusive; functionality based on the values placed in CV1 and CV2. |
| 1 | Configures greater than or equal to threshold, outside and inside ranges inclusive; functionality based on the values placed in CV1 and CV2. |
| 3 | **ACREN** Compare Function Range Enable  
  Configures the compare function to check if the conversion result of the input being monitored is either between or outside the range formed by CV1 and CV2 determined by the value of ACFGT. ACFE must be set for ACFGT to have any effect.  
  0 | Range function disabled. Only CV1 is compared. |
| 1 | Range function enabled. Both CV1 and CV2 are compared. |
| 2 | **DMAEN** DMA Enable  
  0 | DMA is disabled. |
| 1 | DMA is enabled and will assert the ADC DMA request during an ADC conversion complete event noted when any of the SC1n[COCO] flags is asserted. |
| **REFSEL** Voltage Reference Selection  
  Selects the voltage reference source used for conversions.  
  00 | Default voltage reference pin pair, that is, external pins $V_{\text{REFH}}$ and $V_{\text{REFL}}$. |
| 01 | Alternate reference pair, that is, $V_{\text{ALTH}}$ and $V_{\text{ALTL}}$. This pair may be additional external pins or internal sources depending on the MCU configuration. See the chip configuration information for details specific to this MCU. |
| 10 | Reserved |
| 11 | Reserved |
24.4.7 Status and Control Register 3 (ADCx_SC3)

The Status and Control Register 3 (SC3) controls the calibration, continuous convert, and hardware averaging functions of the ADC module.

Address: 4003_B000h base + 24h offset = 4003_B024h

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Reset: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

<table>
<thead>
<tr>
<th>Bit</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>CAL</td>
<td>CALF</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>w1c</td>
<td></td>
<td>ADC</td>
<td>AVGE</td>
<td>AVGS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Reset: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

ADCx_SC3 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–8</td>
<td>Reserved. This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>7</td>
<td>CAL (Calibration) begins the calibration sequence when set. This field stays set while the calibration is in progress and is cleared when the calibration sequence is completed. CALF must be checked to determine the result of the calibration sequence. Once started, the calibration routine cannot be interrupted by writes to the ADC registers or the results will be invalid and CALF will set. Setting CAL will abort any current conversion.</td>
</tr>
<tr>
<td>6</td>
<td>CALF (Calibration Failed Flag) displays the result of the calibration sequence. The calibration sequence will fail if SC2[ADTRG] = 1, any ADC register is written, or any stop mode is entered before the calibration sequence completes. Writing 1 to CALF clears it. 0 Calibration completed normally. 1 Calibration failed. ADC accuracy specifications are not guaranteed.</td>
</tr>
</tbody>
</table>

Table continues on the next page...
ADCx_SC3 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>5–4</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>3</td>
<td>ADCO</td>
</tr>
<tr>
<td></td>
<td>Continuous Conversion Enable</td>
</tr>
<tr>
<td></td>
<td>Enables continuous conversions.</td>
</tr>
<tr>
<td>0</td>
<td>One conversion or one set of conversions if the hardware average function is enabled, that is, AVGE=1, after initiating a conversion.</td>
</tr>
<tr>
<td>1</td>
<td>Continuous conversions or sets of conversions if the hardware average function is enabled, that is, AVGE=1, after initiating a conversion.</td>
</tr>
<tr>
<td>2</td>
<td>AVGE</td>
</tr>
<tr>
<td></td>
<td>Hardware Average Enable</td>
</tr>
<tr>
<td></td>
<td>Enables the hardware average function of the ADC.</td>
</tr>
<tr>
<td>0</td>
<td>Hardware average function disabled.</td>
</tr>
<tr>
<td>1</td>
<td>Hardware average function enabled.</td>
</tr>
<tr>
<td>AVGS</td>
<td>Hardware Average Select</td>
</tr>
<tr>
<td></td>
<td>Determines how many ADC conversions will be averaged to create the ADC average result.</td>
</tr>
<tr>
<td>00</td>
<td>4 samples averaged.</td>
</tr>
<tr>
<td>01</td>
<td>8 samples averaged.</td>
</tr>
<tr>
<td>10</td>
<td>16 samples averaged.</td>
</tr>
<tr>
<td>11</td>
<td>32 samples averaged.</td>
</tr>
</tbody>
</table>

24.4.8 ADC Offset Correction Register (ADCx_OFS)

The ADC Offset Correction Register (OFS) contains the user-selected or calibration-generated offset error correction value. This register is a 2’s complement, left-justified, 16-bit value. The value in OFS is subtracted from the conversion and the result is transferred into the result registers, Rn. If the result is greater than the maximum or less than the minimum result value, it is forced to the appropriate limit for the current mode of operation.

For more information regarding the calibration procedure, please refer to the Calibration function section.

Address: 4003_B000h base + 28h offset = 4003_B028h
### ADCx_OFS field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–16</td>
<td>Reserved</td>
</tr>
<tr>
<td>Reserved</td>
<td>This field is reserved.</td>
</tr>
<tr>
<td>OFS</td>
<td>Offset Error Correction Value</td>
</tr>
</tbody>
</table>

#### 24.4.9 ADC Plus-Side Gain Register (ADCx_PG)

The Plus-Side Gain Register (PG) contains the gain error correction for the plus-side input in differential mode or the overall conversion in single-ended mode. PG, a 16-bit real number in binary format, is the gain adjustment factor, with the radix point fixed between PG[15] and PG[14]. This register must be written by the user with the value described in the calibration procedure. Otherwise, the gain error specifications may not be met.

For more information regarding the calibration procedure, please refer to the Calibration function section.

Address: 4003_B000h base + 2Ch offset = 4003_B02Ch

#### ADCx_PG field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–16</td>
<td>Reserved</td>
</tr>
<tr>
<td>Reserved</td>
<td>This field is reserved.</td>
</tr>
<tr>
<td>PG</td>
<td>Plus-Side Gain</td>
</tr>
</tbody>
</table>

#### 24.4.10 ADC Minus-Side Gain Register (ADCx_MG)

The Minus-Side Gain Register (MG) contains the gain error correction for the minus-side input in differential mode. This register is ignored in single-ended mode. MG, a 16-bit real number in binary format, is the gain adjustment factor, with the radix point fixed between MG[15] and MG[14]. This register must be written by the user with the value described in the calibration procedure. Otherwise, the gain error specifications may not be met.
For more information regarding the calibration procedure, please refer to the Calibration function section.

Address: 4003_B000h base + 30h offset = 4003_B030h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–16</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>MG</td>
<td>Minus-Side Gain</td>
</tr>
</tbody>
</table>

### ADCx_MG field descriptions

24.4.11 ADC Plus-Side General Calibration Value Register (ADCx_CLPD)

The Plus-Side General Calibration Value Registers (CLPx) contain calibration information that is generated by the calibration function. These registers contain seven calibration values of varying widths: CLP0[5:0], CLP1[6:0], CLP2[7:0], CLP3[8:0], CLP4[9:0], CLPS[5:0], and CLPD[5:0]. CLPx are automatically set when the self-calibration sequence is done, that is, CAL is cleared. If these registers are written by the user after calibration, the linearity error specifications may not be met.

For more information regarding the calibration procedure, please refer to the Calibration function section.

Address: 4003_B000h base + 34h offset = 4003_B034h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–6</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>CLPD</td>
<td>Calibration Value</td>
</tr>
</tbody>
</table>

### ADCx_CLPD field descriptions
24.4.12 ADC Plus-Side General Calibration Value Register (ADCx_CLPS)

For more information, see CLPD register description.

Address: 4003_B000h base + 38h offset = 4003_B038h

| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| R   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | W |
| W   | 0  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 |

ADCx_CLPS field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–6</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>CLPS</td>
<td>Calibration Value</td>
</tr>
<tr>
<td></td>
<td>Calibration Value</td>
</tr>
</tbody>
</table>

24.4.13 ADC Plus-Side General Calibration Value Register (ADCx_CLP4)

For more information, see CLPD register description.

Address: 4003_B000h base + 3Ch offset = 4003_B03Ch

| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| R   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | W |
| W   | 0  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

ADCx_CLP4 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–10</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>CLP4</td>
<td>Calibration Value</td>
</tr>
<tr>
<td></td>
<td>Calibration Value</td>
</tr>
</tbody>
</table>
24.4.14  ADC Plus-Side General Calibration Value Register  
\(\text{(ADC}_x\_\text{CLP3})\)

For more information, see CLPD register description.

Address: 4003_B000h base + 40h offset = 4003_B040h

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
</tbody>
</table>

**ADC\_CLP3 field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–9</td>
<td>Reserved</td>
</tr>
<tr>
<td>Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>CLP3</td>
<td>Calibration Value</td>
</tr>
</tbody>
</table>

24.4.15  ADC Plus-Side General Calibration Value Register  
\(\text{(ADC}_x\_\text{CLP2})\)

For more information, see CLPD register description.

Address: 4003_B000h base + 44h offset = 4003_B044h

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
</tbody>
</table>

**ADC\_CLP2 field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–8</td>
<td>Reserved</td>
</tr>
<tr>
<td>Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>CLP2</td>
<td>Calibration Value</td>
</tr>
</tbody>
</table>

KL17 Sub-Family Reference Manual, Rev. 4.1, 07/2016

NXP Semiconductors
24.4.16 ADC Plus-Side General Calibration Value Register (ADCx_CLP1)

For more information, see CLPD register description.

Address: 4003_B000h base + 48h offset = 4003_B048h

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–7</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>CLP1</td>
<td>Calibration Value</td>
</tr>
<tr>
<td>CLP1</td>
<td>Calibration Value</td>
</tr>
</tbody>
</table>

24.4.17 ADC Plus-Side General Calibration Value Register (ADCx_CLP0)

For more information, see CLPD register description.

Address: 4003_B000h base + 4Ch offset = 4003_B04Ch

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–6</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>CLP0</td>
<td>Calibration Value</td>
</tr>
<tr>
<td>CLP0</td>
<td>Calibration Value</td>
</tr>
</tbody>
</table>
24.4.18 ADC Minus-Side General Calibration Value Register (ADCx_CLMD)

The Minus-Side General Calibration Value (CLMx) registers contain calibration information that is generated by the calibration function. These registers contain seven calibration values of varying widths: CLM0[5:0], CLM1[6:0], CLM2[7:0], CLM3[8:0], CLM4[9:0], CLMS[5:0], and CLMD[5:0]. CLMx are automatically set when the self-calibration sequence is done, that is, CAL is cleared. If these registers are written by the user after calibration, the linearity error specifications may not be met.

For more information regarding the calibration procedure, please refer to the Calibration function section.

Address: 4003_B000h base + 54h offset = 4003_B054h

ADCx_CLMD field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–6</td>
<td>Reserved</td>
</tr>
<tr>
<td>Reserved</td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>CLMD</td>
<td>Calibration Value</td>
</tr>
<tr>
<td></td>
<td>Calibration Value</td>
</tr>
</tbody>
</table>

24.4.19 ADC Minus-Side General Calibration Value Register (ADCx_CLMS)

For more information, see CLMD register description.

Address: 4003_B000h base + 58h offset = 4003_B058h
ADCx_CLMS field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–6</td>
<td>Reserved</td>
</tr>
<tr>
<td>Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>CLMS</td>
<td>Calibration Value</td>
</tr>
<tr>
<td></td>
<td>Calibration Value</td>
</tr>
</tbody>
</table>

24.4.20 ADC Minus-Side General Calibration Value Register (ADCx_CLM4)

For more information, see CLMD register description.

Address: 4003_B000h base + 5Ch offset = 4003_B05Ch

| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| R   | 0  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| W   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |    |

ADCx_CLM4 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–10</td>
<td>Reserved</td>
</tr>
<tr>
<td>Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>CLM4</td>
<td>Calibration Value</td>
</tr>
<tr>
<td></td>
<td>Calibration Value</td>
</tr>
</tbody>
</table>

24.4.21 ADC Minus-Side General Calibration Value Register (ADCx_CLM3)

For more information, see CLMD register description.

Address: 4003_B000h base + 60h offset = 4003_B060h

| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| R   | 0  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| W   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |    |

ADCx_CLM3 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–9</td>
<td>Reserved</td>
</tr>
<tr>
<td>Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>

Table continues on the next page...
ADCx_CLM3 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>CLM3</td>
<td>Calibration Value</td>
</tr>
<tr>
<td></td>
<td>Calibration Value</td>
</tr>
</tbody>
</table>

### 24.4.22 ADC Minus-Side General Calibration Value Register (ADCx_CLM2)

For more information, see CLMD register description.

Address: 4003_B000h base + 64h offset = 4003_B064h

#### ADCx_CLM2 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–8</td>
<td>Reserved</td>
</tr>
<tr>
<td>Reserved</td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>CLM2</td>
<td>Calibration Value</td>
</tr>
<tr>
<td></td>
<td>Calibration Value</td>
</tr>
</tbody>
</table>

### 24.4.23 ADC Minus-Side General Calibration Value Register (ADCx_CLM1)

For more information, see CLMD register description.

Address: 4003_B000h base + 68h offset = 4003_B068h

#### ADCx_CLM1 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–7</td>
<td>Reserved</td>
</tr>
<tr>
<td>Reserved</td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>CLM1</td>
<td>Calibration Value</td>
</tr>
<tr>
<td></td>
<td>Calibration Value</td>
</tr>
</tbody>
</table>
24.4.24 ADC Minus-Side General Calibration Value Register 
(ADCx_CLM0)

For more information, see CLMD register description.

Address: 4003_B000h base + 6Ch offset = 4003_B06Ch

| Bit | 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  | 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| R   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   |
| W   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Reset | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

ADCx_CLM0 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–6</td>
<td>Reserved. This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>CLM0</td>
<td>Calibration Value</td>
</tr>
</tbody>
</table>

24.5 Functional description

The ADC module is disabled during reset, in Low-Power Stop mode, or when SC1n[ADCH] are all high; see the power management information for details. The module is idle when a conversion has completed and another conversion has not been initiated. When it is idle and the asynchronous clock output enable is disabled, or CFG2[ADACKEN]= 0, the module is in its lowest power state. The ADC can perform an analog-to-digital conversion on any of the software selectable channels. All modes perform conversion by a successive approximation algorithm.

To meet accuracy specifications, the ADC module must be calibrated using the on-chip calibration function.

See Calibration function for details on how to perform calibration.

When the conversion is completed, the result is placed in the Rn data registers. The respective SC1n[COCO] is then set and an interrupt is generated if the respective conversion complete interrupt has been enabled, or, when SC1n[AIEN]=1.

The ADC module has the capability of automatically comparing the result of a conversion with the contents of the CV1 and CV2 registers. The compare function is enabled by setting SC2[ACFE] and operates in any of the conversion modes and configurations.
The ADC module has the capability of automatically averaging the result of multiple conversions. The hardware average function is enabled by setting SC3[AVGE] and operates in any of the conversion modes and configurations.

NOTE

For the chip specific modes of operation, see the power management information of this MCU.

24.5.1 Clock select and divide control

One of four clock sources can be selected as the clock source for the ADC module.

This clock source is then divided by a configurable value to generate the input clock ADCK, to the module. The clock is selected from one of the following sources by means of CFG1[ADICLK].

- Bus clock. This is the default selection following reset.
- Bus clock divided by two. For higher bus clock rates, this allows a maximum divide-by-16 of the bus clock using CFG1[ADIV].
- ALTCLK: As defined for this MCU. See the chip configuration information. Conversions are possible using ALTCLK as the input clock source while the MCU is in Normal Stop mode.
- Asynchronous clock (ADACK): This clock is generated from a clock source within the ADC module. When the ADACK clock source is selected, it is not required to be active prior to conversion start. When it is selected and it is not active prior to a conversion start CFG2[ADACKEN]=0, ADACK is activated at the start of a conversion and deactivated when conversions are terminated. In this case, there is an associated clock startup delay each time the clock source is re-activated. To avoid the conversion time variability and latency associated with the ADACK clock startup, set CFG2[ADACKEN]=1 and wait the worst-case startup time of 5 µs prior to initiating any conversions using the ADACK clock source. Conversions are possible using ADACK as the input clock source while the MCU is in Normal Stop mode. See Power Control for more information.

Whichever clock is selected, its frequency must fall within the specified frequency range for ADCK. If the available clocks are too slow, the ADC may not perform according to specifications. If the available clocks are too fast, the clock must be divided to the appropriate frequency. This divider is specified by CFG1[ADIV] and can be divide-by 1, 2, 4, or 8.
24.5.2 Voltage reference selection

The ADC can be configured to accept one of the two voltage reference pairs as the reference voltage (V_{REFSH} and V_{REFSL}) used for conversions.

Each pair contains a positive reference that must be between the minimum Ref Voltage High and V_{DDA}, and a ground reference that must be at the same potential as V_{SSA}. The two pairs are external (V_{REFH} and V_{REFL}) and alternate (V_{ALTH} and V_{ALTL}). These voltage references are selected using SC2[REFSEL]. The alternate (V_{ALTH} and V_{ALTL}) voltage reference pair may select additional external pins or internal sources depending on MCU configuration. See the chip configuration information on the voltage references specific to this MCU.

24.5.3 Hardware trigger and channel selects

The ADC module has a selectable asynchronous hardware conversion trigger, ADHWT, that is enabled when SC2[ADTRG] is set and a hardware trigger select event, ADHWTSn, has occurred.

This source is not available on all MCUs. See the chip-specific ADC information for information on the ADHWT source and the ADHWTSn configurations specific to this MCU.

When an ADHWT source is available and hardware trigger is enabled, that is SC2[ADTRG]=1, a conversion is initiated on the rising-edge of ADHWT after a hardware trigger select event, that is, ADHWTSn, has occurred. If a conversion is in progress when a rising-edge of a trigger occurs, the rising-edge is ignored. In continuous convert configuration, only the initial rising-edge to launch continuous conversions is observed, and until conversion is aborted, the ADC continues to do conversions on the same SCn register that initiated the conversion. The hardware trigger function operates in conjunction with any of the conversion modes and configurations.

The hardware trigger select event, ADHWTSn, must be set prior to the receipt of the ADHWT signal. If these conditions are not met, the converter may ignore the trigger or use the incorrect configuration. If a hardware trigger select event is asserted during a conversion, it must stay asserted until the end of current conversion and remain set until the receipt of the ADHWT signal to trigger a new conversion. The channel and status fields selected for the conversion depend on the active trigger select signal:

- ADHWTSn active selects SC1n.
Note

Asserting more than one hardware trigger select signal (ADHWTSn) at the same time results in unknown results. To avoid this, select only one hardware trigger select signal (ADHWTSn) prior to the next intended conversion.

When the conversion is completed, the result is placed in the Rn registers associated with the ADHWTSn received. For example:

- ADHWTS active selects RA register
- ADHWTS active selects Rn register

The conversion complete flag associated with the ADHWTSn received, that is, SC1n[COCO], is then set and an interrupt is generated if the respective conversion complete interrupt has been enabled, that is, SC1[AIEN]=1.

24.5.4 Conversion control

Conversions can be performed as determined by CFG1[MODE] and SC1n[DIFF] as shown in the description of CFG1[MODE].

Conversions can be initiated by a software or hardware trigger.

In addition, the ADC module can be configured for:

- Low-power operation
- Long sample time
- Continuous conversion
- Hardware average
- Automatic compare of the conversion result to a software determined compare value

24.5.4.1 Initiating conversions

A conversion is initiated:

- Following a write to SC1A, with SC1n[ADCH] not all 1's, if software triggered operation is selected, that is, when SC2[ADTRG]=0.

- Following a hardware trigger, or ADHWT event, if hardware triggered operation is selected, that is, SC2[ADTRG]=1, and a hardware trigger select event, ADHWTSn, has occurred. The channel and status fields selected depend on the active trigger select signal:
  - ADHWTS active selects SC1A.
- ADHWTSn active selects SC1n.
- if neither is active, the off condition is selected

**Note**

Selecting more than one ADHWTSn prior to a conversion completion will result in unknown results. To avoid this, select only one ADHWTSn prior to a conversion completion.

- Following the transfer of the result to the data registers when continuous conversion is enabled, that is, when SC3[ADCO] = 1.

If continuous conversions are enabled, a new conversion is automatically initiated after the completion of the current conversion. In software triggered operation, that is, when SC2[ADTRG] = 0, continuous conversions begin after SC1A is written and continue until aborted. In hardware triggered operation, that is, when SC2[ADTRG] = 1 and one ADHWTSn event has occurred, continuous conversions begin after a hardware trigger event and continue until aborted.

If hardware averaging is enabled, a new conversion is automatically initiated after the completion of the current conversion until the correct number of conversions are completed. In software triggered operation, conversions begin after SC1A is written. In hardware triggered operation, conversions begin after a hardware trigger. If continuous conversions are also enabled, a new set of conversions to be averaged are initiated following the last of the selected number of conversions.

### 24.5.4.2 Completing conversions

A conversion is completed when the result of the conversion is transferred into the data result registers, Rn. If the compare functions are disabled, this is indicated by setting of SC1n[COCO]. If hardware averaging is enabled, the respective SC1n[COCO] sets only if the last of the selected number of conversions is completed. If the compare function is enabled, the respective SC1n[COCO] sets and conversion result data is transferred only if the compare condition is true. If both hardware averaging and compare functions are enabled, then the respective SC1n[COCO] sets only if the last of the selected number of conversions is completed and the compare condition is true. An interrupt is generated if the respective SC1n[AIEN] is high at the time that the respective SC1n[COCO] is set.
24.5.4.3 Aborting conversions

Any conversion in progress is aborted when:

- Writing to SC1A while it is actively controlling a conversion, aborts the current conversion. In Software Trigger mode, when SC2[ADTRG]=0, a write to SC1A initiates a new conversion if SC1A[ADCH] is equal to a value other than all 1s. Writing to any of the SC1B–SC1n registers while that specific SC1B–SC1n register is actively controlling a conversion aborts the current conversion. The SC1(B-n) registers are not used for software trigger operation and therefore writes to the SC1(B-n) registers do not initiate a new conversion.

- A write to any ADC register besides the SC1A-SC1n registers occurs. This indicates that a change in mode of operation has occurred and the current conversion is therefore invalid.

- The MCU is reset or enters Low-Power Stop modes.

- The MCU enters Normal Stop mode with ADACK or Alternate Clock Sources not enabled.

When a conversion is aborted, the contents of the data registers, Rn, are not altered. The data registers continue to be the values transferred after the completion of the last successful conversion. If the conversion was aborted by a reset or Low-Power Stop modes, RA and Rn return to their reset states.

24.5.4.4 Power control

The ADC module remains in its idle state until a conversion is initiated. If ADACK is selected as the conversion clock source, but the asynchronous clock output is disabled, that is CFG2[ADACKEN]=0, the ADACK clock generator also remains in its idle state (disabled) until a conversion is initiated. If the asynchronous clock output is enabled, that is, CFG2[ADACKEN]=1, it remains active regardless of the state of the ADC or the MCU power mode.

Power consumption when the ADC is active can be reduced by setting CFG1[ADLPC]. This results in a lower maximum value for f_{ADCK}.
24.5.4.5 Sample time and total conversion time

For short sample, that is, when CFG1[ADLSMP]=0, there is a 2-cycle adder for first conversion over the base sample time of four ADCK cycles. For high-speed conversions, that is, when CFG2[ADHSC]=1, there is an additional 2-cycle adder on any conversion. The table below summarizes sample times for the possible ADC configurations.

<table>
<thead>
<tr>
<th>ADC configuration</th>
<th>Sample time (ADCK cycles)</th>
</tr>
</thead>
<tbody>
<tr>
<td>CFG1[ADLSMP]</td>
<td>CFG2[ADLSTS]</td>
</tr>
<tr>
<td>0</td>
<td>X</td>
</tr>
<tr>
<td>1</td>
<td>00</td>
</tr>
<tr>
<td>1</td>
<td>01</td>
</tr>
<tr>
<td>1</td>
<td>10</td>
</tr>
<tr>
<td>1</td>
<td>11</td>
</tr>
<tr>
<td>0</td>
<td>X</td>
</tr>
<tr>
<td>1</td>
<td>00</td>
</tr>
<tr>
<td>1</td>
<td>01</td>
</tr>
<tr>
<td>1</td>
<td>10</td>
</tr>
<tr>
<td>1</td>
<td>11</td>
</tr>
</tbody>
</table>

The total conversion time depends upon:
- The sample time as determined by CFG1[ADLSMP] and CFG2[ADLSTS]
- The MCU bus frequency
- The conversion mode, as determined by CFG1[MODE] and SC1n[DIFF]
- The high-speed configuration, that is, CFG2[ADHSC]
- The frequency of the conversion clock, that is, $f_{ADCK}$.

CFG2[ADHSC] is used to configure a higher clock input frequency. This will allow faster overall conversion times. To meet internal ADC timing requirements, CFG2[ADHSC] adds additional ADCK cycles. Conversions with CFG2[ADHSC]=1 take two more ADCK cycles. CFG2[ADHSC] must be used when the ADCLK exceeds the limit for CFG2[ADHSC]=0.

After the module becomes active, sampling of the input begins.
1. CFG1[ADLSMP] and CFG2[ADLSTS] select between sample times based on the conversion mode that is selected.
2. When sampling is completed, the converter is isolated from the input channel and a successive approximation algorithm is applied to determine the digital value of the analog signal.
3. The result of the conversion is transferred to Rn upon completion of the conversion algorithm.
If the bus frequency is less than \( f_{\text{ADCK}} \), precise sample time for continuous conversions cannot be guaranteed when short sample is enabled, that is, when CFG1[ADLSMP]=0.

The maximum total conversion time is determined by the clock source chosen and the divide ratio selected. The clock source is selectable by CFG1[ADICLK], and the divide ratio is specified by CFG1[ADIV].

The maximum total conversion time for all configurations is summarized in the equation below. See the following tables for the variables referenced in the equation.

\[
\text{ConversionTime} = \text{SFCAdder} + \text{AverageNum} \times (\text{BCT} + \text{LSTAdder} + \text{HSCAdder})
\]

**Table 24-5. Single or first continuous time adder (SFCAdder)**

<table>
<thead>
<tr>
<th>CFG1[ADLSMP]</th>
<th>CFG2[ADACKEN]</th>
<th>CFG1[ADICLK]</th>
<th>Single or first continuous time adder (SFCAdder)</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>x</td>
<td>0x, 10</td>
<td>3 ADCK cycles + 5 bus clock cycles</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>11</td>
<td>3 ADCK cycles + 5 bus clock cycles(^1)</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>11</td>
<td>5 (\mu)s + 3 ADCK cycles + 5 bus clock cycles</td>
</tr>
<tr>
<td>0</td>
<td>x</td>
<td>0x, 10</td>
<td>5 ADCK cycles + 5 bus clock cycles</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>11</td>
<td>5 ADCK cycles + 5 bus clock cycles(^1)</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>11</td>
<td>5 (\mu)s + 5 ADCK cycles + 5 bus clock cycles</td>
</tr>
</tbody>
</table>

\(^1\) To achieve this time, CFG2[ADACKEN] must be 1 for at least 5 \(\mu\)s prior to the conversion is initiated.

**Table 24-6. Average number factor (AverageNum)**

<table>
<thead>
<tr>
<th>SC3[AVGE]</th>
<th>SC3[AVGS]</th>
<th>Average number factor (AverageNum)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>xx</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>00</td>
<td>4</td>
</tr>
<tr>
<td>1</td>
<td>01</td>
<td>8</td>
</tr>
<tr>
<td>1</td>
<td>10</td>
<td>16</td>
</tr>
<tr>
<td>1</td>
<td>11</td>
<td>32</td>
</tr>
</tbody>
</table>

**Table 24-7. Base conversion time (BCT)**

<table>
<thead>
<tr>
<th>Mode</th>
<th>Base conversion time (BCT)</th>
</tr>
</thead>
<tbody>
<tr>
<td>8b single-ended</td>
<td>17 ADCK cycles</td>
</tr>
<tr>
<td>9b differential</td>
<td>27 ADCK cycles</td>
</tr>
<tr>
<td>10b single-ended</td>
<td>20 ADCK cycles</td>
</tr>
<tr>
<td>11b differential</td>
<td>30 ADCK cycles</td>
</tr>
<tr>
<td>12b single-ended</td>
<td>20 ADCK cycles</td>
</tr>
<tr>
<td>13b differential</td>
<td>30 ADCK cycles</td>
</tr>
</tbody>
</table>
### Table 24-7. Base conversion time (BCT) (continued)

<table>
<thead>
<tr>
<th>Mode</th>
<th>Base conversion time (BCT)</th>
</tr>
</thead>
<tbody>
<tr>
<td>16b single-ended</td>
<td>25 ADCK cycles</td>
</tr>
<tr>
<td>16b differential</td>
<td>34 ADCK cycles</td>
</tr>
</tbody>
</table>

### Table 24-8. Long sample time adder (LSTAdder)

<table>
<thead>
<tr>
<th>CFG1[ADLSMP]</th>
<th>CFG2[ADLSTS]</th>
<th>Long sample time adder (LSTAdder)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>xx</td>
<td>0 ADCK cycles</td>
</tr>
<tr>
<td>1</td>
<td>00</td>
<td>20 ADCK cycles</td>
</tr>
<tr>
<td>1</td>
<td>01</td>
<td>12 ADCK cycles</td>
</tr>
<tr>
<td>1</td>
<td>10</td>
<td>6 ADCK cycles</td>
</tr>
<tr>
<td>1</td>
<td>11</td>
<td>2 ADCK cycles</td>
</tr>
</tbody>
</table>

### Table 24-9. High-speed conversion time adder (HSCAdder)

<table>
<thead>
<tr>
<th>CFG2[ADHSC]</th>
<th>High-speed conversion time adder (HSCAdder)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0 ADCK cycles</td>
</tr>
<tr>
<td>1</td>
<td>2 ADCK cycles</td>
</tr>
</tbody>
</table>

### Note

The ADCK frequency must be between $f_{\text{ADCK}}$ minimum and $f_{\text{ADCK}}$ maximum to meet ADC specifications.

### 24.5.4.6 Conversion time examples

The following examples use the Equation 1 on page 391, and the information provided in Table 24-5 through Table 24-9.

#### 24.5.4.6.1 Typical conversion time configuration

A typical configuration for ADC conversion is:
- 10-bit mode, with the bus clock selected as the input clock source
- The input clock divide-by-1 ratio selected
- Bus frequency of 8 MHz
- Long sample time disabled
- High-speed conversion disabled
The conversion time for a single conversion is calculated by using the Equation 1 on page 391, and the information provided in Table 24-5 through Table 24-9. The table below lists the variables of Equation 1 on page 391.

### Table 24-10. Typical conversion time

<table>
<thead>
<tr>
<th>Variable</th>
<th>Time</th>
</tr>
</thead>
<tbody>
<tr>
<td>SFCAdder</td>
<td>5 ADCK cycles + 5 bus clock cycles</td>
</tr>
<tr>
<td>AverageNum</td>
<td>1</td>
</tr>
<tr>
<td>BCT</td>
<td>20 ADCK cycles</td>
</tr>
<tr>
<td>LSTAdder</td>
<td>0</td>
</tr>
<tr>
<td>HSCAdder</td>
<td>0</td>
</tr>
</tbody>
</table>

The resulting conversion time is generated using the parameters listed in the preceding table. Therefore, for a bus clock and an ADCK frequency equal to 8 MHz, the resulting conversion time is 3.75 µs.

### 24.5.4.6.2 Long conversion time configuration

A configuration for long ADC conversion is:
- 16-bit differential mode with the bus clock selected as the input clock source
- The input clock divide-by-8 ratio selected
- Bus frequency of 8 MHz
- Long sample time enabled
- Configured for longest adder
- High-speed conversion disabled
- Average enabled for 32 conversions

The conversion time for this conversion is calculated by using the Equation 1 on page 391, and the information provided in Table 24-5 through Table 24-9. The following table lists the variables of the Equation 1 on page 391.

### Table 24-11. Typical conversion time

<table>
<thead>
<tr>
<th>Variable</th>
<th>Time</th>
</tr>
</thead>
<tbody>
<tr>
<td>SFCAdder</td>
<td>3 ADCK cycles + 5 bus clock cycles</td>
</tr>
<tr>
<td>AverageNum</td>
<td>32</td>
</tr>
<tr>
<td>BCT</td>
<td>34 ADCK cycles</td>
</tr>
<tr>
<td>LSTAdder</td>
<td>20 ADCK cycles</td>
</tr>
<tr>
<td>HSCAdder</td>
<td>0</td>
</tr>
</tbody>
</table>
The resulting conversion time is generated using the parameters listed in the preceding table. Therefore, for bus clock equal to 8 MHz and ADCK equal to 1 MHz, the resulting conversion time is 57.625 µs, that is, AverageNum. This results in a total conversion time of 1.844 ms.

**24.5.4.6.3 Short conversion time configuration**

A configuration for short ADC conversion is:

- 8-bit Single-Ended mode with the bus clock selected as the input clock source
- The input clock divide-by-1 ratio selected
- Bus frequency of 20 MHz
- Long sample time disabled
- High-speed conversion enabled

The conversion time for this conversion is calculated by using the Equation 1 on page 391, and the information provided in Table 24-5 through Table 24-9. The table below lists the variables of Equation 1 on page 391.

<table>
<thead>
<tr>
<th>Variable</th>
<th>Time</th>
</tr>
</thead>
<tbody>
<tr>
<td>SFCAdder</td>
<td>5 ADCK cycles + 5 bus clock cycles</td>
</tr>
<tr>
<td>AverageNum</td>
<td>1</td>
</tr>
<tr>
<td>BCT</td>
<td>17 ADCK cycles</td>
</tr>
<tr>
<td>LSTAdder</td>
<td>0 ADCK cycles</td>
</tr>
<tr>
<td>HSCAdder</td>
<td>2</td>
</tr>
</tbody>
</table>

The resulting conversion time is generated using the parameters listed in the preceding table. Therefore, for bus clock and ADCK frequency equal to 20 MHz, the resulting conversion time is 1.45 µs.

**24.5.4.7 Hardware average function**

The hardware average function can be enabled by setting SC3[AVGE]=1 to perform a hardware average of multiple conversions. The number of conversions is determined by the AVGS[1:0] bits, which can select 4, 8, 16, or 32 conversions to be averaged. While the hardware average function is in progress, SC2[ADACT] will be set.

After the selected input is sampled and converted, the result is placed in an accumulator from which an average is calculated once the selected number of conversions have been completed. When hardware averaging is selected, the completion of a single conversion will not set SC1n[COCO].
If the compare function is either disabled or evaluates true, after the selected number of conversions are completed, the average conversion result is transferred into the data result registers, Rn, and SC1n[COCO] is set. An ADC interrupt is generated upon the setting of SC1n[COCO] if the respective ADC interrupt is enabled, that is, SC1n[AIEN]=1.

**Note**

The hardware average function can perform conversions on a channel while the MCU is in Wait or Normal Stop modes. The ADC interrupt wakes the MCU when the hardware average is completed if SC1n[AIEN] is set.

### 24.5.5 Automatic compare function

The compare function can be configured to check whether the result is less than or greater-than-or-equal-to a single compare value, or, if the result falls within or outside a range determined by two compare values.

The compare mode is determined by SC2[ACFGT], SC2[ACREN], and the values in the compare value registers, CV1 and CV2. After the input is sampled and converted, the compare values in CV1 and CV2 are used as described in the following table. There are six Compare modes as shown in the following table.

<table>
<thead>
<tr>
<th>SC2[ACFGT]</th>
<th>SC2[ACREN]</th>
<th>ADCCV1 relative to ADCCV2</th>
<th>Function</th>
<th>Compare mode description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>—</td>
<td>Less than threshold</td>
<td>Compare true if the result is less than the CV1 registers.</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>—</td>
<td>Greater than or equal to threshold</td>
<td>Compare true if the result is greater than or equal to CV1 registers.</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>Less than or equal</td>
<td>Outside range, not inclusive</td>
<td>Compare true if the result is less than CV1 or the result is greater than CV2.</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>Greater than</td>
<td>Inside range, not inclusive</td>
<td>Compare true if the result is less than CV1 and the result is greater than CV2.</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>Less than or equal</td>
<td>Inside range, inclusive</td>
<td>Compare true if the result is greater than or equal to CV1 and the result is less than or equal to CV2.</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>Greater than</td>
<td>Outside range, inclusive</td>
<td>Compare true if the result is greater than or equal to CV1 or the result is less than or equal to CV2.</td>
</tr>
</tbody>
</table>
With SC2[ACREN] = 1, and if the value of CV1 is less than or equal to the value of CV2, then setting SC2[ACFGT] will select a trigger-if-inside-compare-range inclusive-of-endpoints function. Clearing SC2[ACFGT] will select a trigger-if-outside-compare-range, not-inclusive-of-endpoints function.

If CV1 is greater than CV2, setting SC2[ACFGT] will select a trigger-if-outside-compare-range, inclusive-of-endpoints function. Clearing SC2[ACFGT] will select a trigger-if-inside-compare-range, not-inclusive-of-endpoints function.

If the condition selected evaluates true, SC1n[COCO] is set.

Upon completion of a conversion while the compare function is enabled, if the compare condition is not true, SC1n[COCO] is not set and the conversion result data will not be transferred to the result register, Rn. If the hardware averaging function is enabled, the compare function compares the averaged result to the compare values. The same compare function definitions apply. An ADC interrupt is generated when SC1n[COCO] is set and the respective ADC interrupt is enabled, that is, SC1n[AIEN]=1.

**Note**

The compare function can monitor the voltage on a channel while the MCU is in Wait or Normal Stop modes. The ADC interrupt wakes the MCU when the compare condition is met.

### 24.5.6 Calibration function

The ADC contains a self-calibration function that is required to achieve the specified accuracy.

Calibration must be run, or valid calibration values written, after any reset and before a conversion is initiated. The calibration function sets the offset calibration value, the minus-side calibration values, and the plus-side calibration values. The offset calibration value is automatically stored in the ADC offset correction register (OFS), and the plus-side and minus-side calibration values are automatically stored in the ADC plus-side and minus-side calibration registers, CLPx and CLMx. The user must configure the ADC correctly prior to calibration, and must generate the plus-side and minus-side gain calibration results and store them in the ADC plus-side gain register (PG) after the calibration function completes.

Prior to calibration, the user must configure the ADC's clock source and frequency, low power configuration, voltage reference selection, sample time, and high speed configuration according to the application's clock source availability and needs. If the
application uses the ADC in a wide variety of configurations, the configuration for which the highest accuracy is required should be selected, or multiple calibrations can be done for the different configurations. For best calibration results:

- Set hardware averaging to maximum, that is, SC3[AVGE]=1 and SC3[AVGS]=11 for an average of 32
- Set ADC clock frequency f_{ADCK} less than or equal to 4 MHz
- V_{REFH}=V_{DDA}

- Calibrate at nominal voltage and temperature

The input channel, conversion mode continuous function, compare function, resolution mode, and differential/single-ended mode are all ignored during the calibration function.

To initiate calibration, the user sets SC3[CAL] and the calibration will automatically begin if the SC2[ADTRG] is 0. If SC2[ADTRG] is 1, SC3[CAL] will not get set and SC3[CALF] will be set. While calibration is active, no ADC register can be written and no stop mode may be entered, or the calibration routine will be aborted causing SC3[CAL] to clear and SC3[CALF] to set. At the end of a calibration sequence, SC1n[COCO] will be set. SC1n[AIEN] can be used to allow an interrupt to occur at the end of a calibration sequence. At the end of the calibration routine, if SC3[CALF] is not set, the automatic calibration routine is completed successfully.

To complete calibration, the user must generate the gain calibration values using the following procedure:

1. Initialize or clear a 16-bit variable in RAM.
2. Add the plus-side calibration results CLP0, CLP1, CLP2, CLP3, CLP4, and CLPS to the variable.
3. Divide the variable by two.
4. Set the MSB of the variable.
5. The previous two steps can be achieved by setting the carry bit, rotating to the right through the carry bit on the high byte and again on the low byte.
6. Store the value in the plus-side gain calibration register PG.
7. Repeat the procedure for the minus-side gain calibration value.

When calibration is complete, the user may reconfigure and use the ADC as desired. A second calibration may also be performed, if desired, by clearing and again setting SC3[CAL].
Overall, the calibration routine may take as many as 14k ADCK cycles and 100 bus cycles, depending on the results and the clock source chosen. For an 8 MHz clock source, this length amounts to about 1.7 ms. To reduce this latency, the calibration values, which are offset, plus-side and minus-side gain, and plus-side and minus-side calibration values, may be stored in flash memory after an initial calibration and recovered prior to the first ADC conversion. This method can reduce the calibration latency to 20 register store operations on all subsequent power, reset, or Low-Power Stop mode recoveries.

Further information on the calibration procedure can be found in the Calibration section of AN3949: ADC16 Calibration Procedure and Programmable Delay Block Synchronization.

### 24.5.7 User-defined offset function

OFS contains the user-selected or calibration-generated offset error correction value.

This register is a 2’s complement, left-justified. The value in OFS is subtracted from the conversion and the result is transferred into the result registers, Rn. If the result is greater than the maximum or less than the minimum result value, it is forced to the appropriate limit for the current mode of operation.

The formatting of the OFS is different from the data result register, Rn, to preserve the resolution of the calibration value regardless of the conversion mode selected. Lower order bits are ignored in lower resolution modes. For example, in 8-bit single-ended mode, OFS[14:7] are subtracted from D[7:0]; OFS[15] indicates the sign (negative numbers are effectively added to the result) and OFS[6:0] are ignored. The same bits are used in 9-bit differential mode because OFS[15] indicates the sign bit, which maps to D[8]. For 16-bit differential mode, OFS[15:0] are directly subtracted from the conversion result data D[15:0]. In 16-bit single-ended mode, there is no field in the OFS corresponding to the least significant result D[0], so odd values, such as -1 or +1, cannot be subtracted from the result.

OFS is automatically set according to calibration requirements once the self-calibration sequence is done, that is, SC3[CAL] is cleared. The user may write to OFS to override the calibration result if desired. If the OFS is written by the user to a value that is different from the calibration value, the ADC error specifications may not be met. Storing the value generated by the calibration function in memory before overwriting with a user-specified value is recommended.
Note

There is an effective limit to the values of offset that can be set by the user. If the magnitude of the offset is too high, the results of the conversions will cap off at the limits.

The offset calibration function may be employed by the user to remove application offsets or DC bias values. OFS may be written with a number in 2's complement format and this offset will be subtracted from the result, or hardware averaged value. To add an offset, store the negative offset in 2's complement format and the effect will be an addition. An offset correction that results in an out-of-range value will be forced to the minimum or maximum value. The minimum value for single-ended conversions is 0x0000; for a differential conversion it is 0x8000.

To preserve accuracy, the calibrated offset value initially stored in OFS must be added to the user-defined offset. For applications that may change the offset repeatedly during operation, store the initial offset calibration value in flash so it can be recovered and added to any user offset adjustment value and the sum stored in OFS.

24.5.8 Temperature sensor

The ADC module includes a temperature sensor whose output is connected to one of the ADC analog channel inputs.

The following equation provides an approximate transfer function of the temperature sensor.

\[
\text{Temp} = 25 - \left( \left( V_{\text{TEMP}} - V_{\text{TEMP25}} \right) \div m \right)
\]

* Equation 2. Approximate transfer function of the temperature sensor

where:

- \( V_{\text{TEMP}} \) is the voltage of the temperature sensor channel at the ambient temperature.
- \( V_{\text{TEMP25}} \) is the voltage of the temperature sensor channel at 25 °C.
- \( m \) is referred as temperature sensor slope in the device data sheet. It is the hot or cold voltage versus temperature slope in V/°C.

For temperature calculations, use the \( V_{\text{TEMP25}} \) and temperature sensor slope values from the ADC Electricals table.
In application code, the user reads the temperature sensor channel, calculates $V_{\text{TEMP}}$, and compares to $V_{\text{TEMP25}}$. If $V_{\text{TEMP}}$ is greater than $V_{\text{TEMP25}}$ the cold slope value is applied in the preceding equation. If $V_{\text{TEMP}}$ is less than $V_{\text{TEMP25}}$, the hot slope value is applied in the preceding equation. ADC Electricals table may only specify one temperature sensor slope value. In that case, the user could use the same slope for the calculation across the operational temperature range.

For more information on using the temperature sensor, see the application note titled *Temperature Sensor for the HCS08 Microcontroller Family* (document AN3031).

### 24.5.9 MCU wait mode operation

Wait mode is a lower-power consumption Standby mode from which recovery is fast because the clock sources remain active.

If a conversion is in progress when the MCU enters Wait mode, it continues until completion. Conversions can be initiated while the MCU is in Wait mode by means of the hardware trigger or if continuous conversions are enabled.

The bus clock, bus clock divided by two; and ADACK are available as conversion clock sources while in Wait mode. The use of ALTCLK as the conversion clock source in Wait is dependent on the definition of ALTCLK for this MCU. See the Chip Configuration information on ALTCLK specific to this MCU.

If the compare and hardware averaging functions are disabled, a conversion complete event sets SC1n[COCO] and generates an ADC interrupt to wake the MCU from Wait mode if the respective ADC interrupt is enabled, that is, when SC1n[AIEN]=1. If the hardware averaging function is enabled, SC1n[COCO] will set, and generate an interrupt if enabled, when the selected number of conversions are completed. If the compare function is enabled, SC1n[COCO] will set, and generate an interrupt if enabled, only if the compare conditions are met. If a single conversion is selected and the compare trigger is not met, the ADC will return to its idle state and cannot wake the MCU from Wait mode unless a new conversion is initiated by the hardware trigger.

### 24.5.10 MCU Normal Stop mode operation

Stop mode is a low-power consumption Standby mode during which most or all clock sources on the MCU are disabled.
24.5.10.1 Normal Stop mode with ADACK disabled

If the asynchronous clock, ADACK, is not selected as the conversion clock, executing a stop instruction aborts the current conversion and places the ADC in its Idle state. The contents of the ADC registers, including Rn, are unaffected by Normal Stop mode. After exiting from Normal Stop mode, a software or hardware trigger is required to resume conversions.

24.5.10.2 Normal Stop mode with ADACK enabled

If ADACK is selected as the conversion clock, the ADC continues operation during Normal Stop mode. See the chip-specific ADC information for configuration information for this device.

If a conversion is in progress when the MCU enters Normal Stop mode, it continues until completion. Conversions can be initiated while the MCU is in Normal Stop mode by means of the hardware trigger or if continuous conversions are enabled.

If the compare and hardware averaging functions are disabled, a conversion complete event sets SC1n[COCO] and generates an ADC interrupt to wake the MCU from Normal Stop mode if the respective ADC interrupt is enabled, that is, when SC1n[AIEN]=1. The result register, Rn, will contain the data from the first completed conversion that occurred during Normal Stop mode. If the hardware averaging function is enabled, SC1n[COCO] will set, and generate an interrupt if enabled, when the selected number of conversions are completed. If the compare function is enabled, SC1n[COCO] will set, and generate an interrupt if enabled, only if the compare conditions are met. If a single conversion is selected and the compare is not true, the ADC will return to its idle state and cannot wake the MCU from Normal Stop mode unless a new conversion is initiated by another hardware trigger.

24.5.11 MCU Low-Power Stop mode operation

The ADC module is automatically disabled when the MCU enters Low-Power Stop mode.

All module registers contain their reset values following exit from Low-Power Stop mode. Therefore, the module must be re-enabled and re-configured following exit from Low-Power Stop mode.

**NOTE**

For the chip specific modes of operation, see the power management information for the device.
24.6 Initialization information

This section gives an example that provides some basic direction on how to initialize and configure the ADC module.

The user can configure the module for 16-bit, 12-bit, 10-bit, or 8-bit single-ended resolution or 16-bit, 13-bit, 11-bit, or 9-bit differential resolution, single or continuous conversion, and a polled or interrupt approach, among many other options. For information used in this example, refer to Table 24-8, Table 24-9, and Table 24-10.

**Note**

Hexadecimal values are designated by a preceding 0x, binary values designated by a preceding %, and decimal values have no preceding character.

24.6.1 ADC module initialization example

24.6.1.1 Initialization sequence

Before the ADC module can be used to complete conversions, an initialization procedure must be performed. A typical sequence is:

1. Calibrate the ADC by following the calibration instructions in Calibration function.

2. Update CFG to select the input clock source and the divide ratio used to generate ADCK. This register is also used for selecting sample time and low-power configuration.

3. Update SC2 to select the conversion trigger, hardware or software, and compare function options, if enabled.

4. Update SC3 to select whether conversions will be continuous or completed only once (ADCO) and whether to perform hardware averaging.

5. Update SC1:SC1n registers to select whether conversions will be single-ended or differential and to enable or disable conversion complete interrupts. Also, select the input channel which can be used to perform conversions.
24.6.1.2 Pseudo-code example

In this example, the ADC module is set up with interrupts enabled to perform a single 10-bit conversion at low-power with a long sample time on input channel 1, where ADCK is derived from the bus clock divided by 1.

**CFG1 = 0x98 (%10011000)**

- Bit 7 ADLPC 1 Configures for low power, lowers maximum clock speed.
- Bit 6:5 ADIV 00 Sets the ADCK to the input clock ÷ 1.
- Bit 4 ADLSMP 1 Configures for long sample time.
- Bit 3:2 MODE 10 Selects the single-ended 10-bit conversion, differential 11-bit conversion.
- Bit 1:0 ADICLK 00 Selects the bus clock.

**SC2 = 0x00 (%00000000)**

- Bit 7 ADACT 0 Flag indicates if a conversion is in progress.
- Bit 6 ADTRG 0 Software trigger selected.
- Bit 5 ACFE 0 Compare function disabled.
- Bit 4 ACFGT 0 Not used in this example.
- Bit 3 ACREN 0 Compare range disabled.
- Bit 2 DMAEN 0 DMA request disabled.
- Bit 1:0 REFSEL 00 Selects default voltage reference pin pair (External pins $V_{REFH}$ and $V_{REFL}$).

**SC1A = 0x41 (%01000001)**

- Bit 7 COCO 0 Read-only flag which is set when a conversion completes.
- Bit 6 AIEN 1 Conversion complete interrupt enabled.
- Bit 5 DIFF 0 Single-ended conversion selected.
- Bit 4:0 ADCH 00001 Input channel 1 selected as ADC input channel.

**RA = 0xxx**

Holds results of conversion.

**CV = 0xxx**

Holds compare value when compare function enabled.
Figure 24-2. Initialization flowchart example

24.7 Application information

The ADC has been designed to be integrated into a microcontroller for use in embedded control applications requiring an ADC.

For guidance on selecting optimum external component values and converter parameters see AN4373: Cookbook for SAR ADC Measurements.

24.7.1 External pins and routing

24.7.1.1 Analog supply pins
Depending on the device, the analog power and ground supplies, \( V_{DDA} \) and \( V_{SSA} \), of the ADC module are available as:
• **V\textsubscript{DDA}** and **V\textsubscript{SSA}** available as separate pins—When available on a separate pin, both **V\textsubscript{DDA}** and **V\textsubscript{SSA}** must be connected to the same voltage potential as their corresponding MCU digital supply, **V\textsubscript{DD}** and **V\textsubscript{SS}**, and must be routed carefully for maximum noise immunity and bypass capacitors placed as near as possible to the package.

• **V\textsubscript{SSA}** is shared on the same pin as the MCU digital **V\textsubscript{SS}**.

• **V\textsubscript{SSA}** and **V\textsubscript{DDA}** are shared with the MCU digital supply pins—In these cases, there are separate pads for the analog supplies bonded to the same pin as the corresponding digital supply so that some degree of isolation between the supplies is maintained.

If separate power supplies are used for analog and digital power, the ground connection between these supplies must be at the **V\textsubscript{SSA}** pin. This must be the only ground connection between these supplies, if possible. **V\textsubscript{SSA}** makes a good single point ground location.

### 24.7.1.2 Analog voltage reference pins

In addition to the analog supplies, the ADC module has connections for two reference voltage inputs used by the converter:

- **V\textsubscript{REFSH}** is the high reference voltage for the converter.
- **V\textsubscript{REFSL}** is the low reference voltage for the converter.

The ADC can be configured to accept one of two voltage reference pairs for **V\textsubscript{REFSH}** and **V\textsubscript{REFSL}**. Each pair contains a positive reference and a ground reference. The two pairs are external, **V\textsubscript{REFH}** and **V\textsubscript{REFL}**, and alternate, **V\textsubscript{ALTH}** and **V\textsubscript{ALTL}**. These voltage references are selected using SC2[\textsubscript{REFSEL}]. The alternate voltage reference pair, **V\textsubscript{ALTH}** and **V\textsubscript{ALTL}**, may select additional external pins or internal sources based on MCU configuration. See the chip configuration information on the voltage references specific to this MCU.

In some packages, the external or alternate pairs are connected in the package to **V\textsubscript{DDA}** and **V\textsubscript{SSA}**, respectively. One of these positive references may be shared on the same pin as **V\textsubscript{DDA}** on some devices. One of these ground references may be shared on the same pin as **V\textsubscript{SSA}** on some devices.

If externally available, the positive reference may be connected to the same potential as **V\textsubscript{DDA}** or may be driven by an external source to a level between the minimum Ref Voltage High and the **V\textsubscript{DDA}** potential. The positive reference must never exceed **V\textsubscript{DDA}**. If externally available, the ground reference must be connected to the same voltage potential as **V\textsubscript{SSA}**. The voltage reference pairs must be routed carefully for maximum noise immunity and bypass capacitors placed as near as possible to the package.

AC current in the form of current spikes required to supply charge to the capacitor array at each successive approximation step is drawn through the **V\textsubscript{REFH}** and **V\textsubscript{REFL}** loop. The best external component to meet this current demand is a 0.1 \textmu F capacitor with good...
high-frequency characteristics. This capacitor is connected between $V_{\text{REFH}}$ and $V_{\text{REFL}}$ and must be placed as near as possible to the package pins. Resistance in the path is not recommended because the current causes a voltage drop that could result in conversion errors. Inductance in this path must be minimum, that is, parasitic only.

### 24.7.1.3 Analog input pins

The external analog inputs are typically shared with digital I/O pins on MCU devices.

Empirical data shows that capacitors on the analog inputs improve performance in the presence of noise or when the source impedance is high. Use of 0.01 μF capacitors with good high-frequency characteristics is sufficient. These capacitors are not necessary in all cases, but when used, they must be placed as near as possible to the package pins and be referenced to $V_{\text{SSA}}$.

For proper conversion, the input voltage must fall between $V_{\text{REFH}}$ and $V_{\text{REFL}}$. If the input is equal to or exceeds $V_{\text{REFH}}$, the converter circuit converts the signal to 0xFFF, which is full scale 12-bit representation, 0x3FF, which is full scale 10-bit representation, or 0xFF, which is full scale 8-bit representation. If the input is equal to or less than $V_{\text{REFL}}$, the converter circuit converts it to 0x000. Input voltages between $V_{\text{REFH}}$ and $V_{\text{REFL}}$ are straight-line linear conversions. There is a brief current associated with $V_{\text{REFL}}$ when the sampling capacitor is charging.

For minimal loss of accuracy due to current injection, pins adjacent to the analog input pins must not be transitioning during conversions.

### 24.7.2 Sources of error

#### 24.7.2.1 Sampling error

For proper conversions, the input must be sampled long enough to achieve the proper accuracy.

$$RAS + RADIN = SC / (FMAX \times NUMTAU \times CADIN)$$

*Figure 24-3. Sampling equation*

Where:

RAS = External analog source resistance

SC = Number of ADCK cycles used during sample window
CADIN = Internal ADC input capacitance

\[ \text{NUMTAU} = -\ln(\text{LSBERR} / 2^N) \]

LSBERR = value of acceptable sampling error in LSBs

N = 8 in 8-bit mode, 10 in 10-bit mode, 12 in 12-bit mode or 16 in 16-bit mode

Higher source resistances or higher-accuracy sampling is possible by setting CFG1[ADLSMP] and changing CFG2[ADLSTS] to increase the sample window, or decreasing ADCK frequency to increase sample time.

24.7.2.2 Pin leakage error

Leakage on the I/O pins can cause conversion error if the external analog source resistance, \( R_{AS} \), is high. If this error cannot be tolerated by the application, keep \( R_{AS} \) lower than \( V_{REFH} / (4 \times I_{LEAK} \times 2^N) \) for less than 1/4 LSB leakage error, where \( N = 8 \) in 8-bit mode, 10 in 10-bit mode, 12 in 12-bit mode, or 16 in 16-bit mode.

24.7.2.3 Noise-induced errors

System noise that occurs during the sample or conversion process can affect the accuracy of the conversion. The ADC accuracy numbers are guaranteed as specified only if the following conditions are met:

- There is a 0.1 \( \mu \text{F} \) low-ESR capacitor from \( V_{REFH} \) to \( V_{REFL} \).
- There is a 0.1 \( \mu \text{F} \) low-ESR capacitor from \( V_{DDA} \) to \( V_{SSA} \).
- If inductive isolation is used from the primary supply, an additional 1 \( \mu \text{F} \) capacitor is placed from \( V_{DDA} \) to \( V_{SSA} \).
- \( V_{SSA} \), and \( V_{REFL} \), if connected, is connected to \( V_{SS} \) at a quiet point in the ground plane.
- Operate the MCU in Wait or Normal Stop mode before initiating (hardware-triggered conversions) or immediately after initiating (hardware- or software-triggered conversions) the ADC conversion.
• For software triggered conversions, immediately follow the write to SC1 with a Wait instruction or Stop instruction.

• For Normal Stop mode operation, select ADACK as the clock source. Operation in Normal Stop reduces $V_{DD}$ noise but increases effective conversion time due to stop recovery.

• There is no I/O switching, input or output, on the MCU during the conversion.

There are some situations where external system activity causes radiated or conducted noise emissions or excessive $V_{DD}$ noise is coupled into the ADC. In these situations, or when the MCU cannot be placed in Wait or Normal Stop mode, or I/O activity cannot be halted, the following actions may reduce the effect of noise on the accuracy:

• Place a 0.01 $\mu$F capacitor ($C_{AS}$) on the selected input channel to $V_{REFL}$ or $V_{SSA}$. This improves noise issues, but affects the sample rate based on the external analog source resistance.

• Average the result by converting the analog input many times in succession and dividing the sum of the results. Four samples are required to eliminate the effect of a 1 LSB, one-time error.

• Reduce the effect of synchronous noise by operating off the asynchronous clock, that is, ADACK, and averaging. Noise that is synchronous to ADCK cannot be averaged out.

### 24.7.2.4 Code width and quantization error

The ADC quantizes the ideal straight-line transfer function into 65536 steps in the 16-bit mode. Each step ideally has the same height, that is, 1 code, and width. The width is defined as the delta between the transition points to one code and the next. The ideal code width for an $N$-bit converter, where $N$ can be 16, 12, 10, or 8, defined as 1 LSB, is:

$$1\text{LSB} = \left( \frac{V_{REFH}}{2^N} \right)$$

Equation 3. Ideal code width for an $N$-bit converter

There is an inherent quantization error due to the digitization of the result. For 8-bit, 10-bit, or 12-bit conversions, the code transitions when the voltage is at the midpoint between the points where the straight line transfer function is exactly represented by the actual transfer function. Therefore, the quantization error will be $\pm 1/2$ LSB in 8-bit, 10-bit, or 12-bit modes. As a consequence, however, the code width of the first (0x000) conversion is only 1/2 LSB and the code width of the last (0xFF or 0x3FF) is 1.5 LSB.
For 16-bit conversions, the code transitions only after the full code width is present, so the quantization error is -1 LSB to 0 LSB and the code width of each step is 1 LSB.

### 24.7.2.5 Linearity errors

The ADC may also exhibit non-linearity of several forms. Every effort has been made to reduce these errors, but the system designers must be aware of these errors because they affect overall accuracy:

- **Zero-scale error** ($E_{ZS}$), sometimes called offset: This error is defined as the difference between the actual code width of the first conversion and the ideal code width. This is 1/2 LSB in 8-bit, 10-bit, or 12-bit modes and 1 LSB in 16-bit mode. If the first conversion is 0x001, the difference between the actual 0x001 code width and its ideal (1 LSB) is used.

- **Full-scale error** ($E_{FS}$): This error is defined as the difference between the actual code width of the last conversion and the ideal code width. This is 1.5 LSB in 8-bit, 10-bit, or 12-bit modes and 1 LSB in 16-bit mode. If the last conversion is 0x3FE, the difference between the actual 0x3FE code width and its ideal (1 LSB) is used.

- **Differential non-linearity (DNL)**: This error is defined as the worst-case difference between the actual code width and the ideal code width for all conversions.

- **Integral non-linearity (INL)**: This error is defined as the highest-value or absolute value that the running sum of DNL achieves. More simply, this is the worst-case difference of the actual transition voltage to a given code and its corresponding ideal transition voltage, for all codes.

- **Total unadjusted error (TUE)**: This error is defined as the difference between the actual transfer function and the ideal straight-line transfer function and includes all forms of error.

### 24.7.2.6 Code jitter, non-monotonicity, and missing codes

Analog-to-digital converters are susceptible to three special forms of error:

- **Code jitter**: Code jitter occurs when a given input voltage converts to one of the two values when sampled repeatedly. Ideally, when the input voltage is infinitesimally smaller than the transition voltage, the converter yields the lower code, and vice-versa. However, even small amounts of system noise can cause the converter to be indeterminate, between two codes, for a range of input voltages around the transition voltage.
This error may be reduced by repeatedly sampling the input and averaging the result. Additionally, the techniques discussed in Noise-induced errors reduces this error.

- Non-monotonicity: Non-monotonicity occurs when, except for code jitter, the converter converts to a lower code for a higher input voltage.
- Missing codes: Missing codes are those values never converted for any input value.

In 8-bit or 10-bit mode, the ADC is guaranteed to be monotonic and have no missing codes.
Chapter 25
Comparator (CMP)

25.1 Chip-specific CMP information

25.1.1 CMP instantiation information

The device includes one high-speed comparator and two 8-input multiplexers for both the inverting and non-inverting inputs of the comparator. Each CMP input channel connects to both muxes. Two of the channels are connected to internal sources, leaving resources to support up to 6 input pins. See the channel assignment table for a summary of CMP input connections for this device.

The CMP also includes one 6-bit DAC with a 64-tap resistor ladder network, which provides a selectable voltage reference for applications where voltage reference is needed for internal connection to the CMP.

The CMP can be optionally on in all modes except VLLS0.

The CMP has several module-to-module interconnects in order to facilitate ADC triggering, TPM triggering, and interfaces. For complete details on the CMP module interconnects, see the Module-to-Module section.

The CMP does not support window compare function and a 0 must always be written to CMP_CR1[WE]. The sample function has limited functionality since the SAMPLE input to the block is not connected to a valid input. Usage of sample operation is limited to a divided version of the bus clock (CMP_CR1[SE] = 0).

Due to the pin number limitation, the CMP pass through mode is not supported by this device, so the CMPx_MUXCR[PSTM] must be left as 0.
25.1.2 CMP input connections

The following table shows the fixed internal connections to the CMP0.

<table>
<thead>
<tr>
<th>CMP inputs</th>
<th>CMP0</th>
</tr>
</thead>
<tbody>
<tr>
<td>IN0</td>
<td>CMP0_IN0</td>
</tr>
<tr>
<td>IN1</td>
<td>CMP0_IN1</td>
</tr>
<tr>
<td>IN2</td>
<td>CMP0_IN2</td>
</tr>
<tr>
<td>IN3</td>
<td>CMP0_IN3</td>
</tr>
<tr>
<td>IN4</td>
<td>CMP0_IN4</td>
</tr>
<tr>
<td>IN5</td>
<td>CMP0_IN5</td>
</tr>
<tr>
<td>IN6</td>
<td>Bandgap1</td>
</tr>
<tr>
<td>IN7</td>
<td>6-bit DAC0 reference</td>
</tr>
</tbody>
</table>

**NOTE:** For 36pin and below package, when 1.2V VERF is enabled, it connects to VREF_OUT.

1. This is the PMC bandgap 1V reference voltage. Prior to using as CMP input, ensure that you enable the bandgap buffer by setting PMC_REGSC[BGBE]. See the device data sheet for the bandgap voltage (V_{BG}) specification.

25.1.3 CMP external references

The 6-bit DAC sub-block supports selection of two references. For this device, the references are connected as follows:

- VREF_OUT–V_{in1} input. When using VREF_OUT, any ADC conversion using this same reference at the same time is negatively impacted.
- VDD–V_{in2} input

25.1.4 CMP trigger mode

The CMP and 6-bit DAC sub-block supports trigger mode operation when CMP_CR1[TRIGM] is set. When trigger mode is enabled, the trigger event will initiate a compare sequence that must first enable the CMP and DAC prior to performing a CMP operation and capturing the output. In this device, control for this two-staged sequencing is provided from the LPTMR. The LPTMR triggering output is always enabled when the LPTMR is enabled. The first signal is supplied to enable the CMP and DAC and is asserted at the same time as the TCF flag is set. The delay to the second signal that triggers the CMP to capture the result of the compare operation is dependent on the LPTMR configuration.
• In Time Counter mode with prescaler enabled, the delay is 1/2 Prescaler output period.
• In Time Counter mode with prescaler bypassed, the delay is 1/2 Prescaler clock period.

The delay between the first signal from LPTMR and the second signal from LPTMR must be greater than the analog comparator initialization delay as defined in the device datasheet.

25.2 Introduction

The comparator (CMP) module provides a circuit for comparing two analog input voltages. The comparator circuit is designed to operate across the full range of the supply voltage, known as rail-to-rail operation.

The Analog MUX (ANMUX) provides a circuit for selecting an analog input signal from eight channels. One signal is provided by the 6-bit digital-to-analog converter (DAC). The mux circuit is designed to operate across the full range of the supply voltage.

The 6-bit DAC is 64-tap resistor ladder network which provides a selectable voltage reference for applications where voltage reference is needed. The 64-tap resistor ladder network divides the supply reference $V_{in}$ into 64 voltage levels. A 6-bit digital signal input selects the output voltage level, which varies from $V_{in}$ to $V_{in}/64$. $V_{in}$ can be selected from two voltage sources, $V_{in1}$ and $V_{in2}$. The 6-bit DAC from a comparator is available as an on-chip internal signal only and is not available externally to a pin.

25.2.1 CMP features

The CMP has the following features:
• Operational over the entire supply range
• Inputs may range from rail to rail
• Programmable hysteresis control
• Selectable interrupt on rising-edge, falling-edge, or both rising or falling edges of the comparator output
• Selectable inversion on comparator output
• Capability to produce a wide range of outputs such as:
• Sampled
• Digitally filtered:
  • Filter can be bypassed
  • Can be clocked via scaled bus clock
• External hysteresis can be used at the same time that the output filter is used for internal functions
• Two software selectable performance levels:
  • Shorter propagation delay at the expense of higher power
  • Low power, with longer propagation delay
• DMA transfer support
  • A comparison event can be selected to trigger a DMA transfer
• Functional in all modes of operation
• The filter functions are not available in the following modes:
  • Stop
  • VLPS
  • LLS
  • VLLSx

25.2.2 6-bit DAC key features
The 6-bit DAC has the following features:
• 6-bit resolution
• Selectable supply reference source
• Power Down mode to conserve power when not in use
• Option to route the output to internal comparator input

25.2.3 ANMUX key features
The ANMUX has the following features:
• Two 8-to-1 channel mux
• Operational over the entire supply range
25.2.4 CMP, DAC and ANMUX diagram

The following figure shows the block diagram for the High-Speed Comparator, DAC, and ANMUX modules.

![ CMP, DAC and ANMUX block diagram ](image)

Figure 25-1. CMP, DAC and ANMUX block diagram
25.2.5 CMP block diagram

The following figure shows the block diagram for the CMP module.

![CMP block diagram]

**Figure 25-2. Comparator module block diagram**

In the CMP block diagram:

- The Window Control block is bypassed when CR1[WE] = 0
- The Filter block is bypassed when not in use.
- The Filter block acts as a simple sampler if the filter is bypassed and CR0[FILTER_CNT] is set to 0x01.
- The Filter block filters based on multiple samples when the filter is bypassed and CR0[FILTER_CNT] is set greater than 0x01.
  - CR1[SE] = 0, the divided bus clock is used as sampling clock
- If enabled, the Filter block will incur up to one bus clock additional latency penalty on COUT due to the fact that COUT, which is crossing clock domain boundaries, must be resynchronized to the bus clock.
25.3 Memory map/register definitions

CMP memory map

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4007_3000</td>
<td>CMP Control Register 0 (CMP0_CR0)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>25.3.1/417</td>
</tr>
<tr>
<td>4007_3001</td>
<td>CMP Control Register 1 (CMP0_CR1)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>25.3.2/418</td>
</tr>
<tr>
<td>4007_3002</td>
<td>CMP Filter Period Register (CMP0_FPR)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>25.3.3/419</td>
</tr>
<tr>
<td>4007_3003</td>
<td>CMP Status and Control Register (CMP0_SCR)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>25.3.4/420</td>
</tr>
<tr>
<td>4007_3004</td>
<td>DAC Control Register (CMP0_DACCR)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>25.3.5/421</td>
</tr>
<tr>
<td>4007_3005</td>
<td>MUX Control Register (CMP0_MUXCR)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>25.3.6/421</td>
</tr>
</tbody>
</table>

25.3.1 CMP Control Register 0 (CMPx_CR0)

Address: 4007_3000h base + 0h offset = 4007_3000h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>6–4</td>
<td>FILTER_CNT</td>
<td>0</td>
<td>0</td>
<td>Filter Sample Count</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Represents the number of consecutive samples that must agree prior to the comparator output filter accepting a new output state. For information regarding filter programming and latency, see the Functional description.</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>Filter is disabled. SE = 0, COUT = COUTA.</td>
</tr>
<tr>
<td>001</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>One sample must agree. The comparator output is simply sampled.</td>
</tr>
<tr>
<td>010</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>2 consecutive samples must agree.</td>
</tr>
<tr>
<td>011</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>3 consecutive samples must agree.</td>
</tr>
<tr>
<td>100</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>4 consecutive samples must agree.</td>
</tr>
<tr>
<td>101</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>5 consecutive samples must agree.</td>
</tr>
<tr>
<td>110</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>6 consecutive samples must agree.</td>
</tr>
<tr>
<td>111</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>7 consecutive samples must agree.</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>2</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>

Table continues on the next page...
### CMPx_CR0 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>HYSTCTR</td>
<td>Comparator hard block hysteresis control</td>
</tr>
<tr>
<td></td>
<td>Defines the programmable hysteresis level. The hysteresis values associated with each level are device-specific. See the Data Sheet of the device for the exact values.</td>
</tr>
<tr>
<td>00</td>
<td>Level 0</td>
</tr>
<tr>
<td>01</td>
<td>Level 1</td>
</tr>
<tr>
<td>10</td>
<td>Level 2</td>
</tr>
<tr>
<td>11</td>
<td>Level 3</td>
</tr>
</tbody>
</table>

### 25.3.2 CMP Control Register 1 (CMPx_CR1)

Address: 4007_3000h base + 1h offset = 4007_3001h

<table>
<thead>
<tr>
<th>Bit 4-0</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>Sample Enable (SE)</td>
</tr>
<tr>
<td>6</td>
<td>Windowing Enable (WE)</td>
</tr>
<tr>
<td>5</td>
<td>Trigger Mode Enable (TRIGM)</td>
</tr>
<tr>
<td>4</td>
<td>Power Mode Select (PMODE)</td>
</tr>
</tbody>
</table>

#### CMPx_CR1 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>Sample Enable</td>
</tr>
<tr>
<td></td>
<td>SE must be clear to 0 and usage of sample operation is limited to a divided version of the bus clock.</td>
</tr>
<tr>
<td>0</td>
<td>Sampling mode is not selected.</td>
</tr>
<tr>
<td>1</td>
<td>Sampling mode is selected.</td>
</tr>
<tr>
<td>6</td>
<td>Windowing Enable</td>
</tr>
<tr>
<td></td>
<td>The CMP does not support window compare function and a 0 must always be written to WE.</td>
</tr>
<tr>
<td>0</td>
<td>Windowing mode is not selected.</td>
</tr>
<tr>
<td>1</td>
<td>Windowing mode is selected.</td>
</tr>
<tr>
<td>5</td>
<td>Trigger Mode Enable</td>
</tr>
<tr>
<td></td>
<td>CMP and DAC are configured to CMP Trigger mode when CMP_CR1[TRIGM] is set to 1. In addition, the CMP should be enabled. If the DAC is to be used as a reference to the CMP, it should also be enabled.</td>
</tr>
<tr>
<td></td>
<td>CMP Trigger mode depends on an external timer resource to periodically enable the CMP and 6-bit DAC in order to generate a triggered compare.</td>
</tr>
<tr>
<td></td>
<td>Upon setting TRIGM, the CMP and DAC are placed in a standby state until an external timer resource trigger is received.</td>
</tr>
<tr>
<td></td>
<td>See the chip configuration for details about the external timer resource.</td>
</tr>
<tr>
<td>0</td>
<td>Trigger mode is disabled.</td>
</tr>
<tr>
<td>1</td>
<td>Trigger mode is enabled.</td>
</tr>
</tbody>
</table>

Table continues on the next page...
### CMPx_CR1 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Low-Speed (LS) Comparison mode selected. In this mode, CMP has slower output propagation delay and lower current consumption.</td>
</tr>
<tr>
<td>1</td>
<td>High-Speed (HS) Comparison mode selected. In this mode, CMP has faster output propagation delay and higher current consumption.</td>
</tr>
</tbody>
</table>

#### INV
Comparator INVERT

Allows selection of the polarity of the analog comparator function. It is also driven to the COUT output, on both the device pin and as SCR[COUT], when OPE=0.

| 0 | Does not invert the comparator output. |
| 1 | Inverts the comparator output. |

#### COS
Comparator Output Select

| 0 | Set the filtered comparator output (CMPO) to equal COUT. |
| 1 | Set the unfiltered comparator output (CMPO) to equal COUTA. |

#### OPE
Comparator Output Pin Enable

| 0 | CMPO is not available on the associated CMPO output pin. If the comparator does not own the pin, this field has no effect. |
| 1 | CMPO is available on the associated CMPO output pin. The comparator output (CMPO) is driven out on the associated CMPO output pin if the comparator owns the pin. If the comparator does not own the field, this bit has no effect. |

#### EN
Comparator Module Enable

Enables the Analog Comparator module. When the module is not enabled, it remains in the off state, and consumes no power. When the user selects the same input from analog mux to the positive and negative port, the comparator is disabled automatically.

| 0 | Analog Comparator is disabled. |
| 1 | Analog Comparator is enabled. |

### 25.3.3 CMP Filter Period Register (CMPx_FPR)

Address: 4007_3000h base + 2h offset = 4007_3002h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

#### CMPx_FPR field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>FILT_PER</td>
<td>Filter Sample Period</td>
</tr>
</tbody>
</table>

Specifies the sampling period, in bus clock cycles, of the comparator output filter, when CR1[SE]=0. Setting FILT_PER to 0x0 disables the filter. Filter programming and latency details appear in the Functional description.
25.3.4 CMP Status and Control Register (CMPx_SCR)

Address: 4007_3000h base + 3h offset = 4007_3003h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>0</td>
<td></td>
<td>0</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>6</td>
<td>DMAEN</td>
<td>0</td>
<td>0</td>
<td>DMA Enable Control</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Enables the DMA transfer triggered from the CMP module. When this field is set, a DMA request is asserted when CFR or CFF is set.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>0 DMA is disabled.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>1 DMA is enabled.</td>
</tr>
<tr>
<td>5</td>
<td>Reserved</td>
<td>0</td>
<td>0</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>4</td>
<td>IER</td>
<td></td>
<td>0</td>
<td>Comparator Interrupt Enable Rising</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Enables the CFR interrupt from the CMP. When this field is set, an interrupt will be asserted when CFR is set.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>0 Interrupt is disabled.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>1 Interrupt is enabled.</td>
</tr>
<tr>
<td>3</td>
<td>IEF</td>
<td></td>
<td>0</td>
<td>Comparator Interrupt Enable Falling</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Enables the CFF interrupt from the CMP. When this field is set, an interrupt will be asserted when CFF is set.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>0 Interrupt is disabled.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>1 Interrupt is enabled.</td>
</tr>
<tr>
<td>2</td>
<td>CFR</td>
<td></td>
<td>0</td>
<td>Analog Comparator Flag Rising</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Detects a rising-edge on COUT, when set, during normal operation. CFR is cleared by writing 1 to it. During Stop modes, CFR is edge sensitive.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>0 Rising-edge on COUT has not been detected.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>1 Rising-edge on COUT has occurred.</td>
</tr>
<tr>
<td>1</td>
<td>CFF</td>
<td></td>
<td>0</td>
<td>Analog Comparator Flag Falling</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Detects a falling-edge on COUT, when set, during normal operation. CFF is cleared by writing 1 to it. During Stop modes, CFF is edge sensitive.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>0 Falling-edge on COUT has not been detected.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>1 Falling-edge on COUT has occurred.</td>
</tr>
</tbody>
</table>

Table continues on the next page...
### CMPx_SCR field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 COUT</td>
<td>Analog Comparator Output</td>
</tr>
</tbody>
</table>

Returns the current value of the Analog Comparator output, when read. The field is reset to 0 and will read as CR1[INV] when the Analog Comparator module is disabled, that is, when CR1[EN] = 0. Writes to this field are ignored.

### 25.3.5 DAC Control Register (CMPx_DACCR)

Address: 4007_3000h base + 4h offset = 4007_3004h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td></td>
<td></td>
<td>0</td>
</tr>
</tbody>
</table>

**CMPx_DACCR field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7 DACEN</td>
<td>DAC Enable</td>
</tr>
</tbody>
</table>

Enables the DAC. When the DAC is disabled, it is powered down to conserve power.

- 0 DAC is disabled.
- 1 DAC is enabled.

<table>
<thead>
<tr>
<th>6 VRSEL</th>
<th>Supply Voltage Reference Source Select</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>$V_{in1}$ is selected as resistor ladder network supply reference.</td>
</tr>
<tr>
<td>1</td>
<td>$V_{in2}$ is selected as resistor ladder network supply reference.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>VOSEL</th>
<th>DAC Output Voltage Select</th>
</tr>
</thead>
</table>

Selects an output voltage from one of 64 distinct levels.

\[
DACO = \left(\frac{V_{in}}{64}\right) \times \left(VOSEL[5:0] + 1\right), \text{ so the } DACO \text{ range is from } \frac{V_{in}}{64} \text{ to } V_{in}.
\]

### 25.3.6 MUX Control Register (CMPx_MUXCR)

Address: 4007_3000h base + 5h offset = 4007_3005h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td></td>
<td></td>
<td>0</td>
</tr>
</tbody>
</table>

**CMPx_MUXCR field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7 PSTM</td>
<td>Pass Through Mode Enable</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
### CMPx_MUXCR field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0–5</td>
<td>This bit is used to enable the MUX pass through mode. Pass through mode is always available but for some devices this feature must be always disabled due to the lack of package pins.</td>
</tr>
<tr>
<td>0</td>
<td>Pass Through Mode is disabled.</td>
</tr>
<tr>
<td>1</td>
<td>Pass Through Mode is enabled.</td>
</tr>
<tr>
<td>6</td>
<td>Reserved This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>5–3</td>
<td>Plus Input Mux Control Determines which input is selected for the plus input of the comparator. For INx inputs, see CMP, DAC, and ANMUX block diagrams.</td>
</tr>
<tr>
<td></td>
<td><strong>NOTE:</strong> When an inappropriate operation selects the same input for both muxes, the comparator automatically shuts down to prevent itself from becoming a noise generator.</td>
</tr>
<tr>
<td>000</td>
<td>IN0</td>
</tr>
<tr>
<td>001</td>
<td>IN1</td>
</tr>
<tr>
<td>010</td>
<td>IN2</td>
</tr>
<tr>
<td>011</td>
<td>IN3</td>
</tr>
<tr>
<td>100</td>
<td>IN4</td>
</tr>
<tr>
<td>101</td>
<td>IN5</td>
</tr>
<tr>
<td>110</td>
<td>IN6</td>
</tr>
<tr>
<td>111</td>
<td>IN7</td>
</tr>
<tr>
<td>MSEL</td>
<td>Minus Input Mux Control Determines which input is selected for the minus input of the comparator. For INx inputs, see CMP, DAC, and ANMUX block diagrams.</td>
</tr>
<tr>
<td></td>
<td><strong>NOTE:</strong> When an inappropriate operation selects the same input for both muxes, the comparator automatically shuts down to prevent itself from becoming a noise generator.</td>
</tr>
<tr>
<td>000</td>
<td>IN0</td>
</tr>
<tr>
<td>001</td>
<td>IN1</td>
</tr>
<tr>
<td>010</td>
<td>IN2</td>
</tr>
<tr>
<td>011</td>
<td>IN3</td>
</tr>
<tr>
<td>100</td>
<td>IN4</td>
</tr>
<tr>
<td>101</td>
<td>IN5</td>
</tr>
<tr>
<td>110</td>
<td>IN6</td>
</tr>
<tr>
<td>111</td>
<td>IN7</td>
</tr>
</tbody>
</table>

### 25.4 Functional description

The CMP module can be used to compare two analog input voltages applied to INP and INM.

CMPO is high when the non-inverting input is greater than the inverting input, and is low when the non-inverting input is less than the inverting input. This signal can be selectively inverted by setting CR1[INV] = 1.
SCR[IER] and SCR[IEF] are used to select the condition which will cause the CMP module to assert an interrupt to the processor. SCR[CFF] is set on a falling-edge and SCR[CFR] is set on rising-edge of the comparator output. The optionally filtered CMPO can be read directly through SCR[COUT].

### 25.4.1 CMP functional modes

There are the following main sub-blocks to the CMP module:

- The comparator itself
- The filter function

The filter, CR0[FILTER_CNT], can be clocked from an internal clock source only. The filter is programmable with respect to the number of samples that must agree before a change in the output is registered. In the simplest case, only one sample must agree. In this case, the filter acts as a simple sampler.

The comparator filter and sampling features can be combined as shown in the following table. Individual modes are discussed below.

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>0</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Disabled</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>See the Disabled mode (# 1).</td>
</tr>
<tr>
<td>2A</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0x00</td>
<td>X</td>
<td>Continuous Mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>See the Continuous mode (#s 2A &amp; 2B).</td>
</tr>
<tr>
<td>2B</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>X</td>
<td>0x00</td>
<td>Sampled, Non-Filtered mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>See the Sampled, Non-Filtered mode (#s 3B).</td>
</tr>
<tr>
<td>3B</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0x01</td>
<td>&gt; 0x00</td>
<td>Sampled, Filtered mode</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>See the Sampled, Filtered mode (#s 4B).</td>
</tr>
<tr>
<td>4B</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>&gt; 0x01</td>
<td>&gt; 0x00</td>
<td>Sampled, Filtered mode</td>
</tr>
</tbody>
</table>

All other combinations of CR1[EN], CR1[WE], CR1[SE], CR0[FILTER_CNT], and FPR[FILT_PER] are illegal.

For cases where a comparator is used to drive a fault input, for example, for a motor-control module such as FTM, it must be configured to operate in Continuous mode so that an external fault can immediately pass through the comparator to the target fault circuitry.
Note

Filtering and sampling settings must be changed only after setting CR1[SE]=0 and CR0[FILTER_CNT]=0x00. This resets the filter to a known state.

25.4.1.1 Disabled mode (# 1)

In Disabled mode, the analog comparator is non-functional and consumes no power. CMPO is 0 in this mode.

25.4.1.2 Continuous mode (#s 2A & 2B)

Figure 25-3. Comparator operation in Continuous mode
The analog comparator block is powered and active. CMPO may be optionally inverted, but is not subject to external sampling or filtering. Both window control and filter blocks are completely bypassed. SCR[COUT] is updated continuously. The path from comparator input pins to output pin is operating in combinational unclocked mode. COUT and COUTA are identical.

For control configurations which result in disabling the filter block, see the Filter Block Bypass Logic diagram.

### 25.4.1.3 Sampled, Non-Filtered mode (#s 3B)

In Sampled, Non-Filtered mode, the analog comparator block is powered and active. The path from analog inputs to COUTA is combinational unclocked. Windowing control is completely bypassed. COUTA is sampled whenever a rising-edge is detected on the filter block clock input.

The comparator filter has no other function than sample/hold of the comparator output in this mode (# 3B).

![Figure 25-4. Sampled, Non-Filtered (# 3B): sampling interval internally derived](image-url)
25.4.1.4 Sampled, Filtered mode (#s 4B)

In Sampled, Filtered mode, the analog comparator block is powered and active. The path from analog inputs to COUTA is combinational unclocked. Windowing control is completely bypassed. COUTA is sampled whenever a rising edge is detected on the filter block clock input.

![Diagram of Sampled, Filtered mode](image)

Figure 25-5. Sampled, Filtered (# 4B): sampling point internally derived

The only difference in operation between Sampled, Non-Filtered (# 3B) and Sampled, Filtered (# 4B) is that now, CR0[FILTER_CNT]>1, which activates filter operation.

25.4.2 Power modes

25.4.2.1 Wait mode operation

During Wait and VLPW modes, the CMP, if enabled, continues to operate normally and a CMP interrupt can wake the MCU.
25.4.2.2 Stop mode operation

Depending on clock restrictions related to the MCU core or core peripherals, the MCU is brought out of stop when a compare event occurs and the corresponding interrupt is enabled. Similarly, if CR1[OPE] is enabled, the comparator output operates as in the normal operating mode and comparator output is placed onto the external pin. In Stop modes, the comparator can be operational in both:

- High-Speed (HS) Comparison mode when CR1[PMODE] = 1
- Low-Speed (LS) Comparison mode when CR1[PMODE] = 0

It is recommended to use the LS mode to minimize power consumption.

If stop is exited with a reset, all comparator registers are put into their reset state.

25.4.2.3 Low-Leakage mode operation

When the chip is in Low-Leakage modes:

- The CMP module is partially functional and is limited to Low-Speed mode, regardless of CR1[PMODE] setting
- Windowed, Sampled, and Filtered modes are not supported
- The CMP output pin is latched and does not reflect the compare output state.

The positive- and negative-input voltage can be supplied from external pins or the DAC output. The MCU can be brought out of the Low-Leakage mode if a compare event occurs and the CMP interrupt is enabled. After wakeup from low-leakage modes, the CMP module is in the reset state except for SCR[CFF] and SCR[CFR].

25.4.2.4 Background Debug Mode Operation

When the microcontroller is in active background debug mode, the CMP continues to operate normally.

25.4.3 Startup and operation

A typical startup sequence is listed here.

- The time required to stabilize COUT will be the power-on delay of the comparators plus the largest propagation delay from a selected analog source through the analog
comparator and filter. See the Data Sheets for power-on delays of the comparators. The filter delay is specified in the Low-pass filter.

- During operation, the propagation delay of the selected data paths must always be considered. It may take many bus clock cycles for COUT and SCR[CFR]/SCR[CFF] to reflect an input change or a configuration change to one of the components involved in the data path.
- When programmed for filtering modes, COUT will initially be equal to 0, until sufficient clock cycles have elapsed to fill all stages of the filter. This occurs even if COUTA is at a logic 1.

### 25.4.4 Low-pass filter

The low-pass filter operates on the unfiltered and unsynchronized and optionally inverted comparator output COUTA and generates the filtered and synchronized output COUT.

Both COUTA and COUT can be configured as module outputs and are used for different purposes within the system.

Synchronization and edge detection are always used to determine status register bit values. They also apply to COUT for all sampling modes. Filtering can be performed using an internal timebase defined by FPR[FILT_PER] to determine sample time.

The need for digital filtering and the amount of filtering is dependent on user requirements. Filtering can become more useful in the absence of an external hysteresis circuit. Without external hysteresis, high-frequency oscillations can be generated at COUTA when the selected INM and INP input voltages differ by less than the offset voltage of the differential comparator.

### 25.4.4.1 Enabling filter modes

Filter modes can be enabled by:

- Setting CR0[FILTER_CNT] > 0x01 and
- Setting FPR[FILT_PER] to a nonzero value

Using the divided bus clock to drive the filter, it will take samples of COUTA every FPR[FILT_PER] bus clock cycles.

The filter output will be at logic 0 when first initialized, and will subsequently change when all the consecutive CR0[FILTER_CNT] samples agree that the output value has changed. In other words, SCR[COUT] will be 0 for some initial period, even when COUTA is at logic 1.
Setting FPR[FILT_PER] to 0 disables the filter and eliminates switching current associated with the filtering process.

**Note**

Always switch to this setting prior to making any changes in filter parameters. This resets the filter to a known state. Switching CR0[FILTER_CNT] on the fly without this intermediate step can result in unexpected behavior.

### 25.4.4.2 Latency issues

The value of FPR[FILT_PER] or SAMPLE period must be set such that the sampling period is just longer than the period of the expected noise. This way a noise spike will corrupt only one sample. The value of CR0[FILTER_CNT] must be chosen to reduce the probability of noisy samples causing an incorrect transition to be recognized. The probability of an incorrect transition is defined as the probability of an incorrect sample raised to the power of CR0[FILTER_CNT].

The values of FPR[FILT_PER] or SAMPLE period and CR0[FILTER_CNT] must also be traded off against the desire for minimal latency in recognizing actual comparator output transitions. The probability of detecting an actual output change within the nominal latency is the probability of a correct sample raised to the power of CR0[FILTER_CNT].

The following table summarizes maximum latency values for the various modes of operation in the absence of noise. Filtering latency is restarted each time an actual output transition is masked by noise.

**Table 25-3. Comparator sample/filter maximum latencies**

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>0</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Disabled</td>
<td>N/A</td>
</tr>
<tr>
<td>2A</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0x00</td>
<td>X</td>
<td>Continuous Mode</td>
<td>T(_{PD})</td>
</tr>
<tr>
<td>2B</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>X</td>
<td>0x00</td>
<td>Sampled, Non-Filtered mode</td>
<td>T(<em>{PD}) + (FPR[FILT_PER] * T(</em>{per})) + T(_{per})</td>
</tr>
<tr>
<td>3B</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0x01</td>
<td>&gt; 0x00</td>
<td>Sampled, Non-Filtered mode</td>
<td>T(<em>{PD}) + (CR0[FILTER_CNT] * FPR[FILT_PER] * T(</em>{per})) + T(_{per})</td>
</tr>
<tr>
<td>4B</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>&gt; 0x01</td>
<td>&gt; 0x00</td>
<td>Sampled, Filtered mode</td>
<td>T(<em>{PD}) + (CR0[FILTER_CNT] * FPR[FILT_PER] * T(</em>{per})) + T(_{per})</td>
</tr>
</tbody>
</table>

1. T\(_{PD}\) represents the intrinsic delay of the analog component plus the polarity select logic. T\(_{per}\) is the period of the bus clock.
25.5 CMP interrupts

The CMP module is capable of generating an interrupt on either the rising- or falling-edge of the comparator output, or both.

The following table gives the conditions in which the interrupt request is asserted and deasserted.

<table>
<thead>
<tr>
<th>When</th>
<th>Then</th>
</tr>
</thead>
<tbody>
<tr>
<td>SCR[IER] and SCR[CFR] are set</td>
<td>The interrupt request is asserted</td>
</tr>
<tr>
<td>SCR[IEF] and SCR[CFF] are set</td>
<td>The interrupt request is asserted</td>
</tr>
<tr>
<td>SCR[IER] and SCR[CFR] are cleared for a rising-edge interrupt</td>
<td>The interrupt request is deasserted</td>
</tr>
<tr>
<td>SCR[IEF] and SCR[CFF] are cleared for a falling-edge interrupt</td>
<td>The interrupt request is deasserted</td>
</tr>
</tbody>
</table>

25.6 DMA support

Normally, the CMP generates a CPU interrupt if there is a change on the COUT. When DMA support is enabled by setting SCR[DMAEN] and the interrupt is enabled by setting SCR[IER], SCR[IEF], or both, the corresponding change on COUT forces a DMA transfer request rather than a CPU interrupt instead. When the DMA has completed the transfer, it sends a transfer completing indicator that deasserts the DMA transfer request and clears the flag to allow a subsequent change on comparator output to occur and force another DMA request.

The comparator can remain functional in STOP modes.

When DMA support is enabled by setting SCR[DMAEN] and the interrupt is enabled by setting SCR[IER], SCR[IEF], or both, the corresponding change on COUT forces a DMA transfer request to wake up the system from STOP modes. After the data transfer has finished, system will go back to STOP modes. Refer to DMA chapters in the device reference manual for the asynchronous DMA function for details.

25.7 CMP Asynchronous DMA support

The comparator can remain functional in STOP modes.
When DMA support is enabled by setting SCR[DMAEN] and the interrupt is enabled by setting SCR[IER], SCR[IEF], or both, the corresponding change on COUT forces a DMA transfer request to wake up the system from STOP modes. After the data transfer has finished, system will go back to STOP modes. Refer to DMA chapters in the device reference manual for the asynchronous DMA function for details.

### 25.8 Digital-to-analog converter

The figure found here shows the block diagram of the DAC module.

It contains a 64-tap resistor ladder network and a 64-to-1 multiplexer, which selects an output voltage from one of 64 distinct levels that outputs from DACO. It is controlled through the DAC Control Register (DACCR). Its supply reference source can be selected from two sources $V_{in1}$ and $V_{in2}$. The module can be powered down or disabled when not in use. When in Disabled mode, DACO is connected to the analog ground.

![Figure 25-6. 6-bit DAC block diagram](image)

### 25.9 DAC functional description

This section provides DAC functional description information.
25.9.1 Voltage reference source select

- $V_{\text{in1}}$ connects to the primary voltage source as supply reference of 64 tap resistor ladder
- $V_{\text{in2}}$ connects to an alternate voltage source

25.10 DAC resets

This module has a single reset input, corresponding to the chip-wide peripheral reset.

25.11 DAC clocks

This module has a single clock input, the bus clock.

25.12 DAC interrupts

This module has no interrupts.

25.13 CMP Trigger Mode

CMP and DAC are configured to CMP Trigger mode when CMP_CR1[TRIGM] is set to 1.

In addition, the CMP must be enabled. If the DAC is to be used as a reference to the CMP, it must also be enabled.

CMP Trigger mode depends on an external timer resource to periodically enable the CMP and 6-bit DAC in order to generate a triggered compare.

Upon setting TRIGM, the CMP and DAC are placed in a standby state until an external timer resource trigger is received.
Chapter 26  
Voltage Reference (VREFV1)

26.1 Introduction

The Voltage Reference (VREF) is intended to supply an accurate voltage output that can be trimmed in 0.5 mV steps. The VREF can be used in applications to provide a reference voltage to external devices or used internally as a reference to analog peripherals such as the ADC, or CMP. The voltage reference has three operating modes that provide different levels of supply rejection and power consumption.

The following figure is a block diagram of the Voltage Reference.

![Figure 26-1. Voltage reference block diagram](image-url)
26.1.1 Overview

The Voltage Reference provides a buffered reference voltage for use as an external reference. In addition, the buffered reference is available internally for use with on chip peripherals such as ADCs and DACs. Refer to the chip configuration details for a description of these options. The reference voltage signal is output on a dedicated output pin when the VREF is enabled. The Voltage Reference output can be trimmed with a resolution of 0.5mV by means of the TRM register TRIM[5:0] bitfield.

26.1.2 Features

The Voltage Reference has the following features:

- Programmable trim register with 0.5 mV steps, automatically loaded with factory trimmed value upon reset
- Programmable buffer mode selection:
  - Off
  - Bandgap enabled/standby (output buffer disabled)
  - Low power buffer mode (output buffer enabled)
  - High power buffer mode (output buffer enabled)
- 1.2 V output at room temperature
- Dedicated output pin, VREF_OUT

26.1.3 Modes of Operation

The Voltage Reference continues normal operation in Run, Wait, and Stop modes. The Voltage Reference can also run in Very Low Power Run (VLPR), Very Low Power Wait (VLPW) and Very Low Power Stop (VLPS). If it is desired to use the VREF regulator and/or the chop oscillator in the very low power modes, the system reference voltage (also referred to as the bandgap voltage reference) must be enabled in these modes. Refer to the chip configuration details for information on enabling this mode of operation. Having the VREF regulator enabled does increase current consumption. In very low
power modes it may be desirable to disable the VREF regulator to minimize current consumption. Note however that the accuracy of the output voltage will be reduced (by as much as several mVs) when the VREF regulator is not used.

**NOTE**

The assignment of module modes to core modes is chip-specific. For module-to-core mode assignments, see the chapter that describes how modules are configured.

### 26.1.4 VREF Signal Descriptions

The following table shows the Voltage Reference signals properties.

**Table 26-1. VREF Signal Descriptions**

<table>
<thead>
<tr>
<th>Signal</th>
<th>Description</th>
<th>I/O</th>
</tr>
</thead>
<tbody>
<tr>
<td>VREF_OUT</td>
<td>Internally-generated Voltage Reference output</td>
<td>O</td>
</tr>
</tbody>
</table>

**NOTE**

When the VREF output buffer is disabled, the status of the VREF_OUT signal is high-impedence.

### 26.2 Memory Map and Register Definition

**VREF memory map**

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4007_4000</td>
<td>VREF Trim Register (VREF_TRM)</td>
<td>8</td>
<td>R/W</td>
<td>See section</td>
<td>26.2.1/436</td>
</tr>
<tr>
<td>4007_4001</td>
<td>VREF Status and Control Register (VREF_SC)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>26.2.2/437</td>
</tr>
</tbody>
</table>
26.2.1 VREF Trim Register (VREF_TRM)

This register contains bits that contain the trim data for the Voltage Reference.

Address: 4007_4000h base + 0h offset = 4007_4000h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>Reserved</td>
</tr>
<tr>
<td>6</td>
<td>CHOPEN</td>
</tr>
<tr>
<td>5</td>
<td>x*</td>
</tr>
<tr>
<td>4</td>
<td>x*</td>
</tr>
<tr>
<td>3</td>
<td>x*</td>
</tr>
<tr>
<td>2</td>
<td>x*</td>
</tr>
<tr>
<td>1</td>
<td>x*</td>
</tr>
<tr>
<td>0</td>
<td>x*</td>
</tr>
</tbody>
</table>

* Notes:
  * x = Undefined at reset.

VREF_TRM field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>This field is reserved. Upon reset this value is loaded with a factory trim value.</td>
</tr>
<tr>
<td>6</td>
<td>CHOPEN</td>
</tr>
<tr>
<td></td>
<td>Chop oscillator enable. When set, internal chopping operation is enabled and the internal analog offset will be minimized.</td>
</tr>
<tr>
<td></td>
<td>This bit is set during factory trimming of the VREF voltage. This bit should be written to 1 to achieve the performance stated in the data sheet.</td>
</tr>
<tr>
<td></td>
<td>If the internal voltage regulator is being used (REGEN bit is set to 1), the chop oscillator must also be enabled.</td>
</tr>
<tr>
<td></td>
<td>If the chop oscillator is to be used in very low power modes, the system (bandgap) voltage reference must also be enabled. See the chip-specific VREF information (also known as &quot;chip configuration&quot; details) for a description of how this can be achieved.</td>
</tr>
<tr>
<td></td>
<td>0 Chop oscillator is disabled.</td>
</tr>
<tr>
<td></td>
<td>1 Chop oscillator is enabled.</td>
</tr>
<tr>
<td></td>
<td>TRIM</td>
</tr>
<tr>
<td></td>
<td>Trim bits</td>
</tr>
<tr>
<td></td>
<td>These bits change the resulting VREF by approximately ± 0.5 mV for each step.</td>
</tr>
<tr>
<td></td>
<td><strong>NOTE:</strong> Min = minimum and max = maximum voltage reference output. For minimum and maximum voltage reference output values, refer to the Data Sheet for this chip.</td>
</tr>
<tr>
<td></td>
<td>000000 Min</td>
</tr>
<tr>
<td></td>
<td>....</td>
</tr>
<tr>
<td></td>
<td>111111 Max</td>
</tr>
</tbody>
</table>
### 26.2.2 VREF Status and Control Register (VREF_SC)

This register contains the control bits used to enable the internal voltage reference and to select the buffer mode to be used.

Address: \(4007_{\text{4000h}} \text{ base} + 1h \text{ offset} = 4007_{\text{4001h}}\)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>VREFEN</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td>REGEN</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>ICOMPEN</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>VREFST</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td>MODE_LV</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| 7 VREFEN | Internal Voltage Reference enable  
This bit is used to enable the bandgap reference within the Voltage Reference module.  
*NOTE:* After the VREF is enabled, turning off the clock to the VREF module via the corresponding clock gate register will not disable the VREF. VREF must be disabled via this VREFEN bit.  
| 0 | The module is disabled.  
1 | The module is enabled. |
| 6 REGEN | Regulator enable  
This bit is used to enable the internal 1.75 V regulator to produce a constant internal voltage supply in order to reduce the sensitivity to external supply noise and variation. If it is desired to keep the regulator enabled in very low power modes, refer to the Chip Configuration details for a description on how this can be achieved.  
This bit should be written to 1 to achieve the performance stated in the data sheet.  
*NOTE:* See section "Internal voltage regulator" for details on the required sequence to enable the internal regulator.  
| 0 | Internal 1.75 V regulator is disabled.  
1 | Internal 1.75 V regulator is enabled. |
| 5 ICOMPEN | Second order curvature compensation enable  
This bit should be written to 1 to achieve the performance stated in the data sheet.  
| 0 | Disabled  
1 | Enabled |
| 4 Reserved | This field is reserved.  
This read-only field is reserved and always has the value 0. |
| 3 Reserved | This field is reserved.  
This read-only field is reserved and always has the value 0. |
| 2 VREFST | Internal Voltage Reference stable |

*Table continues on the next page...*
VREF_SC field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>VREF_SC</td>
<td>This bit indicates that the bandgap reference within the Voltage Reference module has completed its startup and stabilization.</td>
</tr>
</tbody>
</table>

**NOTE:** This bit is valid only when the chop oscillator is not being used.

| 0 | The module is disabled or not stable. |
| 1 | The module is stable.               |

MODE_LV Buffer Mode selection

These bits select the buffer modes for the Voltage Reference module.

| 00 | Bandgap on only, for stabilization and startup |
| 01 | High power buffer mode enabled               |
| 10 | Low-power buffer mode enabled                |
| 11 | Reserved                                      |

**26.3 Functional Description**

The Voltage Reference is a bandgap buffer system. Unity gain amplifiers are used.

The VREF_OUT signal can be used by both internal and external peripherals in low and high power buffer mode. A 100 nF capacitor must always be connected between VREF_OUT and VSSA if the VREF is being used. This capacitor must be as close to VREF_OUT pin as possible.

The following table shows all possible function configurations of the Voltage Reference.

**Table 26-2. Voltage Reference function configurations**

<table>
<thead>
<tr>
<th>SC[VREFEN]</th>
<th>SC[MODE_LV]</th>
<th>Configuration</th>
<th>Functionality</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>X</td>
<td>Voltage Reference disabled</td>
<td>Off</td>
</tr>
<tr>
<td>1</td>
<td>00</td>
<td>Voltage Reference enabled, bandgap on only</td>
<td>Startup and standby</td>
</tr>
<tr>
<td>1</td>
<td>01</td>
<td>Voltage Reference enabled, high-power buffer on</td>
<td>VREF_OUT available for internal and external use. 100 nF capacitor is required.</td>
</tr>
<tr>
<td>1</td>
<td>10</td>
<td>Voltage Reference enabled, low power buffer on</td>
<td>VREF_OUT available for internal and external use. 100 nF capacitor is required.</td>
</tr>
<tr>
<td>1</td>
<td>11</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
</tbody>
</table>
26.3.1 Voltage Reference Disabled, SC[VREFEN] = 0
When SC[VREFEN] = 0, the Voltage Reference is disabled, the VREF bandgap and the output buffers are disabled. The Voltage Reference is in off mode.

26.3.2 Voltage Reference Enabled, SC[VREFEN] = 1
When SC[VREFEN] = 1, the Voltage Reference is enabled, and different modes should be set by the SC[MODE_LV] bits.

26.3.2.1 SC[MODE_LV]=00
The internal VREF bandgap is enabled to generate an accurate 1.2 V output that can be trimmed with the TRM register's TRIM[5:0] bitfield. The bandgap requires some time for startup and stabilization. SC[VREFST] can be monitored to determine if the stabilization and startup is complete when the chop oscillator is not enabled.

If the chop oscillator is being used, the internal bandgap reference voltage settles within the chop oscillator start up time, Tchop_osc_stup.

The output buffer is disabled in this mode, and there is no buffered voltage output. The Voltage Reference is in standby mode. If this mode is first selected and the low power or high power buffer mode is subsequently enabled, there will be a delay before the buffer output is settled at the final value. This is the buffer start up delay (Tstup) and the value is specified in the appropriate device data sheet.

26.3.2.2 SC[MODE_LV] = 01
The internal VREF bandgap is on. The high power buffer is enabled to generate a buffered 1.2 V voltage to VREF_OUT. It can also be used as a reference to internal analog peripherals such as an ADC channel or analog comparator input.

If this mode is entered from the standby mode (SC[MODE_LV] = 00, SC[VREFEN] = 1) there will be a delay before the buffer output is settled at the final value. This is the buffer start up delay (Tstup) and the value is specified in the appropriate device data sheet. If this mode is entered when the VREF module is enabled then you must wait the longer of Tstup or until SC[VREFST] = 1 when the chop oscillator is not enabled. If the chop oscillator is being used, you must wait the time specified by Tchop_osc_stup (chop oscillator start up time) to ensure the VREF output has stabilized.
In this mode, a 100 nF capacitor is required to connect between the VREF_OUT pin and VSSA.

### 26.3.2.3 SC[MODE_LV] = 10

The internal VREF bandgap is on. The low power buffer is enabled to generate a buffered 1.2 V voltage to VREF_OUT. It can also be used as a reference to internal analog peripherals such as an ADC channel or analog comparator input.

If this mode is entered from the standby mode (SC[MODE_LV] = 00, SC[VREFEN] = 1) there will be a delay before the buffer output is settled at the final value. This is the buffer start up delay (Tstup) and the value is specified in the appropriate device data sheet. If this mode is entered when the VREF module is enabled then you must wait the longer of Tstup or until SC[VREFST] = 1 when the chop oscillator is not enabled. If the chop oscillator is being used, you must wait the time specified by Tchop_osc_stup (chop oscillator start up time) to ensure the VREF output has stabilized.

In this mode, a 100 nF capacitor is required to connect between the VREF_OUT pin and VSSA.

### 26.3.2.4 SC[MODE_LV] = 11

Reserved

### 26.4 Internal voltage regulator

The VREF module contains an internal voltage regulator that can be enabled to provide additional supply noise rejection. It is recommended that when possible, this regulator be enabled to provide the optimum VREF performance.

If the internal voltage regulator is being used, the chop oscillator must also be enabled. A specific sequence must be followed when enabling the internal regulator as follows:

1. Enable the chop oscillator (VREF_TRM[CHOPEN] = 1)
2. Configure the VREF_SC register to the desired settings with the internal regulator disabled, VREF_SC[REGEN] = 0
3. Wait > 300ns
4. Enable the internal regulator by setting VREF_SC[REGEN] to 1
26.5 Initialization/Application Information

The Voltage Reference requires some time for startup and stabilization. After SC[VREFEN] = 1, SC[VREFST] can be monitored to determine if the stabilization and startup is completed when the chop oscillator is not enabled. When the chop oscillator is enabled, the settling time of the internal bandgap reference is defined by Tchop_osc_stup (chop oscillator start up time). You must wait this time (Tchop_osc_stup) after the internal bandgap has been enabled to ensure the VREF internal reference voltage has stabilized.

When the Voltage Reference is already enabled and stabilized, changing SC[MODE_LV] will not clear SC[VREFST] but there will be some startup time before the output voltage at the VREF_OUT pin has settled. This is the buffer start up delay (Tstup) and the value is specified in the appropriate device data sheet. Also, there will be some settling time when a step change of the load current is applied to the VREF_OUT pin. When the 1.75V VREF regulator is disabled, the VREF_OUT voltage will be more sensitive to supply voltage variation. It is recommended to use this regulator to achieve optimum VREF_OUT performance.

The TRM[CHOPEN], SC[REGEN] and SC[ICOMPEN] bits must be written to 1 to achieve the performance stated in the device data sheet.

**NOTE**

See section "Internal voltage regulator" for details on the required sequence to enable the internal regulator.
Chapter 27
Multipurpose Clock Generator Lite (MCG_Lite)

27.1 Introduction

The Multipurpose Clock Generator Lite (MCG_Lite) module provides several clock source options for the MCU. This module contains one 48 MHz and one 8/2 MHz Internal Reference Clock (IRC) sources. The module selects one of IRCs or External Oscillator/Clock (EXT) as the MCU clock sources.

27.1.1 Features

The MCG_Lite module has the following features:
- High-frequency Internal Reference Clock (HIRC)
  - 48 MHz clock source
  - Support various trims to achieve target accuracy
- Low-frequency Internal Reference Clock (LIRC)
  - Selectable 8 MHz or 2 MHz clock source
  - Trim bit to ensure ±3% accuracy across PVT
- Glitchless clock switcher for internal clock sources (HIRC and LIRC) and external clock source (EXT)
- Dedicated high frequency clock sources output (MCGPCLK) for peripheral use
- Dedicated low frequency clock sources output (LIRC_CLK) for peripheral use
- Divider/prescaler (FCRDIV) for low frequency IRC to support /1, /2, /4, /8, /16, /32, /64, and /128 division factors
- Second divider (LIRC_DIV2) to support /1, /2, /4, /8, /16, /32, /64, and /128 division factors
- Control signal for the external clock/oscillator (EXT)
  - EREFS0, HGO0, RANGE0
  - External clock from crystal oscillator can be used as system clock sources
27.1.2 Block diagram

The block diagram of MCG_Lite is as follows.

![Block diagram of MCG_Lite](image)

Figure 27-1. MCG_Lite block diagram

27.2 Memory map and register definition

The MCG_Lite module contains several fields for selecting the clock source and the dividers for various module clocks.

**NOTE**

The MCG_Lite registers can be written only in supervisor mode. Write accesses in user mode are blocked and will result in a bus error.

### MCG memory map

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4006_4000</td>
<td>MCG Control Register 1 (MCG_C1)</td>
<td>8</td>
<td>R/W</td>
<td>40h</td>
<td>27.2.1/445</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
**MCG memory map (continued)**

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4006_4001</td>
<td>MCG Control Register 2 (MCG_C2)</td>
<td>8</td>
<td>R/W</td>
<td>01h</td>
<td>27.2.2/446</td>
</tr>
<tr>
<td>4006_4006</td>
<td>MCG Status Register (MCG_S)</td>
<td>8</td>
<td>R</td>
<td>04h</td>
<td>27.2.3/447</td>
</tr>
<tr>
<td>4006_4008</td>
<td>MCG Status and Control Register (MCG_SC)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>27.2.4/447</td>
</tr>
<tr>
<td>4006_4018</td>
<td>MCG Miscellaneous Control Register (MCG_MC)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>27.2.5/448</td>
</tr>
</tbody>
</table>

### 27.2.1 MCG Control Register 1 (MCG_C1)

Address: 4006_4000h base + 0h offset = 4006_4000h

**MCG_C1 field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| 7–6 CLKS | Clock Source Select  
Selects the clock source for MCGOUTCLK.  
00 Selects HIRC clock as the main clock source. This is HIRC mode.  
01 Selects LIRC clock as the main clock source. This is LIRC2M or LIRC8M mode.  
10 Selects external clock as the main clock source. This is EXT mode.  
11 Reserved. Writing 11 takes no effect. |
| 5–2 Reserved | This field is reserved.  
This read-only field is reserved and always has the value 0. |
| 1 IRCLKEN | Internal Reference Clock Enable  
Enables the IRC source.  
0 LIRC is disabled.  
1 LIRC is enabled. |
| 0 IREFSTEN | Internal Reference Stop Enable  
Controls whether the IRC source remains enabled when the MCG_Lite enters Stop mode.  
0 LIRC is disabled in Stop mode.  
1 LIRC is enabled in Stop mode, if IRCLKEN is set. |
### 27.2.2 MCG Control Register 2 (MCG_C2)

Address: 4006_4000h base + 1h offset = 4006_4001h

#### MCG_C2 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7–6</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>5–4</td>
<td>RANGE0</td>
</tr>
<tr>
<td></td>
<td>External Clock Source Frequency Range Select</td>
</tr>
<tr>
<td></td>
<td>Selects the frequency for the crystal oscillator or the external clock source. See the Oscillator (OSC) chapter for more details and refer to the chip datasheet for the frequency ranges used.</td>
</tr>
<tr>
<td>00</td>
<td>Low frequency range selected for the crystal oscillator or the external clock source.</td>
</tr>
<tr>
<td>01</td>
<td>High frequency range selected for the crystal oscillator or the external clock source.</td>
</tr>
<tr>
<td>10</td>
<td>Very high frequency range selected for the crystal oscillator or the external clock source.</td>
</tr>
<tr>
<td>11</td>
<td>Very high frequency range selected for the crystal oscillator or the external clock source. Same effect as 10.</td>
</tr>
<tr>
<td>3</td>
<td>HGO0</td>
</tr>
<tr>
<td></td>
<td>Crystal Oscillator Operation Mode Select</td>
</tr>
<tr>
<td></td>
<td>Selects the crystal oscillator mode of operation. See the Oscillator (OSC) chapter for more details.</td>
</tr>
<tr>
<td>0</td>
<td>Configure crystal oscillator for low-power operation.</td>
</tr>
<tr>
<td>1</td>
<td>Configure crystal oscillator for high-gain operation.</td>
</tr>
<tr>
<td>2</td>
<td>EREFS0</td>
</tr>
<tr>
<td></td>
<td>External Clock Source Select</td>
</tr>
<tr>
<td></td>
<td>Selects the source for the external reference clock. See the Oscillator (OSC) chapter for more details.</td>
</tr>
<tr>
<td>0</td>
<td>External clock requested.</td>
</tr>
<tr>
<td>1</td>
<td>Oscillator requested.</td>
</tr>
<tr>
<td>1</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>0</td>
<td>IRCS</td>
</tr>
<tr>
<td></td>
<td>Low-frequency Internal Reference Clock Select</td>
</tr>
<tr>
<td></td>
<td>Controls the LIRC to work at 2 MHz or 8 MHz mode.</td>
</tr>
<tr>
<td>0</td>
<td>LIRC is in 2 MHz mode.</td>
</tr>
<tr>
<td>1</td>
<td>LIRC is in 8 MHz mode.</td>
</tr>
</tbody>
</table>
### 27.2.3 MCG Status Register (MCG_S)

Address: 4006_4000h base + 6h offset = 4006_4006h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td></td>
<td></td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td></td>
<td></td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td></td>
<td></td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td></td>
<td></td>
<td>0</td>
<td>CLKST</td>
</tr>
<tr>
<td>2</td>
<td></td>
<td></td>
<td>1</td>
<td>OSCINIT0</td>
</tr>
<tr>
<td>1</td>
<td></td>
<td></td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td></td>
<td></td>
<td>0</td>
<td></td>
</tr>
</tbody>
</table>

#### MCG_S field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7–4</td>
<td>Reserved. This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>3–2</td>
<td>Clock Mode Status. Indicates the current clock mode. This field does not update immediately after a write to MCG_C1[CLKS] due to internal synchronization between clock domains.</td>
</tr>
<tr>
<td>1</td>
<td>OSC Initialization Status. This flag, which resets to 0, is set to 1 after the initialization cycles of the crystal oscillator clock are completed. After being set, the bit is cleared to 0 if the OSC is subsequently disabled. See the Oscillator (OSC) chapter for more information.</td>
</tr>
<tr>
<td>0</td>
<td>Reserved. This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>

---

### 27.2.4 MCG Status and Control Register (MCG_SC)

Address: 4006_4000h base + 8h offset = 4006_4008h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td></td>
<td></td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td></td>
<td></td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td></td>
<td></td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td></td>
<td></td>
<td>0</td>
<td>FCRDIV</td>
</tr>
<tr>
<td>2</td>
<td></td>
<td></td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td></td>
<td></td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td></td>
<td></td>
<td>0</td>
<td></td>
</tr>
</tbody>
</table>

#### MCG_SC field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7–4</td>
<td>Reserved. This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>

---

*Table continues on the next page...*
MCG_SC field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>3–1 FCRDIV</td>
<td>Low-frequency Internal Reference Clock Divider</td>
</tr>
<tr>
<td></td>
<td>Selects the factor value to divide the LIRC source.</td>
</tr>
<tr>
<td>000</td>
<td>Division factor is 1.</td>
</tr>
<tr>
<td>001</td>
<td>Division factor is 2.</td>
</tr>
<tr>
<td>010</td>
<td>Division factor is 4.</td>
</tr>
<tr>
<td>011</td>
<td>Division factor is 8.</td>
</tr>
<tr>
<td>100</td>
<td>Division factor is 16.</td>
</tr>
<tr>
<td>101</td>
<td>Division factor is 32.</td>
</tr>
<tr>
<td>110</td>
<td>Division factor is 64.</td>
</tr>
<tr>
<td>111</td>
<td>Division factor is 128.</td>
</tr>
<tr>
<td>0</td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>

27.2.5 MCG Miscellaneous Control Register (MCG_MC)

Address: 4006_4000h base + 18h offset = 4006_4018h

<table>
<thead>
<tr>
<th>Bit</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read</td>
<td>HIRCEN</td>
<td>HIRCLPEN</td>
<td>0</td>
<td>LIRC_DIV2</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Write</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

MCG_MC field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7 HIRCEN</td>
<td>High-frequency IRC Enable</td>
</tr>
<tr>
<td></td>
<td>Enables the HIRC, even when MCG_Lite is not working at HIRC mode.</td>
</tr>
<tr>
<td>0</td>
<td>HIRC source is not enabled.</td>
</tr>
<tr>
<td>1</td>
<td>HIRC source is enabled.</td>
</tr>
<tr>
<td>6 HIRCLPEN</td>
<td>High-frequency IRC Low-power Mode Enable</td>
</tr>
<tr>
<td>0</td>
<td>HIRC is disabled in Low-power mode, such as Stop/VLPR/VLPW/VLPS mode.</td>
</tr>
<tr>
<td>1</td>
<td>HIRC is enabled in Low-power mode, such as Stop/VLPR/VLPW/VLPS mode.</td>
</tr>
<tr>
<td>5–3 Reserved</td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>LIRC_DIV2</td>
<td>Second Low-frequency Internal Reference Clock Divider</td>
</tr>
<tr>
<td></td>
<td>Selects the factor value to further divide the LIRC source.</td>
</tr>
<tr>
<td>000</td>
<td>Division factor is 1.</td>
</tr>
<tr>
<td>001</td>
<td>Division factor is 2.</td>
</tr>
<tr>
<td>010</td>
<td>Division factor is 4.</td>
</tr>
<tr>
<td>011</td>
<td>Division factor is 8.</td>
</tr>
</tbody>
</table>

Table continues on the next page...
### MCG_MC field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>100</td>
<td>Division factor is 16.</td>
</tr>
<tr>
<td>101</td>
<td>Division factor is 32.</td>
</tr>
<tr>
<td>110</td>
<td>Division factor is 64.</td>
</tr>
<tr>
<td>111</td>
<td>Division factor is 128.</td>
</tr>
</tbody>
</table>

### 27.3 Functional description

This section presents the functional details of the MCG_Lite module.

### 27.3.1 Clock mode switching

Different states of the MCG_Lite module are shown in the following figure. The arrows indicate the permitted MCG_Lite mode transitions.

![MCG_Lite mode state diagram](image)

**Figure 27-2. MCG_Lite mode state diagram**

The MCG_Lite module does not support switch between LIRC 2 MHz and 8 MHz directly, because 2 MHz and 8 MHz clock generators share circuits and logics. To switch between each other, the module must be in HIRC or EXT clock mode.

If entering VLPR mode with MCG_MC[HIRCLPEN] cleared, MCG_Lite has to be configured and enter LIRC2M, LIRC8M or EXT mode, and MCG_MC[HIRCEN] must also be cleared. After it enters VLPR mode, writes to any of the MCG control registers that can cause an MCG clock mode switch to a non-Low-power clock mode must be avoided.

When power on or out of reset, LIRC is selected as the main clock source. To select other clock sources, the user must perform the following steps.

To enter HIRC mode:
1. Write 1b to MCG_MC[HIRCEN] to enable HIRC (optional).
2. Write 00b to MCG_C1[CLKS] to select HIRC clock source.
3. Check MCG_S[CLKST] to confirm HIRC clock source is selected.

To enter EXT mode:
2. If set MCG_C2[erefs0]=1, wait mcg_s[oscinit] = 1.
3. Write 10b to MCG_C1[CLKS] to select external clock source.
4. Check MCG_S[CLKST] to confirm external clock source is selected.

To enter LIRC2M mode from HIRC or EXT mode:
1. Write 0b to MCG_C2[IRCS] to select LIRC 2M.
2. Write 1b to MCG_C1[IRCLKEN] to enable LIRC clock (optional).
3. Write 01b to MCG_C1[CLKS] to select LIRC clock source.
4. Check MCG_S[CLKST] to confirm LIRC clock source is selected.

To enter LIRC8M mode from HIRC or EXT mode:
1. Write 1b to MCG_C2[IRCS] to select LIRC 8M.
2. Write 1b to MCG_C1[IRCLKEN] to enable LIRC clock (optional).
3. Write 01b to MCG_C1[CLKS] to select LIRC clock source.
4. Check MCG_S[CLKST] to confirm LIRC clock source is selected.

27.3.2 LIRC divider 1

In the MCG_Lite module, there is a divider for LIRC clock. The divider supports /1, /2, /4, /8, /16, /32, /64, and /128 division factors. For details, see the register field description of MCG_SC[FCRDIV]. The divided clock of LIRC DIV1 is one of the inputs of clock select switch. It is the input for the 2nd LIRC DIV as well. See the Chip Configuration information for more details.

27.3.3 LIRC divider 2

In the MCG_Lite module, there is another divider to further divide the LIRC clock, named LIRC DIV2. This divider supports /1, /2, /4, /8, /16, /32, /64, and /128 division factors. For details, see the register field description of MCG_MC[LIRC_DIV2]. The divided clock of LIRC DIV2 is MCGIRCLK, and it can be used as peripheral clock. See the Chip Configuration information for more details.
27.3.4  Enable LIRC in Stop mode

In Stop mode, HIRC is disabled to save power. For LIRC, by default it is disabled as well. To enable LIRC in Stop mode, write 1b to MCG_C1[IREFSTEN] and MCG_C1[IRCLKEN] before entering Stop mode.

27.3.5  MCG-Lite in Low-power mode

In Stop/VLPS mode, MCG-Lite is inactive, HIRC is disabled except that MCG_MC[HIRCEN] and MCG_MC[HIRCLPEN] are set before entering this Stop/VLPS mode, and LIRC is disabled except that both MCG_C1[IREFSTEN] and MCG_C1[IRCLKEN] are set before entering the Stop/VLPS mode.

In LLS/VLLS mode, MCG-Lite is power down.

In VLPR/VLPW mode, MCG-Lite is in Low-power mode, HIRC is disabled except that MCG_MC[HIRCEN] and MCG_MC[HIRCLPEN] are set before entering this VLPR/VLPW mode, while LIRC can keep working.
Chapter 28
Oscillator (OSC)

28.1 Chip-specific OSC information

28.1.1 OSC modes of operation with MCG_Lite and RTC
The most common method of controlling the OSC block is through MCG_C1[CLKS] and the fields of MCG_C2 register to configure for crystal or external clock operation. OSC_CR also provides control for enabling the OSC module and configuring internal load capacitors for the EXTAL and XTAL pins. See the OSC and MCG_Lite chapters for more details.

RTC_CR[OSCE] has overriding control over the MCG_Lite and OSC_CR enable functions. When RTC_CR[OSCE] is set, the OSC is configured for low frequency, low power and RTC_CR[SCxP] override OSC_CR[SCxP] to control the internal capacitance configuration. See the RTC chapter for more details.

28.2 Introduction
The OSC module is a crystal oscillator. The module, in conjunction with an external crystal or resonator, generates a reference clock for the MCU.

28.3 Features and Modes
Key features of the module are listed here.

- Supports 32 kHz crystals (Low Range mode)
- Supports 3–8 MHz, 8–32 MHz crystals and resonators (High Range mode)
- Automatic Gain Control (AGC) to optimize power consumption in high frequency ranges 3–8 MHz, 8–32 MHz using low-power mode
- High gain option in frequency ranges: 32 kHz, 3–8 MHz, and 8–32 MHz
- Voltage and frequency filtering to guarantee clock frequency and stability
- Optionally external input bypass clock from EXTAL signal directly
- One clock for MCU clock system
- Two clocks for on-chip peripherals that can work in Stop modes

Functional Description describes the module's operation in more detail.

28.4 Block Diagram

The OSC module uses a crystal or resonator to generate three filtered oscillator clock signals. Three clocks are output from OSC module: OSCCLK for MCU system, OSCERCLK for on-chip peripherals, and OSC32KCLK. The OSCCLK can only work in run mode. OSCERCLK and OSC32KCLK can work in low power modes. For the clock source assignments, refer to the clock distribution information of this MCU.

Refer to the chip configuration details for the external reference clock source in this MCU.

The figure found here shows the block diagram of the OSC module.
28.5 OSC Signal Descriptions

The table found here shows the user-accessible signals available for the OSC module. Refer to signal multiplexing information for this MCU for more details.

<table>
<thead>
<tr>
<th>Signal</th>
<th>Description</th>
<th>I/O</th>
</tr>
</thead>
<tbody>
<tr>
<td>EXTAL</td>
<td>External clock/Oscillator input</td>
<td>I</td>
</tr>
<tr>
<td>XTAL</td>
<td>Oscillator output</td>
<td>O</td>
</tr>
</tbody>
</table>

28.6 External Crystal / Resonator Connections

The connections for a crystal/resonator frequency reference are shown in the figures found here.
When using low-frequency, low-power mode, the only external component is the crystal or ceramic resonator itself. In the other oscillator modes, load capacitors ($C_x$, $C_y$) and feedback resistor ($R_F$) are required. The following table shows all possible connections.

### Table 28-2. External Crystal/Resonator Connections

<table>
<thead>
<tr>
<th>Oscillator Mode</th>
<th>Connections</th>
</tr>
</thead>
<tbody>
<tr>
<td>Low-frequency (32 kHz), low-power</td>
<td>Connection 1¹</td>
</tr>
<tr>
<td>Low-frequency (32 kHz), high-gain</td>
<td>Connection 2/Connection 3²</td>
</tr>
<tr>
<td>High-frequency (3–32 MHz), low-power</td>
<td>Connection 3¹</td>
</tr>
<tr>
<td>High-frequency (3–32 MHz), high-gain</td>
<td>Connection 3</td>
</tr>
</tbody>
</table>

1. With the low-power mode, the oscillator has the internal feedback resistor $R_F$. Therefore, the feedback resistor must not be externally with the Connection 3.
2. When the load capacitors ($C_x$, $C_y$) are greater than 30 pF, use Connection 3.

![Figure 28-2. Crystal/Ceramic Resonator Connections - Connection 1](image1)

![Figure 28-3. Crystal/Ceramic Resonator Connections - Connection 2](image2)

**NOTE**

Connection 1 and Connection 2 should use internal capacitors as the load of the oscillator by configuring the CR[SCxP] bits.
28.7 External Clock Connections

In external clock mode, the pins can be connected as shown in the figure found here.

**NOTE**

XTAL can be used as a GPIO when the GPIO alternate function is configured for it.

28.8 Memory Map/Register Definitions

Some oscillator module register bits are typically incorporated into other peripherals such as MCG or SIM.
28.8.1 OSC Memory Map/Register Definition

**OSC memory map**

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4006_5000</td>
<td>OSC Control Register (OSC0_CR)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>28.8.1.1/458</td>
</tr>
</tbody>
</table>

28.8.1.1 OSC Control Register (OSCx_CR)

**NOTE**

After OSC is enabled and starts generating the clocks, the configurations such as low power and frequency range, must not be changed.

Address: 4006_5000h base + 0h offset = 4006_5000h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>ERCLKEN</td>
</tr>
<tr>
<td>6</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>EREFSTEN</td>
</tr>
<tr>
<td>5</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>SC2P</td>
</tr>
<tr>
<td>4</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>SC4P</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>SC8P</td>
</tr>
<tr>
<td>2</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>SC16P</td>
</tr>
</tbody>
</table>

**OSCx_CR field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7 ERCLKEN</td>
<td>External Reference Enable</td>
</tr>
<tr>
<td>6 Reserved</td>
<td>This field is reserved.</td>
</tr>
<tr>
<td>5 EREFSTEN</td>
<td>External Reference Stop Enable</td>
</tr>
<tr>
<td>4 Reserved</td>
<td>This field is reserved.</td>
</tr>
<tr>
<td>3 SC2P</td>
<td>Oscillator 2 pF Capacitor Load Configure</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
### OSCx.CR field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| 0     | Configures the oscillator load.  
|       | 0 Disable the selection.  
|       | 1 Add 2 pF capacitor to the oscillator load. |
| 2 SC4P | Oscillator 4 pF Capacitor Load Configure  
|       | Configures the oscillator load.  
|       | 0 Disable the selection.  
|       | 1 Add 4 pF capacitor to the oscillator load. |
| 1 SC8P | Oscillator 8 pF Capacitor Load Configure  
|       | Configures the oscillator load.  
|       | 0 Disable the selection.  
|       | 1 Add 8 pF capacitor to the oscillator load. |
| 0 SC16P | Oscillator 16 pF Capacitor Load Configure  
|       | Configures the oscillator load.  
|       | 0 Disable the selection.  
|       | 1 Add 16 pF capacitor to the oscillator load. |

### 28.9 Functional Description

Functional details of the module can be found here.

### 28.9.1 OSC module states

The states of the OSC module are shown in the following figure. The states and their transitions between each other are described in this section.
The OSC enters the Off state when the system does not require OSC clocks. Upon entering this state, XTL_CLK is static unless OSC is configured to select the clock from the EXTAL pad by clearing the external reference clock selection bit. For details regarding the external reference clock source in this MCU, refer to the chip configuration details. The EXTAL and XTAL pins are also decoupled from all other oscillator circuitry in this state. The OSC module circuitry is configured to draw minimal current.
28.9.1.2 Oscillator startup

The OSC enters startup state when it is configured to generate clocks (internally the OSC_EN transitions high) using the internal oscillator circuits by setting the external reference clock selection bit. In this state, the OSC module is enabled and oscillations are starting up, but have not yet stabilized. When the oscillation amplitude becomes large enough to pass through the input buffer, XTL_CLK begins clocking the counter. When the counter reaches 4096 cycles of XTL_CLK, the oscillator is considered stable and XTL_CLK is passed to the output clock OSC_CLK_OUT.

28.9.1.3 Oscillator Stable

The OSC enters stable state when it is configured to generate clocks (internally the OSC_EN transitions high) using the internal oscillator circuits by setting the external reference clock selection bit and the counter reaches 4096 cycles of XTL_CLK (when CNT_DONE_4096 is high). In this state, the OSC module is producing a stable output clock on OSC_CLK_OUT. Its frequency is determined by the external components being used.

28.9.1.4 External Clock mode

The OSC enters external clock state when it is enabled and external reference clock selection bit is cleared. For details regarding external reference clock source in this MCU, see the chip configuration details. In this state, the OSC module is set to buffer (with hysteresis) a clock from EXTAL onto the OSC_CLK_OUT. Its frequency is determined by the external clock being supplied.

28.9.2 OSC module modes

The OSC is a pierce-type oscillator that supports external crystals or resonators operating over the frequency ranges shown in Table 28-3. These modes assume the following conditions: OSC is enabled to generate clocks (OSC_EN=1), configured to generate clocks internally (MCG_C2[EREFS] = 1), and some or one of the other peripherals (MCG, Timer, and so on) is configured to use the oscillator output clock (OSC_CLK_OUT).

Table 28-3. Oscillator modes

<table>
<thead>
<tr>
<th>Mode</th>
<th>Frequency Range</th>
</tr>
</thead>
<tbody>
<tr>
<td>Low-frequency, high-gain</td>
<td>(f_{\text{osc,lo}}) (32.768 kHz) up to (f_{\text{osc,lo}}) (39.0625 kHz)</td>
</tr>
</tbody>
</table>

Table continues on the next page...
### Table 28-3. Oscillator modes (continued)

<table>
<thead>
<tr>
<th>Mode</th>
<th>Frequency Range</th>
</tr>
</thead>
<tbody>
<tr>
<td>High-frequency mode1, high-gain</td>
<td>( f_{\text{osc}<em>{\text{hi}<em>1}} ) (3 MHz) up to ( f</em>{\text{osc}</em>{\text{hi}_1}} ) (8 MHz)</td>
</tr>
<tr>
<td>High-frequency mode1, low-power</td>
<td></td>
</tr>
<tr>
<td>High-frequency mode2, high-gain</td>
<td>( f_{\text{osc}<em>{\text{hi}<em>2}} ) (8 MHz) up to ( f</em>{\text{osc}</em>{\text{hi}_2}} ) (32 MHz)</td>
</tr>
<tr>
<td>High-frequency mode2, low-power</td>
<td></td>
</tr>
</tbody>
</table>

**NOTE**

For information about low power modes of operation used in this chip and their alignment with some OSC modes, see the chip's Power Management details.

#### 28.9.2.1 Low-Frequency, High-Gain Mode

In Low-frequency, high-gain mode, the oscillator uses a simple inverter-style amplifier. The gain is set to achieve rail-to-rail oscillation amplitudes.

The oscillator input buffer in this mode is single-ended. It provides low pass frequency filtering as well as hysteresis for voltage filtering and converts the output to logic levels. In this mode, the internal capacitors could be used.

#### 28.9.2.2 Low-Frequency, Low-Power Mode

In low-frequency, low-power mode, the oscillator uses a gain control loop to minimize power consumption. As the oscillation amplitude increases, the amplifier current is reduced. This continues until a desired amplitude is achieved at steady-state. This mode provides low pass frequency filtering as well as hysteresis for voltage filtering and converts the output to logic levels. In this mode, the internal capacitors could be used, the internal feedback resistor is connected, and no external resistor should be used.

In this mode, the amplifier inputs, gain-control input, and input buffer input are all capacitively coupled for leakage tolerance (not sensitive to the DC level of EXTAL).

Also in this mode, all external components except for the resonator itself are integrated, which includes the load capacitors and feedback resistor that biases EXTAL.
28.9.2.3 High-Frequency, High-Gain Mode

In high-frequency, high-gain mode, the oscillator uses a simple inverter-style amplifier. The gain is set to achieve rail-to-rail oscillation amplitudes. This mode provides low pass frequency filtering as well as hysteresis for voltage filtering and converts the output to logic levels.

28.9.2.4 High-Frequency, Low-Power Mode

In high-frequency, low-power mode, the oscillator uses a gain control loop to minimize power consumption. As the oscillation amplitude increases, the amplifier current is reduced. This continues until a desired amplitude is achieved at steady-state. In this mode, no external resistor should be used.

The oscillator input buffer in this mode is differential. It provides low pass frequency filtering as well as hysteresis for voltage filtering and converts the output to logic levels.

28.9.3 Counter

The oscillator output clock (OSC_CLK_OUT) is gated off until the counter has detected 4096 cycles of its input clock (XTL_CLK). After 4096 cycles are completed, the counter passes XTL_CLK onto OSC_CLK_OUT. This counting timeout is used to guarantee output clock stability.

28.9.4 Reference clock pin requirements

The OSC module requires use of both the EXTAL and XTAL pins to generate an output clock in Oscillator mode, but requires only the EXTAL pin in External clock mode. The EXTAL and XTAL pins are available for I/O. For the implementation of these pins on this device, refer to the Signal Multiplexing chapter.

28.10 Reset

There is no reset state associated with the OSC module. The counter logic is reset when the OSC is not configured to generate clocks.

There are no sources of reset requests for the OSC module.
28.11 **Low power modes operation**

When the MCU enters Stop modes, the OSC is functional depending on CR[ERCLKEN] and CR[EREFSETN] bit settings. If both these bits are set, the OSC is in operation.

In Low Leakage Stop (LLS) modes, the OSC holds all register settings. If CR[ERCLKEN] and CR[EREFSETN] are set before entry to Low Leakage Stop modes, the OSC is still functional in these modes. After waking up from Very Low Leakage Stop (VLLSx) modes, all OSC register bits are reset and initialization is required through software.

28.12 **Interrupts**

The OSC module does not generate any interrupts.
Chapter 29
Real Time Clock (RTC)

29.1 Chip-specific RTC information

29.1.1 RTC Instantiation Information

RTC prescaler is clocked by ERCLK32K.

RTC is reset on POR Only.

RTC_CR[OSCE] can override the configuration of the System OSC, configuring the OSC for 32 kHz crystal operation in all power modes except VLLS0, and through any System Reset. When OSCE is enabled, the RTC also overrides the capacitor configurations. So make sure to use low-range crystal (30KHz - 40KHz) when using RTC_CR to configure the OSC.

29.1.2 RTC_CLKOUT options

RTC_CLKOUT pin can be driven either with the RTC 1 Hz output or with the OSCERCLK on-chip clock source. Control for this option is through SIM_SOPT2[RTCCLKOUTSEL].

When SIM_SOPT2[RTCCLKOUTSEL] = 0, the RTC 1 Hz clock is output on the RTC_CLKOUT pin. When SIM_SOPT2[RTCCLKOUTSEL] = 1, OSCERCLK clock is output on the RTC_CLKOUT pin.

29.2 Introduction
29.2.1 Features

The RTC module features include:

- 32-bit seconds counter with roll-over protection and 32-bit alarm
- 16-bit prescaler with compensation that can correct errors between 0.12 ppm and 3906 ppm
- Register write protection
  - Lock register requires POR or software reset to enable write access
- 1 Hz square wave output with optional interrupt

29.2.2 Modes of operation

The RTC remains functional in all low power modes and can generate an interrupt to exit any low power mode.

29.2.3 RTC signal descriptions

Table 29-1. RTC signal descriptions

<table>
<thead>
<tr>
<th>Signal</th>
<th>Description</th>
<th>I/O</th>
</tr>
</thead>
<tbody>
<tr>
<td>RTC_CLKOUT</td>
<td>1 Hz square-wave output or OSCERCLK</td>
<td>O</td>
</tr>
</tbody>
</table>

29.2.3.1 RTC clock output

The clock to the seconds counter is available on the RTC_CLKOUT signal. It is a 1 Hz square wave output. See RTC_CLKOUT options for details.

29.3 Register definition

All registers must be accessed using 32-bit writes and all register accesses incur three wait states.

Write accesses to any register by non-supervisor mode software, when the supervisor access bit in the control register is clear, will terminate with a bus error.

Read accesses by non-supervisor mode software complete as normal.
Writing to a register protected by the lock register does not generate a bus error, but the write will not complete.

### RTC memory map

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4003_D000</td>
<td>RTC Time Seconds Register (RTC_TSR)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>29.3.1/467</td>
</tr>
<tr>
<td>4003_D004</td>
<td>RTC Time Prescaler Register (RTC_TPR)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>29.3.2/467</td>
</tr>
<tr>
<td>4003_D008</td>
<td>RTC Time Alarm Register (RTC_TAR)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>29.3.3/468</td>
</tr>
<tr>
<td>4003_D00C</td>
<td>RTC Time Compensation Register (RTC_TCR)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>29.3.4/468</td>
</tr>
<tr>
<td>4003_D010</td>
<td>RTC Control Register (RTC_CR)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>29.3.5/470</td>
</tr>
<tr>
<td>4003_D014</td>
<td>RTC Status Register (RTC_SR)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0001h</td>
<td>29.3.6/472</td>
</tr>
<tr>
<td>4003_D018</td>
<td>RTC Lock Register (RTC_LR)</td>
<td>32</td>
<td>R/W</td>
<td>0000_00FFh</td>
<td>29.3.7/473</td>
</tr>
<tr>
<td>4003_D01C</td>
<td>RTC Interrupt Enable Register (RTC_IER)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0007h</td>
<td>29.3.8/474</td>
</tr>
</tbody>
</table>

#### 29.3.1 RTC Time Seconds Register (RTC_TSR)

Address: 4003_D000h base + 0h offset = 4003_D000h

| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| R   | W  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| W   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |

**RTC_TSR field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>TSR</td>
<td>Time Seconds Register</td>
</tr>
</tbody>
</table>

When the time counter is enabled, the TSR is read only and increments once a second provided SR[TOF] or SR[TIF] are not set. The time counter will read as zero when SR[TOF] or SR[TIF] are set. When the time counter is disabled, the TSR can be read or written. Writing to the TSR when the time counter is disabled will clear the SR[TOF] and/or the SR[TIF]. Writing to TSR with zero is supported, but not recommended because TSR will read as zero when SR[TIF] or SR[TOF] are set (indicating the time is invalid).

#### 29.3.2 RTC Time Prescaler Register (RTC_TPR)

Address: 4003_D000h base + 4h offset = 4003_D004h

| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| R   | W  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| W   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |

**RTC_TPR field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>TPR</td>
<td>Time Prescaler Register</td>
</tr>
</tbody>
</table>

KL17 Sub-Family Reference Manual, Rev. 4.1, 07/2016
### RTC_TPR field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–16</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>TPR</td>
<td>Time Prescaler Register</td>
</tr>
<tr>
<td></td>
<td>When the time counter is enabled, the TPR is read only and increments every 32.768 kHz clock cycle. The time counter will read as zero when SR[TOF] or SR[TIF] are set. When the time counter is disabled, the TPR can be read or written. The TSR[TSR] increments when bit 14 of the TPR transitions from a logic one to a logic zero.</td>
</tr>
</tbody>
</table>

### 29.3.3 RTC Time Alarm Register (RTC_TAR)

Address: 4003_D000h base + 8h offset = 4003_D008h

| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| R   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| W   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

### RTC_TAR field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>TAR</td>
<td>Time Alarm Register</td>
</tr>
<tr>
<td></td>
<td>When the time counter is enabled, the SR[TAF] is set whenever the TAR[TAR] equals the TSR[TSR] and the TSR[TSR] increments. Writing to the TAR clears the SR[TAF].</td>
</tr>
</tbody>
</table>

### 29.3.4 RTC Time Compensation Register (RTC_TCR)

Address: 4003_D000h base + Ch offset = 4003_D00Ch

| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| R   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| W   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

### RTC_TCR field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–24</td>
<td>Compensation Interval Counter</td>
</tr>
<tr>
<td></td>
<td>Current value of the compensation interval counter. If the compensation interval counter equals zero then it is loaded with the contents of the CIR. If the CIC does not equal zero then it is decremented once a second.</td>
</tr>
<tr>
<td>23–16</td>
<td>Time Compensation Value</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
### RTC_TCR field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Current value used by the compensation logic for the present second interval. Updated once a second if the CIC equals 0 with the contents of the TCR field. If the CIC does not equal zero then it is loaded with zero (compensation is not enabled for that second increment).</strong></td>
<td></td>
</tr>
<tr>
<td><strong>Compensation Interval Register</strong></td>
<td></td>
</tr>
<tr>
<td>Configures the compensation interval in seconds from 1 to 256 to control how frequently the TCR should adjust the number of 32.768 kHz cycles in each second. The value written should be one less than the number of seconds. For example, write zero to configure for a compensation interval of one second. This register is double buffered and writes do not take affect until the end of the current compensation interval.</td>
<td></td>
</tr>
<tr>
<td><strong>Time Compensation Register</strong></td>
<td></td>
</tr>
<tr>
<td>Configures the number of 32.768 kHz clock cycles in each second. This register is double buffered and writes do not take affect until the end of the current compensation interval.</td>
<td></td>
</tr>
<tr>
<td>80h</td>
<td>Time Prescaler Register overflows every 32896 clock cycles.</td>
</tr>
<tr>
<td>...</td>
<td>...</td>
</tr>
<tr>
<td>FFh</td>
<td>Time Prescaler Register overflows every 32769 clock cycles.</td>
</tr>
<tr>
<td>00h</td>
<td>Time Prescaler Register overflows every 32768 clock cycles.</td>
</tr>
<tr>
<td>01h</td>
<td>Time Prescaler Register overflows every 32767 clock cycles.</td>
</tr>
<tr>
<td>...</td>
<td>...</td>
</tr>
<tr>
<td>7Fh</td>
<td>Time Prescaler Register overflows every 32641 clock cycles.</td>
</tr>
</tbody>
</table>
### 29.3.5 RTC Control Register (RTC_CR)

**Address:** 4003_D000h base + 10h offset = 4003_D010h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–24</td>
<td>Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>23–15</td>
<td>Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>14</td>
<td>SC2P</td>
<td>Oscillator 2pF Load Configure</td>
</tr>
<tr>
<td>13</td>
<td>SC4P</td>
<td>Oscillator 4pF Load Configure</td>
</tr>
<tr>
<td>12</td>
<td>SC8P</td>
<td>Oscillator 8pF Load Configure</td>
</tr>
<tr>
<td>11</td>
<td>SC16P</td>
<td>Oscillator 16pF Load Configure</td>
</tr>
<tr>
<td>10</td>
<td>CLKO</td>
<td>Oscillator/Comparator Logic Output Enable</td>
</tr>
<tr>
<td>9</td>
<td>OSCE</td>
<td>Oscillator/Comparator Frequency Select Enable</td>
</tr>
</tbody>
</table>

**Reset:** 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

#### RTC_CR field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–24</td>
<td>Reserved</td>
</tr>
<tr>
<td>23–15</td>
<td>Reserved</td>
</tr>
<tr>
<td>14</td>
<td>SC2P Oscillator 2pF Load Configure</td>
</tr>
<tr>
<td>13</td>
<td>SC4P Oscillator 4pF Load Configure</td>
</tr>
</tbody>
</table>

Table continues on the next page...
### RTC_CR field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>11 SC8P</td>
<td>Oscillator 8pF Load Configure</td>
</tr>
<tr>
<td>0</td>
<td>Disable the load.</td>
</tr>
<tr>
<td>1</td>
<td>Enable the additional load.</td>
</tr>
<tr>
<td>10 SC16P</td>
<td>Oscillator 16pF Load Configure</td>
</tr>
<tr>
<td>0</td>
<td>Disable the load.</td>
</tr>
<tr>
<td>1</td>
<td>Enable the additional load.</td>
</tr>
<tr>
<td>9 CLKO</td>
<td>Clock Output</td>
</tr>
<tr>
<td>0</td>
<td>The 32 kHz clock is output to other peripherals.</td>
</tr>
<tr>
<td>1</td>
<td>The 32 kHz clock is not output to other peripherals.</td>
</tr>
<tr>
<td>8 OSCE</td>
<td>Oscillator Enable</td>
</tr>
<tr>
<td>0</td>
<td>32.768 kHz oscillator is disabled.</td>
</tr>
<tr>
<td>1</td>
<td>32.768 kHz oscillator is enabled. After setting this bit, wait the oscillator startup time before enabling the time counter to allow the 32.768 kHz clock time to stabilize.</td>
</tr>
<tr>
<td>7–5 Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>4 WPS</td>
<td>Wakeup Pin Select</td>
</tr>
<tr>
<td>0</td>
<td>The wakeup pin is optional and not available on all devices.</td>
</tr>
<tr>
<td>1</td>
<td>Wakeup pin asserts (active low, open drain) if the RTC interrupt asserts or the wakeup pin is turned on.</td>
</tr>
<tr>
<td>1</td>
<td>Wakeup pin instead outputs the RTC 32kHz clock, provided the wakeup pin is turned on and the 32kHz clock is output to other peripherals.</td>
</tr>
<tr>
<td>3 UM</td>
<td>Update Mode</td>
</tr>
<tr>
<td>0</td>
<td>Registers cannot be written when locked.</td>
</tr>
<tr>
<td>1</td>
<td>Registers can be written when locked under limited conditions.</td>
</tr>
<tr>
<td>2 SUP</td>
<td>Supervisor Access</td>
</tr>
<tr>
<td>0</td>
<td>Non-supervisor mode write accesses are not supported and generate a bus error.</td>
</tr>
<tr>
<td>1</td>
<td>Non-supervisor mode write accesses are supported.</td>
</tr>
<tr>
<td>1 WPE</td>
<td>Wakeup Pin Enable</td>
</tr>
<tr>
<td>0</td>
<td>The wakeup pin is optional and not available on all devices.</td>
</tr>
<tr>
<td>1</td>
<td>Wakeup pin is enabled and wakeup pin asserts if the RTC interrupt asserts or the wakeup pin is turned on.</td>
</tr>
<tr>
<td>0 SWR</td>
<td>Software Reset</td>
</tr>
<tr>
<td>0</td>
<td>No effect.</td>
</tr>
<tr>
<td>1</td>
<td>Resets all RTC registers except for the SWR bit. The SWR bit is cleared by POR and by software explicitly clearing it.</td>
</tr>
</tbody>
</table>
### 29.3.6 RTC Status Register (RTC_SR)

Address: 4003_D000h base + 14h offset = 4003_D014h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–5</td>
<td>Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>4</td>
<td>TCE</td>
<td>Time Counter Enable</td>
</tr>
<tr>
<td></td>
<td></td>
<td>When time counter is disabled the TSR register and TPR register are writeable, but do not increment. When time counter is enabled the TSR register and TPR register are not writeable, but increment.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 Time counter is disabled.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 Time counter is enabled.</td>
</tr>
<tr>
<td>3</td>
<td>Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>2</td>
<td>TAF</td>
<td>Time Alarm Flag</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Time alarm flag is set when the TAR[TAR] equals the TSR[TSR] and the TSR[TSR] increments. This bit is cleared by writing the TAR register.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 Time alarm has not occurred.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 Time alarm has occurred.</td>
</tr>
<tr>
<td>1</td>
<td>TOF</td>
<td>Time Overflow Flag</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Time overflow flag is set when the time counter is enabled and overflows. The TSR and TPR do not increment and read as zero when this bit is set. This bit is cleared by writing the TSR register when the time counter is disabled.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 Time overflow has not occurred.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 Time overflow has occurred and time counter is read as zero.</td>
</tr>
<tr>
<td>0</td>
<td>TIF</td>
<td>Time Invalid Flag</td>
</tr>
<tr>
<td></td>
<td></td>
<td>The time invalid flag is set on POR or software reset. The TSR and TPR do not increment and read as zero when this bit is set. This bit is cleared by writing the TSR register when the time counter is disabled.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 Time is valid.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 Time is invalid and time counter is read as zero.</td>
</tr>
</tbody>
</table>
### 29.3.7 RTC Lock Register (RTC_LR)

Address: 4003_D000h base + 18h offset = 4003_D018h

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>1</td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

### RTC_LR field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–8</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>7</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 1.</td>
</tr>
<tr>
<td>6</td>
<td>LRL</td>
</tr>
<tr>
<td></td>
<td>Lock Register Lock</td>
</tr>
<tr>
<td></td>
<td>After being cleared, this bit can be set only by POR or software reset.</td>
</tr>
<tr>
<td></td>
<td>0  Lock Register is locked and writes are ignored.</td>
</tr>
<tr>
<td></td>
<td>1  Lock Register is not locked and writes complete as normal.</td>
</tr>
<tr>
<td>5</td>
<td>SRL</td>
</tr>
<tr>
<td></td>
<td>Status Register Lock</td>
</tr>
<tr>
<td></td>
<td>After being cleared, this bit can be set only by POR or software reset.</td>
</tr>
<tr>
<td></td>
<td>0  Status Register is locked and writes are ignored.</td>
</tr>
<tr>
<td></td>
<td>1  Status Register is not locked and writes complete as normal.</td>
</tr>
<tr>
<td>4</td>
<td>CRL</td>
</tr>
<tr>
<td></td>
<td>Control Register Lock</td>
</tr>
<tr>
<td></td>
<td>After being cleared, this bit can only be set by POR.</td>
</tr>
<tr>
<td></td>
<td>0  Control Register is locked and writes are ignored.</td>
</tr>
<tr>
<td></td>
<td>1  Control Register is not locked and writes complete as normal.</td>
</tr>
<tr>
<td>3</td>
<td>TCL</td>
</tr>
<tr>
<td></td>
<td>Time Compensation Lock</td>
</tr>
<tr>
<td></td>
<td>After being cleared, this bit can be set only by POR or software reset.</td>
</tr>
<tr>
<td></td>
<td>0  Time Compensation Register is locked and writes are ignored.</td>
</tr>
<tr>
<td></td>
<td>1  Time Compensation Register is not locked and writes complete as normal.</td>
</tr>
<tr>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 1.</td>
</tr>
</tbody>
</table>
### 29.3.8 RTC Interrupt Enable Register (RTC_IER)

Address: 4003_D000h base + 1Ch offset = 4003_D01Ch

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Reset: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

<table>
<thead>
<tr>
<th>Bit</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>WPON</td>
<td>Reserved</td>
<td>TSIE</td>
<td>Reserved</td>
<td>TAIE</td>
<td>TOIE</td>
<td>TIIE</td>
<td></td>
</tr>
</tbody>
</table>

Reset: 0 0 0 0 0 0 0 0 0 0 0 0 1 1 1 1

### RTC_IER field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–16</td>
<td>Reserved.</td>
</tr>
<tr>
<td></td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>15–8</td>
<td>Reserved.</td>
</tr>
<tr>
<td></td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>7</td>
<td>WPON</td>
</tr>
<tr>
<td></td>
<td>Wakeup Pin On</td>
</tr>
<tr>
<td></td>
<td>The wakeup pin is optional and not available on all devices. Whenever the wakeup pin is enabled and this bit is set, the wakeup pin will assert.</td>
</tr>
<tr>
<td></td>
<td>0 No effect.</td>
</tr>
<tr>
<td></td>
<td>1 If the wakeup pin is enabled, then the wakeup pin will assert.</td>
</tr>
<tr>
<td>6–5</td>
<td>Reserved.</td>
</tr>
<tr>
<td>4</td>
<td>TSIE</td>
</tr>
<tr>
<td></td>
<td>Time Seconds Interrupt Enable</td>
</tr>
<tr>
<td></td>
<td>The seconds interrupt is an edge-sensitive interrupt with a dedicated interrupt vector. It is generated once a second and requires no software overhead (there is no corresponding status flag to clear).</td>
</tr>
<tr>
<td></td>
<td>0 Seconds interrupt is disabled.</td>
</tr>
<tr>
<td></td>
<td>1 Seconds interrupt is enabled.</td>
</tr>
<tr>
<td>3</td>
<td>Reserved.</td>
</tr>
<tr>
<td>2</td>
<td>TAIE</td>
</tr>
<tr>
<td></td>
<td>Time Alarm Interrupt Enable</td>
</tr>
<tr>
<td></td>
<td>0 Time alarm flag does not generate an interrupt.</td>
</tr>
<tr>
<td></td>
<td>1 Time alarm flag does generate an interrupt.</td>
</tr>
<tr>
<td>1</td>
<td>TOIE</td>
</tr>
<tr>
<td></td>
<td>Time Overflow Interrupt Enable</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
### RTC_IER field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Time overflow flag does not generate an interrupt.</td>
</tr>
<tr>
<td>1</td>
<td>Time overflow flag does generate an interrupt.</td>
</tr>
<tr>
<td>0</td>
<td>Time Invalid Interrupt Enable</td>
</tr>
<tr>
<td>1</td>
<td>Time invalid flag does generate an interrupt.</td>
</tr>
</tbody>
</table>

### 29.4 Functional description

#### 29.4.1 Power, clocking, and reset

The RTC is an always powered block that remains active in all low power modes.

The time counter within the RTC is clocked by a 32.768 kHz clock sourced from an external crystal using the oscillator.

The power-on-reset signal initializes all RTC registers to their default state. A software reset bit can also initialize all RTC registers.

#### 29.4.1.1 Oscillator control

The 32.768 kHz crystal oscillator is disabled at POR and must be enabled by software. After enabling the crystal oscillator, wait the oscillator startup time before setting SR[TCE] or using the oscillator clock external to the RTC.

The crystal oscillator includes tunable capacitors that can be configured by software. Do not change the capacitance unless the oscillator is disabled.

#### 29.4.1.2 Software reset

Writing 1 to CR[SWR] forces the equivalent of a POR to the rest of the RTC module. CR[SWR] is not affected by the software reset and must be cleared by software.
29.4.1.3 Supervisor access

When the supervisor access control bit is clear, only supervisor mode software can write to the RTC registers, non-supervisor mode software will generate a bus error. Both supervisor and non-supervisor mode software can always read the RTC registers.

29.4.2 Time counter

The time counter consists of a 32-bit seconds counter that increments once every second and a 16-bit prescaler register that increments once every 32.768 kHz clock cycle.

Reading the time counter (either seconds or prescaler) while it is incrementing may return invalid data due to synchronization of the read data bus. If it is necessary for software to read the prescaler or seconds counter when they could be incrementing, it is recommended that two read accesses are performed and that software verifies that the same data was returned for both reads.

The time seconds register and time prescaler register can be written only when SR[TCE] is clear. Always write to the prescaler register before writing to the seconds register, because the seconds register increments on the falling edge of bit 14 of the prescaler register.

The time prescaler register increments provided SR[TCE] is set, SR[TIF] is clear, SR[TOF] is clear, and the 32.768 kHz clock source is present. After enabling the oscillator, wait the oscillator startup time before setting SR[TCE] to allow time for the oscillator clock output to stabilize.

If the time seconds register overflows then the SR[TOF] will set and the time prescaler register will stop incrementing. Clear SR[TOF] by initializing the time seconds register. The time seconds register and time prescaler register read as zero whenever SR[TOF] is set.

SR[TIF] is set on POR and software reset and is cleared by initializing the time seconds register. The time seconds register and time prescaler register read as zero whenever SR[TIF] is set.

29.4.3 Compensation

The compensation logic provides an accurate and wide compensation range and can correct errors as high as 3906 ppm and as low as 0.12 ppm. The compensation factor must be calculated externally to the RTC and supplied by software to the compensation
register. The RTC itself does not calculate the amount of compensation that is required, although the 1 Hz clock is output to an external pin in support of external calibration logic.

Crystal compensation can be supported by using firmware and crystal characteristics to determine the compensation amount. Temperature compensation can be supported by firmware that periodically measures the external temperature via ADC and updates the compensation register based on a look-up table that specifies the change in crystal frequency over temperature.

The compensation logic alters the number of 32.768 kHz clock cycles it takes for the prescaler register to overflow and increment the time seconds counter. The time compensation value is used to adjust the number of clock cycles between -127 and +128. Cycles are added or subtracted from the prescaler register when the prescaler register equals 0x3FFF and then increments. The compensation interval is used to adjust the frequency at which the time compensation value is used, that is, from once a second to once every 256 seconds.

Updates to the time compensation register will not take effect until the next time the time seconds register increments and provided the previous compensation interval has expired. When the compensation interval is set to other than once a second then the compensation is applied in the first second interval and the remaining second intervals receive no compensation.

Compensation is disabled by configuring the time compensation register to zero.

### 29.4.4 Time alarm

The Time Alarm register (TAR), SR[TAF], and IER[TAIE] allow the RTC to generate an interrupt at a predefined time. The 32-bit TAR is compared with the 32-bit Time Seconds register (TSR) each time it increments. SR[TAF] will set when TAR equals TSR and TSR increments.

SR[TAF] is cleared by writing TAR. This will usually be the next alarm value, although writing a value that is less than TSR, such as 0, will prevent SR[TAF] from setting again. SR[TAF] cannot otherwise be disabled, although the interrupt it generates is enabled or disabled by IER[TAIE].
29.4.5 Update mode

The Update Mode field in the Control register (CR[UM]) configures software write access to the Time Counter Enable (SR[TCE]) field. When CR[UM] is clear, SR[TCE] can be written only when LR[SRL] is set. When CR[UM] is set, SR[TCE] can also be written when SR[TCE] is clear or when SR[TIF] or SR[TOF] are set. This allows the time seconds and prescaler registers to be initialized whenever time is invalidated, while preventing the time seconds and prescaler registers from being changed on the fly. When LR[SRL] is set, CR[UM] has no effect on SR[TCE].

29.4.6 Register lock

The Lock register (LR) can be used to block write accesses to certain registers until the next POR or software reset. Locking the Control register (CR) will disable the software reset. Locking LR will block future updates to LR.

Write accesses to a locked register are ignored and do not generate a bus error.

29.4.7 Interrupt

The RTC interrupt is asserted whenever a status flag and the corresponding interrupt enable bit are both set. It is always asserted on POR, and software reset. The RTC interrupt is enabled at the chip level by enabling the chip-specific RTC clock gate control bit. The RTC interrupt can be used to wakeup the chip from any low-power mode.

The optional RTC seconds interrupt is an edge-sensitive interrupt with a dedicated interrupt vector that is generated once a second and requires no software overhead (there is no corresponding status flag to clear). It is enabled in the RTC by the time seconds interrupt enable bit and enabled at the chip level by setting the chip-specific RTC clock gate control bit. This interrupt is optional and may not be implemented on all devices.
Chapter 30
Periodic Interrupt Timer (PIT)

30.1 Chip-specific PIT information

30.1.1 PIT/DMA periodic trigger assignments

The PIT generates periodic trigger events to the DMA channel mux as shown in this table.

<table>
<thead>
<tr>
<th>PIT channel</th>
<th>DMA channel number</th>
</tr>
</thead>
<tbody>
<tr>
<td>PIT Channel 0</td>
<td>DMA Channel 0</td>
</tr>
<tr>
<td>PIT Channel 1</td>
<td>DMA Channel 1</td>
</tr>
</tbody>
</table>

30.1.2 PIT/ADC triggers

PIT triggers are selected as ADCx trigger sources using the bits of SIM_SOPT7[ADCxTRGSEL]. For more details, see the SIM chapter.

30.1.3 PIT/TPM triggers

PIT triggers are selected as TPMx trigger sources using the TPMx_CONF[TRGSEL] bits in the TPM module. For more details, refer to TPM chapter.
30.2 Introduction

The PIT module is an array of timers that can be used to raise interrupts and trigger DMA channels.

30.2.1 Block diagram

The following figure shows the block diagram of the PIT module.

![Block diagram of the PIT](image)

**Figure 30-1. Block diagram of the PIT**

**NOTE**

See the chip-specific PIT information for the number of PIT channels used in this MCU.

30.2.2 Features

The main features of this block are:

- Ability of timers to generate DMA trigger pulses
• Ability of timers to generate interrupts
• Maskable interrupts
• Independent timeout periods for each timer

30.3 Signal description
The PIT module has no external pins.

30.4 Memory map/register description
This section provides a detailed description of all registers accessible in the PIT module.

• Reserved registers will read as 0, writes will have no effect.
• See the chip-specific PIT information for the number of PIT channels used in this MCU.

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4003_7000</td>
<td>PIT Module Control Register (PIT_MCR)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0002h</td>
<td>30.4.1/481</td>
</tr>
<tr>
<td>4003_70E0</td>
<td>PIT Upper Lifetime Timer Register (PIT_LTMR64H)</td>
<td>32</td>
<td>R</td>
<td>0000_0000h</td>
<td>30.4.2/483</td>
</tr>
<tr>
<td>4003_70E4</td>
<td>PIT Lower Lifetime Timer Register (PIT_LTMR64L)</td>
<td>32</td>
<td>R</td>
<td>0000_0000h</td>
<td>30.4.3/483</td>
</tr>
<tr>
<td>4003_7100</td>
<td>Timer Load Value Register (PIT_LDVAL0)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>30.4.4/484</td>
</tr>
<tr>
<td>4003_7104</td>
<td>Current Timer Value Register (PIT_CVAL0)</td>
<td>32</td>
<td>R</td>
<td>0000_0000h</td>
<td>30.4.5/484</td>
</tr>
<tr>
<td>4003_7108</td>
<td>Timer Control Register (PIT_TCTRL0)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>30.4.6/485</td>
</tr>
<tr>
<td>4003_710C</td>
<td>Timer Flag Register (PIT_TFLG0)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>30.4.7/485</td>
</tr>
<tr>
<td>4003_7110</td>
<td>Timer Load Value Register (PIT_LDVAL1)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>30.4.4/484</td>
</tr>
<tr>
<td>4003_7114</td>
<td>Current Timer Value Register (PIT_CVAL1)</td>
<td>32</td>
<td>R</td>
<td>0000_0000h</td>
<td>30.4.5/484</td>
</tr>
<tr>
<td>4003_7118</td>
<td>Timer Control Register (PIT_TCTRL1)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>30.4.6/485</td>
</tr>
<tr>
<td>4003_711C</td>
<td>Timer Flag Register (PIT_TFLG1)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>30.4.7/485</td>
</tr>
</tbody>
</table>

30.4.1 PIT Module Control Register (PIT_MCR)
This register enables or disables the PIT timer clocks and controls the timers when the PIT enters the Debug mode.

Access: User read/write
**PIT_MCR field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–3</td>
<td>Reserved</td>
</tr>
<tr>
<td>Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>2</td>
<td>Reserved</td>
</tr>
<tr>
<td>Reserved</td>
<td>This field is reserved.</td>
</tr>
<tr>
<td>1</td>
<td>MDIS</td>
</tr>
<tr>
<td>Module Disable - (PIT section)</td>
<td>Disables the standard timers. This field must be enabled before any other setup is done.</td>
</tr>
<tr>
<td>0</td>
<td>Clock for standard PIT timers is enabled.</td>
</tr>
<tr>
<td>1</td>
<td>Clock for standard PIT timers is disabled.</td>
</tr>
<tr>
<td>0</td>
<td>FRZ</td>
</tr>
<tr>
<td>Freeze</td>
<td>Allows the timers to be stopped when the device enters the Debug mode.</td>
</tr>
<tr>
<td>0</td>
<td>Timers continue to run in Debug mode.</td>
</tr>
<tr>
<td>1</td>
<td>Timers are stopped in Debug mode.</td>
</tr>
</tbody>
</table>
30.4.2 PIT Upper Lifetime Timer Register (PIT_LTMR64H)

This register is intended for applications that chain timer 0 and timer 1 to build a 64-bit lifetimer.

Access: User read only

Address: 4003_7000h base + E0h offset = 4003_70E0h

| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| R   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| W   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

PIT_LTMR64H field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>LTH</td>
<td>Life Timer value</td>
</tr>
<tr>
<td></td>
<td>Shows the timer value of timer 1. If this register is read at a time t1, LTMR64L shows the value of timer 0 at time t1.</td>
</tr>
</tbody>
</table>

30.4.3 PIT Lower Lifetime Timer Register (PIT_LTMR64L)

This register is intended for applications that chain timer 0 and timer 1 to build a 64-bit lifetimer.

To use LTMR64H and LTMR64L, timer 0 and timer 1 need to be chained. To obtain the correct value, first read LTMR64H and then LTMR64L. LTMR64H will have the value of CVAL1 at the time of the first access, LTMR64L will have the value of CVAL0 at the time of the first access, therefore the application does not need to worry about carry-over effects of the running counter.

Access: User read only

Address: 4003_7000h base + E4h offset = 4003_70E4h

| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| R   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| W   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

PIT_LTMR64L field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>LTL</td>
<td>Life Timer value</td>
</tr>
</tbody>
</table>
30.4.4 Timer Load Value Register (PIT_LDVAL\(n\))

These registers select the timeout period for the timer interrupts.

Access: User read/write

Address: 4003_7000h base + 100h offset + (16d × i), where i=0d to 1d

**PIT_LDVAL\(n\) field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>TSV</td>
<td>Timer Start Value</td>
</tr>
</tbody>
</table>

Sets the timer start value. The timer will count down until it reaches 0, then it will generate an interrupt and load this register value again. Writing a new value to this register will not restart the timer; instead the value will be loaded after the timer expires. To abort the current cycle and start a timer period with the new value, the timer must be disabled and enabled again.

30.4.5 Current Timer Value Register (PIT_CVAL\(n\))

These registers indicate the current timer position.

Access: User read only

Address: 4003_7000h base + 104h offset + (16d × i), where i=0d to 1d

**PIT_CVAL\(n\) field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>TVL</td>
<td>Current Timer Value</td>
</tr>
</tbody>
</table>

Represents the current timer value, if the timer is enabled.

**NOTE:**
- If the timer is disabled, do not use this field as its value is unreliable.
- The timer uses a downcounter. The timer values are frozen in Debug mode if MCR[FRZ] is set.
### 30.4.6 Timer Control Register (PIT_TCTRLn)

These registers contain the control bits for each timer.

**Access:** User read/write

**Address:** 4003_7000h base + 108h offset + (16d × i), where i=0d to 1d

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Reset:** 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

---

#### PIT_TCTRLn field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–3</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>2 CHN</td>
<td>Chain Mode</td>
</tr>
<tr>
<td></td>
<td>When activated, Timer n-1 needs to expire before timer n can decrement by 1.</td>
</tr>
<tr>
<td></td>
<td>Timer 0 cannot be chained.</td>
</tr>
<tr>
<td></td>
<td>0 Timer is not chained.</td>
</tr>
<tr>
<td></td>
<td>1 Timer is chained to previous timer. For example, for Channel 2, if this field is set, Timer 2 is chained to Timer 1.</td>
</tr>
<tr>
<td>1 TIE</td>
<td>Timer Interrupt Enable</td>
</tr>
<tr>
<td></td>
<td>When an interrupt is pending, or, TFLGn[TIF] is set, enabling the interrupt will immediately cause an interrupt event. To avoid this, the associated TFLGn[TIF] must be cleared first.</td>
</tr>
<tr>
<td></td>
<td>0 Interrupt requests from Timer n are disabled.</td>
</tr>
<tr>
<td></td>
<td>1 Interrupt will be requested whenever TIF is set.</td>
</tr>
<tr>
<td>0 TEN</td>
<td>Timer Enable</td>
</tr>
<tr>
<td></td>
<td>Enables or disables the timer.</td>
</tr>
<tr>
<td></td>
<td>0 Timer n is disabled.</td>
</tr>
<tr>
<td></td>
<td>1 Timer n is enabled.</td>
</tr>
</tbody>
</table>

### 30.4.7 Timer Flag Register (PIT_TFLGn)

These registers hold the PIT interrupt flags.

**Access:** User read/write
30.5 Functional description

This section provides the functional description of the module.

30.5.1 General operation

This section gives detailed information on the internal operation of the module. Each timer can be used to generate trigger pulses and interrupts. Each interrupt is available on a separate interrupt line.

30.5.1.1 Timers

The timers generate triggers at periodic intervals, when enabled. The timers load the start values as specified in their LDVAL registers, count down to 0 and then load the respective start value again. Each time a timer reaches 0, it will generate a trigger pulse and set the interrupt flag.

All interrupts can be enabled or masked by setting TCTRLn[TIE]. A new interrupt can be generated only after the previous one is cleared.
If desired, the current counter value of the timer can be read via the CVAL registers.

The counter period can be restarted, by first disabling, and then enabling the timer with TCTRLn[TEN]. See the following figure.

![Figure 30-2. Stopping and starting a timer](image)

The counter period of a running timer can be modified, by first disabling the timer, setting a new load value, and then enabling the timer again. See the following figure.

![Figure 30-3. Modifying running timer period](image)

It is also possible to change the counter period without restarting the timer by writing LDVAL with the new load value. This value will then be loaded after the next trigger event. See the following figure.

![Figure 30-4. Dynamically setting a new load value](image)
30.5.1.2 Debug mode

In Debug mode, the timers will be frozen based on MCR[FRZ]. This is intended to aid software development, allowing the developer to halt the processor, investigate the current state of the system, for example, the timer values, and then continue the operation.

30.5.2 Interrupts

All the timers support interrupt generation. See the MCU specification for related vector addresses and priorities.

Timer interrupts can be enabled by setting TCTRLn[TIE]. TFLGn[TIF] are set to 1 when a timeout occurs on the associated timer, and are cleared to 0 by writing a 1 to the corresponding TFLGn[TIF].

30.5.3 Chained timers

When a timer has chain mode enabled, it will only count after the previous timer has expired. So if timer n-1 has counted down to 0, counter n will decrement the value by one. This allows to chain some of the timers together to form a longer timer. The first timer (timer 0) cannot be chained to any other timer.

30.6 Initialization and application information

In the example configuration:

- The PIT clock has a frequency of 50 MHz.
- Timer 1 creates an interrupt every 5.12 ms.
- Timer 3 creates a trigger event every 30 ms.

The PIT module must be activated by writing a 0 to MCR[MDIS].

The 50 MHz clock frequency equates to a clock period of 20 ns. Timer 1 needs to trigger every 5.12 ms/20 ns = 256,000 cycles and Timer 3 every 30 ms/20 ns = 1,500,000 cycles. The value for the LDVAL register trigger is calculated as:

LDVAL trigger = (period / clock period) - 1
This means LDVAL1 and LDVAL3 must be written with 0x0003E7FF and 0x0016E35F respectively.

The interrupt for Timer 1 is enabled by setting TCTRL1[TIE]. The timer is started by writing 1 to TCTRL1[TEN].

Timer 3 shall be used only for triggering. Therefore, Timer 3 is started by writing a 1 to TCTRL3[TEN]. TCTRL3[TIE] stays at 0.

The following example code matches the described setup:

```c
// turn on PIT
PIT_MCR = 0x00;

// Timer 1
PIT_LDVAL1 = 0x0003E7FF; // setup timer 1 for 256000 cycles
PIT_TCTRL1 = TIE; // enable Timer 1 interrupts
PIT_TCTRL1 |= TEN; // start Timer 1

// Timer 3
PIT_LDVAL3 = 0x0016E35F; // setup timer 3 for 1500000 cycles
PIT_TCTRL3 |= TEN; // start Timer 3
```

### 30.7 Example configuration for chained timers

In the example configuration:

- The PIT clock has a frequency of 100 MHz.
- Timers 1 and 2 are available.
- An interrupt shall be raised every 1 minute.

The PIT module needs to be activated by writing a 0 to MCR[MDIS].

The 100 MHz clock frequency equates to a clock period of 10 ns, so the PIT needs to count for 6000 million cycles, which is more than a single timer can do. So, Timer 1 is set up to trigger every 6 s (600 million cycles). Timer 2 is chained to Timer 1 and programmed to trigger 10 times.

The value for the LDVAL register trigger is calculated as number of cycles-1, so LDVAL1 receives the value 0x23C345FF and LDVAL2 receives the value 0x00000009.

The interrupt for Timer 2 is enabled by setting TCTRL2[TIE], the Chain mode is activated by setting TCTRL2[CHN], and the timer is started by writing a 1 to TCTRL2[TEN]. TCTRL1[TEN] needs to be set, and TCTRL1[CHN] and TCTRL1[TIE] are cleared.
The following example code matches the described setup:

```c
// turn on PIT
PIT_MCR = 0x00;

// Timer 2
PIT_LDVAL2 = 0x00000009; // setup Timer 2 for 10 counts
PIT_TCTRL2 = TIE; // enable Timer 2 interrupt
PIT_TCTRL2 |= CHN; // chain Timer 2 to Timer 1
PIT_TCTRL2 |= TEN; // start Timer 2

// Timer 1
PIT_LDVAL1 = 0x23C345FF; // setup Timer 1 for 600 000 000 cycles
PIT_TCTRL1 = TEN; // start Timer 1
```

### 30.8 Example configuration for the lifetime timer

To configure the lifetimer timer, channels 0 and 1 need to be chained together.

First the PIT module needs to be activated by writing a 0 to the MDIS bit in the CTRL register, then the LDVAL registers need to be set to the maximum value.

The timer is a downcounter.

The following example code matches the described setup:

```c
// turn on PIT
PIT_MCR = 0x00;

// Timer 1
PIT_LDVAL1 = 0xFFFFFFFF; // setup timer 1 for maximum counting period
PIT_TCTRL1 = 0x0; // disable timer 1 interrupts
PIT_TCTRL1 |= CHN; // chain timer 1 to timer 0
PIT_TCTRL1 |= TEN; // start timer 1

// Timer 0
PIT_LDVAL0 = 0xFFFFFFFF; // setup timer 0 for maximum counting period
PIT_TCTRL0 = TEN; // start timer 0
```

To access the lifetime, read first LTMR64H and then LTMR64L.

```c
current_uptime = PIT_LTMR64H<<32;
current_uptime = current_uptime + PIT_LTMR64L;
```
Chapter 31
Low-Power Timer (LPTMR)

31.1 Chip-specific LPTMR information

31.1.1 LPTMR instantiation information

The low-power timer (LPTMR) allows operation during all power modes. The LPTMR can operate as a real-time interrupt or pulse accumulator. It includes a $2^N$ prescaler (real-time interrupt mode) or glitch filter (pulse accumulator mode).

The LPTMR can be clocked from the internal reference clock, the internal 1 kHz LPO, OSCERCLK, or an external 32.768 kHz crystal.

An interrupt is generated (and the counter may reset) when the counter equals the value in the 16-bit compare register.

31.1.2 LPTMR pulse counter input options

LPTMR_CSR[TPS] configures the input source used in pulse counter mode. The following table shows the chip-specific input assignments for this field.

<table>
<thead>
<tr>
<th>LPTMR_CSR[TPS]</th>
<th>Pulse counter input number</th>
<th>Chip input</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>0</td>
<td>CMP0 output</td>
</tr>
<tr>
<td>01</td>
<td>1</td>
<td>LPTMR_ALT1 pin</td>
</tr>
<tr>
<td>10</td>
<td>2</td>
<td>LPTMR_ALT2 pin</td>
</tr>
<tr>
<td>11</td>
<td>3</td>
<td>LPTMR_ALT3 pin</td>
</tr>
</tbody>
</table>
31.1.3 LPTMR prescaler/glitch filter clocking options

The prescaler and glitch filter of the LPTMR module can be clocked from one of four sources determined by LPTMR0_PSR[PCS]. The following table shows the chip-specific clock assignments for this field.

NOTE
The chosen clock must remain enabled if the LPTMR is to continue operating in all required low-power modes.

<table>
<thead>
<tr>
<th>LPTMR0_PSR[PCS]</th>
<th>Prescaler/glitch filter clock number</th>
<th>Chip clock</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>0</td>
<td>MCGIRCLK—internal reference clock (not available in LLS and VLLS modes)</td>
</tr>
<tr>
<td>01</td>
<td>1</td>
<td>LPO—1 kHz clock (not available in VLLS0 mode)</td>
</tr>
<tr>
<td>10</td>
<td>2</td>
<td>ERCLK32K (not available in VLLS0 mode when using 32 kHz oscillator)</td>
</tr>
<tr>
<td>11</td>
<td>3</td>
<td>OSCERCLK—external reference clock (not available in VLLS0 mode)</td>
</tr>
</tbody>
</table>

See Clock Distribution for more details on these clocks.

31.2 Introduction

The low-power timer (LPTMR) can be configured to operate as a time counter with optional prescaler, or as a pulse counter with optional glitch filter, across all power modes, including the low-leakage modes. It can also continue operating through most system reset events, allowing it to be used as a time of day counter.

31.2.1 Features

The features of the LPTMR module include:

- 16-bit time counter or pulse counter with compare
  - Optional interrupt can generate asynchronous wakeup from any low-power mode
  - Hardware trigger output
  - Counter supports free-running mode or reset on compare
- Configurable clock source for prescaler/glitch filter
- Configurable input source for pulse counter
  - Rising-edge or falling-edge
31.2.2 Modes of operation

The following table describes the operation of the LPTMR module in various modes.

<table>
<thead>
<tr>
<th>Modes</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Run</td>
<td>The LPTMR operates normally.</td>
</tr>
<tr>
<td>Wait</td>
<td>The LPTMR continues to operate normally and may be configured to exit the low-power mode by generating an interrupt request.</td>
</tr>
<tr>
<td>Stop</td>
<td>The LPTMR continues to operate normally and may be configured to exit the low-power mode by generating an interrupt request.</td>
</tr>
<tr>
<td>Low-Leakage</td>
<td>The LPTMR continues to operate normally and may be configured to exit the low-power mode by generating an interrupt request.</td>
</tr>
<tr>
<td>Debug</td>
<td>The LPTMR operates normally in Pulse Counter mode, but counter does not increment in Time Counter mode.</td>
</tr>
</tbody>
</table>

31.3 LPTMR signal descriptions

<table>
<thead>
<tr>
<th>Signal</th>
<th>I/O</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>LPTMR_ALTn</td>
<td>I</td>
<td>Pulse Counter Input pin</td>
</tr>
</tbody>
</table>

31.3.1 Detailed signal descriptions

<table>
<thead>
<tr>
<th>Signal</th>
<th>I/O</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>LPTMR_ALTn</td>
<td>I</td>
<td>Pulse Counter Input</td>
</tr>
<tr>
<td></td>
<td></td>
<td>The LPTMR can select one of the input pins to be used in Pulse Counter mode.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>State meaning</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Assertion—If configured for pulse counter mode with active-high input, then assertion causes the CNR to increment.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Deassertion—If configured for pulse counter mode with active-low input, then deassertion causes the CNR to increment.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Timing</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Assertion or deassertion may occur at any time; input may assert asynchronously to the bus clock.</td>
</tr>
</tbody>
</table>
## 31.4 Memory map and register definition

### LPTMR memory map

<table>
<thead>
<tr>
<th>Address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4004_0000</td>
<td>Low Power Timer Control Status Register (LPTMR0_CSR)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>31.4.1/494</td>
</tr>
<tr>
<td>4004_0004</td>
<td>Low Power Timer Prescale Register (LPTMR0_PSR)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>31.4.2/495</td>
</tr>
<tr>
<td>4004_0008</td>
<td>Low Power Timer Compare Register (LPTMR0_CMR)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>31.4.3/497</td>
</tr>
<tr>
<td>4004_000C</td>
<td>Low Power Timer Counter Register (LPTMR0_CNR)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>31.4.4/497</td>
</tr>
</tbody>
</table>

### 31.4.1 Low Power Timer Control Status Register (LPTMRx_CSR)

Address: 4004_0000h base + 0h offset = 4004_0000h

```
<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>
```

**LPTMRx_CSR field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–8</td>
<td>Reserved. This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>
| 7     | TCF         | Timer Compare Flag  
TCF is set when the LPTMR is enabled and the CNR equals the CMR and increments. TCF is cleared when the LPTMR is disabled or a logic 1 is written to it.  
0 The value of CNR is not equal to CMR and increments.  
1 The value of CNR is equal to CMR and increments. |
| 6     | TIE         | Timer Interrupt Enable  
When TIE is set, the LPTMR Interrupt is generated whenever TCF is also set.  
0 Timer interrupt disabled.  
1 Timer interrupt enabled. |
| 5–4   | TPS         | Timer Pin Select |

Table continues on the next page...
### LPTMRx_CSR field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>00</strong></td>
<td>Pulse counter input 0 is selected.</td>
</tr>
<tr>
<td><strong>01</strong></td>
<td>Pulse counter input 1 is selected.</td>
</tr>
<tr>
<td><strong>10</strong></td>
<td>Pulse counter input 2 is selected.</td>
</tr>
<tr>
<td><strong>11</strong></td>
<td>Pulse counter input 3 is selected.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th><strong>3</strong></th>
<th><strong>TPP</strong></th>
<th>Timer Pin Polarity</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>0</strong></td>
<td>Pulse Counter input source is active-high, and the CNR will increment on the rising-edge.</td>
<td></td>
</tr>
<tr>
<td><strong>1</strong></td>
<td>Pulse Counter input source is active-low, and the CNR will increment on the falling-edge.</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th><strong>2</strong></th>
<th><strong>TFC</strong></th>
<th>Timer Free-Running Counter</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>0</strong></td>
<td>CNR is reset whenever TCF is set.</td>
<td></td>
</tr>
<tr>
<td><strong>1</strong></td>
<td>CNR is reset on overflow.</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th><strong>1</strong></th>
<th><strong>TMS</strong></th>
<th>Timer Mode Select</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>0</strong></td>
<td>Time Counter mode.</td>
<td></td>
</tr>
<tr>
<td><strong>1</strong></td>
<td>Pulse Counter mode.</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th><strong>0</strong></th>
<th><strong>TEN</strong></th>
<th>Timer Enable</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>0</strong></td>
<td>LPTMR is disabled and internal logic is reset.</td>
<td></td>
</tr>
<tr>
<td><strong>1</strong></td>
<td>LPTMR is enabled.</td>
<td></td>
</tr>
</tbody>
</table>

### 31.4.2 Low Power Timer Prescale Register (LPTMRx_PSR)

Address: 4004_0000h base + 4h offset = 4004_0004h

| Bit | 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  | 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
|     | R   | W   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Reset | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

<table>
<thead>
<tr>
<th>Bit</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>R</td>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>PRESCALE</td>
<td>PBYP</td>
<td>PCS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

KL17 Sub-Family Reference Manual, Rev. 4.1, 07/2016

NXP Semiconductors
## LPTMRx_PSR field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–7</td>
<td>Reserved. This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>6–3</td>
<td>PRESCALE</td>
</tr>
<tr>
<td></td>
<td>Prescale Value</td>
</tr>
<tr>
<td></td>
<td>Configures the size of the Prescaler in Time Counter mode or width of the glitch filter in Pulse Counter mode. PRESCALE must be altered only when the LPTMR is disabled.</td>
</tr>
<tr>
<td>0000</td>
<td>Prescaler divides the prescaler clock by 2; glitch filter does not support this configuration.</td>
</tr>
<tr>
<td>0001</td>
<td>Prescaler divides the prescaler clock by 4; glitch filter recognizes change on input pin after 2 rising clock edges.</td>
</tr>
<tr>
<td>0010</td>
<td>Prescaler divides the prescaler clock by 8; glitch filter recognizes change on input pin after 4 rising clock edges.</td>
</tr>
<tr>
<td>0011</td>
<td>Prescaler divides the prescaler clock by 16; glitch filter recognizes change on input pin after 8 rising clock edges.</td>
</tr>
<tr>
<td>0100</td>
<td>Prescaler divides the prescaler clock by 32; glitch filter recognizes change on input pin after 16 rising clock edges.</td>
</tr>
<tr>
<td>0101</td>
<td>Prescaler divides the prescaler clock by 64; glitch filter recognizes change on input pin after 32 rising clock edges.</td>
</tr>
<tr>
<td>0110</td>
<td>Prescaler divides the prescaler clock by 128; glitch filter recognizes change on input pin after 64 rising clock edges.</td>
</tr>
<tr>
<td>0111</td>
<td>Prescaler divides the prescaler clock by 256; glitch filter recognizes change on input pin after 128 rising clock edges.</td>
</tr>
<tr>
<td>1000</td>
<td>Prescaler divides the prescaler clock by 512; glitch filter recognizes change on input pin after 256 rising clock edges.</td>
</tr>
<tr>
<td>1001</td>
<td>Prescaler divides the prescaler clock by 1024; glitch filter recognizes change on input pin after 512 rising clock edges.</td>
</tr>
<tr>
<td>1010</td>
<td>Prescaler divides the prescaler clock by 2048; glitch filter recognizes change on input pin after 1024 rising clock edges.</td>
</tr>
<tr>
<td>1011</td>
<td>Prescaler divides the prescaler clock by 4096; glitch filter recognizes change on input pin after 2048 rising clock edges.</td>
</tr>
<tr>
<td>1100</td>
<td>Prescaler divides the prescaler clock by 8192; glitch filter recognizes change on input pin after 4096 rising clock edges.</td>
</tr>
<tr>
<td>1101</td>
<td>Prescaler divides the prescaler clock by 16,384; glitch filter recognizes change on input pin after 8192 rising clock edges.</td>
</tr>
<tr>
<td>1110</td>
<td>Prescaler divides the prescaler clock by 32,768; glitch filter recognizes change on input pin after 16,384 rising clock edges.</td>
</tr>
<tr>
<td>1111</td>
<td>Prescaler divides the prescaler clock by 65,536; glitch filter recognizes change on input pin after 32,768 rising clock edges.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>2</th>
<th>PBYP</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Prescaler Bypass</td>
</tr>
<tr>
<td></td>
<td>When PBYP is set, the selected prescaler clock in Time Counter mode or selected input source in Pulse Counter mode directly clocks the CNR. When PBYP is clear, the CNR is clocked by the output of the prescaler/glitch filter. PBYP must be altered only when the LPTMR is disabled.</td>
</tr>
<tr>
<td>0</td>
<td>Prescaler/glitch filter is enabled.</td>
</tr>
<tr>
<td>1</td>
<td>Prescaler/glitch filter is bypassed.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>PCS</th>
<th>Prescaler Clock Select</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Selects the clock to be used by the LPTMR prescaler/glitch filter. PCS must be altered only when the LPTMR is disabled. The clock connections vary by device.</td>
</tr>
</tbody>
</table>

**NOTE:** See the chip configuration details for information on the connections to these inputs.

*Table continues on the next page.*
LPTMRx_PS field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>Prescaler/glitch filter clock 0 selected.</td>
</tr>
<tr>
<td>01</td>
<td>Prescaler/glitch filter clock 1 selected.</td>
</tr>
<tr>
<td>10</td>
<td>Prescaler/glitch filter clock 2 selected.</td>
</tr>
<tr>
<td>11</td>
<td>Prescaler/glitch filter clock 3 selected.</td>
</tr>
</tbody>
</table>

31.4.3 Low Power Timer Compare Register (LPTMRx_CMR)

Address: 4004_0000h base + 8h offset = 4004_0008h

| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0 |
|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| R   | 0  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| W   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| Reset | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

LPTMRx_CMR field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–16</td>
<td>Reserved</td>
</tr>
<tr>
<td>Reserved</td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>COMPARE</td>
<td>Compare Value</td>
</tr>
<tr>
<td></td>
<td>When the LPTMR is enabled and the CNR equals the value in the CMR and increments, TCF is set and the hardware trigger asserts until the next time the CNR increments. If the CMR is 0, the hardware trigger will remain asserted until the LPTMR is disabled. If the LPTMR is enabled, the CMR must be altered only when TCF is set.</td>
</tr>
</tbody>
</table>

31.4.4 Low Power Timer Counter Register (LPTMRx_CNR)

Address: 4004_0000h base + Ch offset = 4004_000Ch

| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0 |
|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| R   | 0  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| W   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| Reset | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

LPTMRx_CNR field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–16</td>
<td>Reserved</td>
</tr>
<tr>
<td>Reserved</td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>COUNTER</td>
<td>Counter Value</td>
</tr>
<tr>
<td></td>
<td>The CNR returns the value of the LPTMR counter at the time this register was last written. Writing the CNR will latch the current value of the LPTMR for subsequent reading, the value written is ignored.</td>
</tr>
</tbody>
</table>
31.5 Functional description

31.5.1 LPTMR power and reset

The LPTMR remains powered in all power modes, including low-leakage modes. If the LPTMR is not required to remain operating during a low-power mode, then it must be disabled before entering the mode.

The LPTMR is reset only on global Power On Reset (POR) or Low Voltage Detect (LVD). When configuring the LPTMR registers, the CSR must be initially written with the timer disabled, before configuring the PSR and CMR. Then, CSR[TIE] must be set as the last step in the initialization. This ensures the LPTMR is configured correctly and the LPTMR counter is reset to zero following a warm reset.

31.5.2 LPTMR clocking

The LPTMR prescaler/glitch filter can be clocked by one of the four clocks. The clock source must be enabled before the LPTMR is enabled.

NOTE

The clock source selected need to be configured to remain enabled in low-power modes, otherwise the LPTMR will not operate during low-power modes.

In Pulse Counter mode with the prescaler/glitch filter bypassed, the selected input source directly clocks the CNR and no other clock source is required. To minimize power in this case, configure the prescaler clock source for a clock that is not toggling.

NOTE

The clock source or pulse input source selected for the LPTMR should not exceed the frequency $f_{LPTMR}$ defined in the device datasheet.

31.5.3 LPTMR prescaler/glitch filter

The LPTMR prescaler and glitch filter share the same logic which operates as a prescaler in Time Counter mode and as a glitch filter in Pulse Counter mode.
NOTE

The prescaler/glitch filter configuration must not be altered when the LPTMR is enabled.

31.5.3.1 Prescaler enabled

In Time Counter mode, when the prescaler is enabled, the output of the prescaler directly clocks the CNR. When the LPTMR is enabled, the CNR will increment every \(2^2\) to \(2^{16}\) prescaler clock cycles. After the LPTMR is enabled, the first increment of the CNR will take an additional one or two prescaler clock cycles due to synchronization logic.

31.5.3.2 Prescaler bypassed

In Time Counter mode, when the prescaler is bypassed, the selected prescaler clock increments the CNR on every clock cycle. When the LPTMR is enabled, the first increment will take an additional one or two prescaler clock cycles due to synchronization logic.

31.5.3.3 Glitch filter

In Pulse Counter mode, when the glitch filter is enabled, the output of the glitch filter directly clocks the CNR. When the LPTMR is first enabled, the output of the glitch filter is asserted, that is, logic 1 for active-high and logic 0 for active-low. The following table shows the change in glitch filter output with the selected input source.

<table>
<thead>
<tr>
<th>If</th>
<th>Then</th>
</tr>
</thead>
<tbody>
<tr>
<td>The selected input source remains deasserted for at least (2^1) to (2^{15}) consecutive prescaler clock rising edges</td>
<td>The glitch filter output will also deassert.</td>
</tr>
<tr>
<td>The selected input source remains asserted for at least (2^1) to (2^{15}) consecutive prescaler clock rising-edges</td>
<td>The glitch filter output will also assert.</td>
</tr>
</tbody>
</table>

NOTE

The input is only sampled on the rising clock edge.

The CNR will increment each time the glitch filter output asserts. In Pulse Counter mode, the maximum rate at which the CNR can increment is once every \(2^2\) to \(2^{16}\) prescaler clock edges. When first enabled, the glitch filter will wait an additional one or two prescaler clock edges due to synchronization logic.
31.5.3.4 Glitch filter bypassed

In Pulse Counter mode, when the glitch filter is bypassed, the selected input source increments the CNR every time it asserts. Before the LPTMR is first enabled, the selected input source is forced to be asserted. This prevents the CNR from incrementing if the selected input source is already asserted when the LPTMR is first enabled.

31.5.4 LPTMR compare

When the CNR equals the value of the CMR and increments, the following events occur:

- CSR[TCF] is set.
- LPTMR interrupt is generated if CSR[TIE] is also set.
- LPTMR hardware trigger is generated.
- CNR is reset if CSR[TFC] is clear.

When the LPTMR is enabled, the CMR can be altered only when CSR[TCF] is set. When updating the CMR, the CMR must be written and CSR[TCF] must be cleared before the LPTMR counter has incremented past the new LPTMR compare value.

31.5.5 LPTMR counter

The CNR increments by one on every:

- Prescaler clock in Time Counter mode with prescaler bypassed
- Prescaler output in Time Counter mode with prescaler enabled
- Input source assertion in Pulse Counter mode with glitch filter bypassed
- Glitch filter output in Pulse Counter mode with glitch filter enabled

The CNR is reset when the LPTMR is disabled or if the counter register overflows. If CSR[TFC] is cleared, then the CNR is also reset whenever CSR[TCF] is set.

The CNR continues incrementing when the core is halted in Debug mode when configured for Pulse Counter mode, the CNR will stop incrementing when the core is halted in Debug mode when configured for Time Counter mode.

The CNR cannot be initialized, but can be read at any time. On each read of the CNR, software must first write to the CNR with any value. This will synchronize and register the current value of the CNR into a temporary register. The contents of the temporary register are returned on each read of the CNR.

When reading the CNR, the bus clock must be at least two times faster than the rate at which the LPTMR counter is incrementing, otherwise incorrect data may be returned.
31.5.6 LPTMR hardware trigger

The LPTMR hardware trigger asserts at the same time the CSR[TCF] is set and can be used to trigger hardware events in other peripherals without software intervention. The hardware trigger is always enabled.

<table>
<thead>
<tr>
<th>When</th>
<th>Then</th>
</tr>
</thead>
<tbody>
<tr>
<td>The CMR is set to 0 with CSR[TFC] clear</td>
<td>The LPTMR hardware trigger will assert on the first compare and does not deassert.</td>
</tr>
<tr>
<td>The CMR is set to a nonzero value, or, if CSR[TFC] is set</td>
<td>The LPTMR hardware trigger will assert on each compare and deassert on the following increment of the CNR.</td>
</tr>
</tbody>
</table>

31.5.7 LPTMR interrupt

The LPTMR interrupt is generated whenever CSR[TIE] and CSR[TCF] are set. CSR[TCF] is cleared by disabling the LPTMR or by writing a logic 1 to it.

CSR[TIE] can be altered and CSR[TCF] can be cleared while the LPTMR is enabled.

The LPTMR interrupt is generated asynchronously to the system clock and can be used to generate a wakeup from any low-power mode, including the low-leakage modes, provided the LPTMR is enabled as a wakeup source.
Chapter 32
Cyclic Redundancy Check (CRC)

32.1 Introduction

The cyclic redundancy check (CRC) module generates 16/32-bit CRC code for error detection.

The CRC module provides a programmable polynomial, WAS, and other parameters required to implement a 16-bit or 32-bit CRC standard.

The 16/32-bit code is calculated for 32 bits of data at a time.

32.1.1 Features

Features of the CRC module include:
- Hardware CRC generator circuit using a 16-bit or 32-bit programmable shift register
- Programmable initial seed value and polynomial
- Option to transpose input data or output data (the CRC result) bitwise or bytewise.
  This option is required for certain CRC standards. A bytewise transpose operation is not possible when accessing the CRC data register via 8-bit accesses. In this case, the user's software must perform the bytewise transpose function.
- Option for inversion of final CRC result
- 32-bit CPU register programming interface

32.1.2 Block diagram

The following is a block diagram of the CRC.
32.1.3 Modes of operation

Various MCU modes affect the CRC module's functionality.

32.1.3.1 Run mode

This is the basic mode of operation.

32.1.3.2 Low-power modes (Wait or Stop)

Any CRC calculation in progress stops when the MCU enters a low-power mode that disables the module clock. It resumes after the clock is enabled or via the system reset for exiting the low-power mode. Clock gating for this module is dependent on the MCU.

32.2 Memory map and register descriptions

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4003_2000</td>
<td>CRC Data register (CRC_DATA)</td>
<td>32</td>
<td>R/W</td>
<td>FFFF_FFFFh</td>
<td>32.2.1/505</td>
</tr>
<tr>
<td>4003_2004</td>
<td>CRC Polynomial register (CRC_GPOLY)</td>
<td>32</td>
<td>R/W</td>
<td>0000_1021h</td>
<td>32.2.2/506</td>
</tr>
<tr>
<td>4003_2008</td>
<td>CRC Control register (CRC_CTRL)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>32.2.3/506</td>
</tr>
</tbody>
</table>
32.2.1 CRC Data register (CRC_DATA)

The CRC Data register contains the value of the seed, data, and checksum. When CTRL[WAS] is set, any write to the data register is regarded as the seed value. When CTRL[WAS] is cleared, any write to the data register is regarded as data for general CRC computation.

In 16-bit CRC mode, the HU and HL fields are not used for programming the seed value, and reads of these fields return an indeterminate value. In 32-bit CRC mode, all fields are used for programming the seed value.

When programming data values, the values can be written 8 bits, 16 bits, or 32 bits at a time, provided all bytes are contiguous; with MSB of data value written first.

After all data values are written, the CRC result can be read from this data register. In 16-bit CRC mode, the CRC result is available in the LU and LL fields. In 32-bit CRC mode, all fields contain the result. Reads of this register at any time return the intermediate CRC value, provided the CRC module is configured.

Address: 4003_2000h base + 0h offset = 4003_2000h

<table>
<thead>
<tr>
<th>Bit</th>
<th>31-24</th>
<th>23-16</th>
<th>15-8</th>
<th>7-0</th>
</tr>
</thead>
<tbody>
<tr>
<td>R W</td>
<td>HU</td>
<td>HL</td>
<td>LU</td>
<td>LL</td>
</tr>
<tr>
<td>Reset</td>
<td>1 1 1</td>
<td>1 1 1</td>
<td>1 1 1</td>
<td>1 1 1</td>
</tr>
</tbody>
</table>

CRC_DATA field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–24 HU</td>
<td>CRC High Upper Byte</td>
</tr>
<tr>
<td></td>
<td>In 16-bit CRC mode (CTRL[TCRC] is 0), this field is not used for programming a seed value. In 32-bit CRC mode (CTRL[TCRC] is 1), values written to this field are part of the seed value when CTRL[WAS] is 1. When CTRL[WAS] is 0, data written to this field is used for CRC checksum generation in both 16-bit and 32-bit CRC modes.</td>
</tr>
<tr>
<td>23–16 HL</td>
<td>CRC High Lower Byte</td>
</tr>
<tr>
<td></td>
<td>In 16-bit CRC mode (CTRL[TCRC] is 0), this field is not used for programming a seed value. In 32-bit CRC mode (CTRL[TCRC] is 1), values written to this field are part of the seed value when CTRL[WAS] is 1. When CTRL[WAS] is 0, data written to this field is used for CRC checksum generation in both 16-bit and 32-bit CRC modes.</td>
</tr>
<tr>
<td>15–8 LU</td>
<td>CRC Low Upper Byte</td>
</tr>
<tr>
<td></td>
<td>When CTRL[WAS] is 1, values written to this field are part of the seed value. When CTRL[WAS] is 0, data written to this field is used for CRC checksum generation.</td>
</tr>
<tr>
<td>LL</td>
<td>CRC Low Lower Byte</td>
</tr>
<tr>
<td></td>
<td>When CTRL[WAS] is 1, values written to this field are part of the seed value. When CTRL[WAS] is 0, data written to this field is used for CRC checksum generation.</td>
</tr>
</tbody>
</table>
32.2.2 CRC Polynomial register (CRC_GPOLY)

This register contains the value of the polynomial for the CRC calculation. The HIGH field contains the upper 16 bits of the CRC polynomial, which are used only in 32-bit CRC mode. Writes to the HIGH field are ignored in 16-bit CRC mode. The LOW field contains the lower 16 bits of the CRC polynomial, which are used in both 16- and 32-bit CRC modes.

Address: 4003_2000h base + 4h offset = 4003_2004h

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

**CRC_GPOLY field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–16</td>
<td>High Polynomial Half-word</td>
</tr>
<tr>
<td>HIGH</td>
<td>Writable and readable in 32-bit CRC mode (CTRL[TCRC] is 1). This field is</td>
</tr>
<tr>
<td></td>
<td>not writable in 16-bit CRC mode (CTRL[TCRC] is 0).</td>
</tr>
<tr>
<td>LOW</td>
<td>Low Polynomial Half-word</td>
</tr>
<tr>
<td></td>
<td>Writable and readable in both 32-bit and 16-bit CRC modes.</td>
</tr>
</tbody>
</table>

32.2.3 CRC Control register (CRC_CTRL)

This register controls the configuration and working of the CRC module. Appropriate bits must be set before starting a new CRC calculation. A new CRC calculation is initialized by asserting CTRL[WAS] and then writing the seed into the CRC data register.

Address: 4003_2000h base + 8h offset = 4003_2008h
## CRC_CTRL field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–30 TOT</td>
<td>Type Of Transpose For Writes</td>
</tr>
<tr>
<td></td>
<td>Defines the transpose configuration of the data written to the CRC data register. See the description of the transpose feature for the available transpose options.</td>
</tr>
<tr>
<td></td>
<td>00  No transposition.</td>
</tr>
<tr>
<td></td>
<td>01  Bits in bytes are transposed; bytes are not transposed.</td>
</tr>
<tr>
<td></td>
<td>10  Both bits in bytes and bytes are transposed.</td>
</tr>
<tr>
<td></td>
<td>11  Only bytes are transposed; no bits in a byte are transposed.</td>
</tr>
<tr>
<td>29–28 TOTR</td>
<td>Type Of Transpose For Read</td>
</tr>
<tr>
<td></td>
<td>Identifies the transpose configuration of the value read from the CRC Data register. See the description of the transpose feature for the available transpose options.</td>
</tr>
<tr>
<td></td>
<td>00  No transposition.</td>
</tr>
<tr>
<td></td>
<td>01  Bits in bytes are transposed; bytes are not transposed.</td>
</tr>
<tr>
<td></td>
<td>10  Both bits in bytes and bytes are transposed.</td>
</tr>
<tr>
<td></td>
<td>11  Only bytes are transposed; no bits in a byte are transposed.</td>
</tr>
<tr>
<td>27 Reserved</td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>26 FXOR</td>
<td>Complement Read Of CRC Data Register</td>
</tr>
<tr>
<td></td>
<td>Some CRC protocols require the final checksum to be XORed with 0xFFFFFFFF or 0xFFFF. Asserting this bit enables on the fly complementing of read data.</td>
</tr>
<tr>
<td></td>
<td>0  No XOR on reading.</td>
</tr>
<tr>
<td></td>
<td>1  Invert or complement the read value of the CRC Data register.</td>
</tr>
<tr>
<td>25 WAS</td>
<td>Write CRC Data Register As Seed</td>
</tr>
<tr>
<td></td>
<td>When asserted, a value written to the CRC data register is considered a seed value. When deasserted, a value written to the CRC data register is taken as data for CRC computation.</td>
</tr>
<tr>
<td></td>
<td>0  Writes to the CRC data register are data values.</td>
</tr>
<tr>
<td></td>
<td>1  Writes to the CRC data register are seed values.</td>
</tr>
<tr>
<td>24 TCRC</td>
<td>Width of CRC protocol.</td>
</tr>
<tr>
<td></td>
<td>0  16-bit CRC protocol.</td>
</tr>
<tr>
<td></td>
<td>1  32-bit CRC protocol.</td>
</tr>
<tr>
<td>Reserved</td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>

### 32.3 Functional description
32.3.1 CRC initialization/reinitialization

To enable the CRC calculation, the user must program CRC_CTRL[WAS], CRC_GPOLY, necessary parameters for transposition and CRC result inversion in the applicable registers. Asserting CRC_CTRL[WAS] enables the programming of the seed value into the CRC_DATA register.

After a completed CRC calculation, the module can be reinitialized for a new CRC computation by reasserting CRC_CTRL[WAS] and programming a new, or previously used, seed value. All other parameters must be set before programming the seed value and subsequent data values.

32.3.2 CRC calculations

In 16-bit and 32-bit CRC modes, data values can be programmed 8 bits, 16 bits, or 32 bits at a time, provided all bytes are contiguous. Noncontiguous bytes can lead to an incorrect CRC computation.

32.3.2.1 16-bit CRC

To compute a 16-bit CRC:

2. Program the transpose and complement options in the CTRL register as required for the CRC calculation. See Transpose feature and CRC result complement for details.
3. Write a 16-bit polynomial to the CRC_GPOLY[LOW] field. The CRC_GPOLY[HIGH] field is not usable in 16-bit CRC mode.
4. Set CRC_CTRL[WAS] to program the seed value.
5. Write a 16-bit seed to CRC_DATA[LU:LL]. CRC_DATA[HU:HL] are not used.
7. Write data values into CRC_DATA[HU:HL:LU:LL]. A CRC is computed on every data value write, and the intermediate CRC result is stored back into CRC_DATA[LU:LL].
8. When all values have been written, read the final CRC result from CRC_DATA[LU:LL].

Transpose and complement operations are performed on the fly while reading or writing values. See Transpose feature and CRC result complement for details.
### 32.3.2.2  32-bit CRC

To compute a 32-bit CRC:

2. Program the transpose and complement options in the CTRL register as required for the CRC calculation. See Transpose feature and CRC result complement for details.
3. Write a 32-bit polynomial to CRC_GPOLY[HIGH:LOW].
4. Set CRC_CTRL[WAS] to program the seed value.
5. Write a 32-bit seed to CRC_DATA[HU:HL:LU:LL].
7. Write data values into CRC_DATA[HU:HL:LU:LL]. A CRC is computed on every data value write, and the intermediate CRC result is stored back into CRC_DATA[HU:HL:LU:LL].
8. When all values have been written, read the final CRC result from CRC_DATA[HU:HL:LU:LL]. The CRC is calculated byte-wise, and two clocks are required to complete one CRC calculation.

Transpose and complement operations are performed on the fly while reading or writing values. See Transpose feature and CRC result complement for details.

### 32.3.3  Transpose feature

By default, the transpose feature is not enabled. However, some CRC standards require the input data and/or the final checksum to be transposed. The user software has the option to configure each transpose operation separately, as desired by the CRC standard. The data is transposed on the fly while being read or written.

Some protocols use little endian format for the data stream to calculate a CRC. In this case, the transpose feature usefully flips the bits. This transpose option is one of the types supported by the CRC module.

### 32.3.3.1  Types of transpose

The CRC module provides several types of transpose functions to flip the bits and/or bytes, for both writing input data and reading the CRC result, separately using the CTRL[TOT] or CTRL[TOTR] fields, according to the CRC calculation being used. The following types of transpose functions are available for writing to and reading from the CRC data register:

1. CTRL[TOT] or CTRL[TOTR] is 00.
No transposition occurs.

2. CTRL[TOT] or CTRL[TOTR] is 01

Bits in a byte are transposed, while bytes are not transposed.

\[
\text{reg}[31:0] \text{ becomes } \{\text{reg}[24:31], \text{reg}[16:23], \text{reg}[8:15], \text{reg}[0:7]\}
\]

3. CTRL[TOT] or CTRL[TOTR] is 10.

Both bits in bytes and bytes are transposed.

\[
\text{reg}[31:0] \text{ becomes } \{\text{reg}[0:7], \text{reg}[8:15], \text{reg}[16:23], \text{reg}[24:31]\}
\]

4. CTRL[TOT] or CTRL[TOTR] is 11.

Bytes are transposed, but bits are not transposed.

\[
\text{reg}[31:0] \text{ becomes } \{\text{reg}[7:0], \text{reg}[15:8], \text{reg}[23:16], \text{reg}[31:24]\}
\]
NOTE

For 8-bit and 16-bit write accesses to the CRC data register, the data is transposed with zeros on the unused byte or bytes (taking 32 bits as a whole), but the CRC is calculated on the valid byte(s) only. When reading the CRC data register for a 16-bit CRC result and using transpose options 10 and 11, the resulting value after transposition resides in the CRC[H]:[L] fields. The user software must account for this situation when reading the 16-bit CRC result, so reading 32 bits is preferred.

32.3.4 CRC result complement

When CTRL[FXOR] is set, the checksum is complemented. The CRC result complement function outputs the complement of the checksum value stored in the CRC data register every time the CRC data register is read. When CTRL[FXOR] is cleared, reading the CRC data register accesses the raw checksum value.
Chapter 33
Universal Asynchronous Receiver/Transmitter (UART)

33.1 Chip-specific UART information

33.1.1 UART2 Overview

This device contains a basic universal asynchronous receiver/transmitter (UART) modules with DMA function support. Generally, these modules are used in RS-232, RS-485, and other communications. This module supports LIN Slave operation.

33.2 Introduction

The UART allows asynchronous serial communication with peripheral devices and CPUs.

33.2.1 Features

The UART includes the following features:

- Full-duplex operation
- Standard mark/space non-return-to-zero (NRZ) format
- 13-bit baud rate selection with /32 fractional divide, based on the module clock frequency
- Programmable 8-bit or 9-bit data format
- Separately enabled transmitter and receiver
• Programmable transmitter output polarity
• Programmable receive input polarity
• Up to 14-bit break character transmission.
• 11-bit break character detection option
• Two receiver wakeup methods:
  • Idle line wakeup
  • Address mark wakeup
• Address match feature in the receiver to reduce address mark wakeup ISR overhead
• Ability to select MSB or LSB to be first bit on wire
• Support for ISO 7816 protocol to interface with SIM cards and smart cards
  • Support for T=0 and T=1 protocols
  • Automatic retransmission of NACK'd packets with programmable retry threshold
  • Support for 11 and 12 ETU transfers
  • Detection of initial packet and automated transfer parameter programming
• Interrupt-driven operation with seven ISO-7816 specific interrupts:
  • Wait time violated
  • Character wait time violated
  • Block wait time violated
  • Initial frame detected
  • Transmit error threshold exceeded
  • Receive error threshold exceeded
  • Guard time violated
• Interrupt-driven operation with flags, not specific to ISO-7816 support
  • Transmitter data buffer at or below watermark
  • Transmission complete
  • Receiver data buffer at or above watermark
• Idle receiver input
• Receiver data buffer overrun
• Noise error
• Framing error
• Parity error
• Active edge on receive pin
• Receiver framing error detection
• Hardware parity generation and checking
• 1/16 bit-time noise detection
• DMA interface

33.2.2 Modes of operation

The UART functions in the same way in all the normal modes. It has the following low power mode:

• Stop mode

33.2.2.1 Run mode

This is the normal mode of operation.

33.2.2.2 Stop mode

The UART is inactive during Stop mode for reduced power consumption. The STOP instruction does not affect the UART register states, but the UART module clock is disabled. The UART operation resumes after an external interrupt brings the CPU out of Stop mode. Bringing the CPU out of Stop mode by reset aborts any ongoing transmission or reception and resets the UART. Entering or leaving Stop mode does not initiate any power down or power up procedures for the ISO-7816 smartcard interface.
## 33.3 UART signal descriptions

The UART signals are shown in the following table.

<table>
<thead>
<tr>
<th>Signal</th>
<th>Description</th>
<th>I/O</th>
</tr>
</thead>
<tbody>
<tr>
<td>RXD</td>
<td>Receive data</td>
<td>I</td>
</tr>
<tr>
<td>TXD</td>
<td>Transmit data</td>
<td>O</td>
</tr>
</tbody>
</table>

### 33.3.1 Detailed signal descriptions

The detailed signal descriptions of the UART are shown in the following table.

<table>
<thead>
<tr>
<th>Signal</th>
<th>I/O</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>RXD</td>
<td>I</td>
<td>Receive data. Serial data input to receiver.</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>State meaning</strong> Whether RXD is interpreted as a 1 or 0 depends on the bit encoding method along with other configuration settings.</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>Timing</strong> Sampled at a frequency determined by the module clock divided by the baud rate.</td>
</tr>
<tr>
<td>TXD</td>
<td>O</td>
<td>Transmit data. Serial data output from transmitter.</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>State meaning</strong> Whether TXD is interpreted as a 1 or 0 depends on the bit encoding method along with other configuration settings.</td>
</tr>
<tr>
<td></td>
<td></td>
<td><strong>Timing</strong> Driven at the beginning or within a bit time according to the bit encoding method along with other configuration settings. Otherwise, transmissions are independent of reception timing.</td>
</tr>
</tbody>
</table>

## 33.4 Memory map and registers

This section provides a detailed description of all memory and registers. Only byte accesses are supported.

### UART memory map

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4006_C000</td>
<td>UART Baud Rate Registers: High (UART2_BDH)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>33.4.1/518</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
### UART memory map (continued)

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4006_C001</td>
<td>UART Baud Rate Registers: Low (UART2_BDL)</td>
<td>8</td>
<td>R/W</td>
<td>04h</td>
<td>33.4.2/519</td>
</tr>
<tr>
<td>4006_C002</td>
<td>UART Control Register 1 (UART2_C1)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>33.4.3/519</td>
</tr>
<tr>
<td>4006_C003</td>
<td>UART Control Register 2 (UART2_C2)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>33.4.4/521</td>
</tr>
<tr>
<td>4006_C004</td>
<td>UART Status Register 1 (UART2_S1)</td>
<td>8</td>
<td>R</td>
<td>C0h</td>
<td>33.4.5/523</td>
</tr>
<tr>
<td>4006_C005</td>
<td>UART Status Register 2 (UART2_S2)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>33.4.6/525</td>
</tr>
<tr>
<td>4006_C006</td>
<td>UART Control Register 3 (UART2_C3)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>33.4.7/527</td>
</tr>
<tr>
<td>4006_C007</td>
<td>UART Data Register (UART2_D)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>33.4.8/528</td>
</tr>
<tr>
<td>4006_C008</td>
<td>UART Match Address Registers 1 (UART2_MA1)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>33.4.9/529</td>
</tr>
<tr>
<td>4006_C009</td>
<td>UART Match Address Registers 2 (UART2_MA2)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>33.4.10/530</td>
</tr>
<tr>
<td>4006_C00A</td>
<td>UART Control Register 4 (UART2_C4)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>33.4.11/530</td>
</tr>
<tr>
<td>4006_C00B</td>
<td>UART Control Register 5 (UART2_C5)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>33.4.12/530</td>
</tr>
<tr>
<td>4006_C018</td>
<td>UART 7816 Control Register (UART2_C7816)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>33.4.13/532</td>
</tr>
<tr>
<td>4006_C019</td>
<td>UART 7816 Interrupt Enable Register (UART2_IE7816)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>33.4.14/533</td>
</tr>
<tr>
<td>4006_C01A</td>
<td>UART 7816 Interrupt Status Register (UART2_IS7816)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>33.4.15/535</td>
</tr>
<tr>
<td>4006_C01B</td>
<td>UART 7816 Wait Parameter Register (UART2_WP7816)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>33.4.16/537</td>
</tr>
<tr>
<td>4006_C01C</td>
<td>UART 7816 Wait N Register (UART2_WN7816)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>33.4.17/537</td>
</tr>
<tr>
<td>4006_C01D</td>
<td>UART 7816 Wait FD Register (UART2_WF7816)</td>
<td>8</td>
<td>R/W</td>
<td>01h</td>
<td>33.4.18/538</td>
</tr>
<tr>
<td>4006_C01E</td>
<td>UART 7816 Error Threshold Register (UART2_ET7816)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>33.4.19/538</td>
</tr>
<tr>
<td>4006_C01F</td>
<td>UART 7816 Transmit Length Register (UART2_TL7816)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>33.4.20/539</td>
</tr>
<tr>
<td>4006_C03A</td>
<td>UART 7816 ATR Duration Timer Register A (UART2_AP7816A_T0)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>33.4.21/539</td>
</tr>
<tr>
<td>4006_C03B</td>
<td>UART 7816 ATR Duration Timer Register B (UART2_AP7816B_T0)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>33.4.22/540</td>
</tr>
<tr>
<td>4006_C03C</td>
<td>UART 7816 Wait Parameter Register A (UART2_WP7816A_T0)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>33.4.23/541</td>
</tr>
<tr>
<td>4006_C03C</td>
<td>UART 7816 Wait Parameter Register A (UART2_WP7816A_T1)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>33.4.24/541</td>
</tr>
<tr>
<td>4006_C03D</td>
<td>UART 7816 Wait Parameter Register B (UART2_WP7816B_T0)</td>
<td>8</td>
<td>R/W</td>
<td>14h</td>
<td>33.4.25/542</td>
</tr>
<tr>
<td>4006_C03D</td>
<td>UART 7816 Wait Parameter Register B (UART2_WP7816B_T1)</td>
<td>8</td>
<td>R/W</td>
<td>14h</td>
<td>33.4.26/542</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
### UART memory map (continued)

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4006_C03E</td>
<td>UART 7816 Wait and Guard Parameter Register (UART2_WGP7816_T1)</td>
<td>8</td>
<td>R/W</td>
<td>06h</td>
<td>33.4.27/543</td>
</tr>
<tr>
<td>4006_C03F</td>
<td>UART 7816 Wait Parameter Register C (UART2_WP7816C_T1)</td>
<td>8</td>
<td>R/W</td>
<td>0Bh</td>
<td>33.4.28/543</td>
</tr>
</tbody>
</table>

### 33.4.1 UART Baud Rate Registers: High (UARTx_BDH)

This register, along with the BDL register, controls the prescale divisor for UART baud rate generation. To update the 13-bit baud rate setting (SBR[12:0]), first write to BDH to buffer the high half of the new value and then write to BDL. The working value in BDH does not change until BDL is written.

BDL is reset to a nonzero value, but after reset, the baud rate generator remains disabled until the first time the receiver or transmitter is enabled, that is, when C2[RE] or C2[TE] is set.

Address: 4006_C000h base + 0h offset = 4006_C000h

<table>
<thead>
<tr>
<th>Bit</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Write</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>RXEDGIE</td>
<td></td>
<td></td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**UARTx_BDH field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>Reserved.</td>
</tr>
<tr>
<td></td>
<td>This field is reserved.</td>
</tr>
<tr>
<td>6</td>
<td>RXEDGIE</td>
</tr>
<tr>
<td></td>
<td>RxD Input Active Edge Interrupt Enable</td>
</tr>
<tr>
<td></td>
<td>Enables the receive input active edge, RXEDGIF, to generate interrupt requests.</td>
</tr>
<tr>
<td></td>
<td>0 Hardware interrupts from RXEDGIF disabled using polling.</td>
</tr>
<tr>
<td></td>
<td>1 RXEDGIF interrupt request enabled.</td>
</tr>
<tr>
<td>5</td>
<td>Reserved.</td>
</tr>
<tr>
<td></td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>SBR</td>
<td>UART Baud Rate Bits</td>
</tr>
<tr>
<td></td>
<td>The baud rate for the UART is determined by the 13 SBR fields. See <a href="#">Baud rate generation</a> for details.</td>
</tr>
</tbody>
</table>

**NOTE:**
- The baud rate generator is disabled until C2[TE] or C2[RE] is set for the first time after reset. The baud rate generator is disabled when SBR = 0.
- Writing to BDH has no effect without writing to BDL, because writing to BDH puts the data in a temporary location until BDL is written.
33.4.2 UART Baud Rate Registers: Low (UARTx_BDL)

This register, along with the BDH register, controls the prescale divisor for UART baud rate generation. To update the 13-bit baud rate setting, SBR[12:0], first write to BDH to buffer the high half of the new value and then write to BDL. The working value in BDH does not change until BDL is written. BDL is reset to a nonzero value, but after reset, the baud rate generator remains disabled until the first time the receiver or transmitter is enabled, that is, when C2[RE] or C2[TE] is set.

Address: 4006_C000h base + 1h offset = 4006_C001h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

**UARTx_BDL field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>SBR</td>
<td>UART Baud Rate Bits</td>
</tr>
</tbody>
</table>

The baud rate for the UART is determined by the 13 SBR fields. See Baud rate generation for details.

**NOTE:**
- The baud rate generator is disabled until C2[TE] or C2[RE] is set for the first time after reset. The baud rate generator is disabled when SBR = 0.
- Writing to BDH has no effect without writing to BDL, because writing to BDH puts the data in a temporary location until BDL is written.

33.4.3 UART Control Register 1 (UARTx_C1)

This read/write register controls various optional features of the UART system.

Address: 4006_C000h base + 2h offset = 4006_C002h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

**UARTx_C1 field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>LOOPS</td>
</tr>
</tbody>
</table>

Loop Mode Select

When LOOPS is set, the RxD pin is disconnected from the UART and the transmitter output is internally connected to the receiver input. The transmitter and the receiver must be enabled to use the loop function.

*Table continues on the next page...*
<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Normal operation.</td>
</tr>
<tr>
<td>1</td>
<td>Loop mode where transmitter output is internally connected to receiver input. The receiver input is determined by RSRC.</td>
</tr>
<tr>
<td>6</td>
<td>Reserved. This field is reserved.</td>
</tr>
<tr>
<td>5</td>
<td>Receiver Source Select</td>
</tr>
<tr>
<td>RSRC</td>
<td>This field has no meaning or effect unless the LOOPS field is set. When LOOPS is set, the RSRC field determines the source for the receiver shift register input.</td>
</tr>
<tr>
<td>0</td>
<td>Selects internal loop back mode. The receiver input is internally connected to transmitter output.</td>
</tr>
<tr>
<td>1</td>
<td>Single wire UART mode where the receiver input is connected to the transmit pin input signal.</td>
</tr>
<tr>
<td>4</td>
<td>9-bit or 8-bit Mode Select</td>
</tr>
<tr>
<td>M</td>
<td>This field must be set when C7816[ISO_7816E] is set/enabled.</td>
</tr>
<tr>
<td>0</td>
<td>Normal—start + 8 data bits (MSB/LSB first as determined by MSBF) + stop.</td>
</tr>
<tr>
<td>1</td>
<td>Use—start + 9 data bits (MSB/LSB first as determined by MSBF) + stop.</td>
</tr>
<tr>
<td>3</td>
<td>Receiver Wakeup Method Select</td>
</tr>
<tr>
<td>WAKE</td>
<td>Determines which condition wakes the UART:</td>
</tr>
<tr>
<td></td>
<td>• Address mark in the most significant bit position of a received data character, or</td>
</tr>
<tr>
<td></td>
<td>• An idle condition on the receive pin input signal.</td>
</tr>
<tr>
<td>0</td>
<td>Idle line wakeup.</td>
</tr>
<tr>
<td>1</td>
<td>Address mark wakeup.</td>
</tr>
<tr>
<td>2</td>
<td>Idle Line Type Select</td>
</tr>
<tr>
<td>ILT</td>
<td>Determines when the receiver starts counting logic 1s as idle character bits. The count begins either after a valid start bit or after the stop bit. If the count begins after the start bit, then a string of logic 1s preceding the stop bit can cause false recognition of an idle character. Beginning the count after the stop bit avoids false idle character recognition, but requires properly synchronized transmissions.</td>
</tr>
<tr>
<td></td>
<td><strong>NOTE:</strong></td>
</tr>
<tr>
<td></td>
<td>• In case the UART is programmed with ILT = 1, a logic of 1'b0 is automatically shifted after a received stop bit, therefore resetting the idle count.</td>
</tr>
<tr>
<td></td>
<td>• In case the UART is programmed for IDLE line wakeup (RWU = 1 and WAKE = 0), ILT has no effect on when the receiver starts counting logic 1s as idle character bits. In idle line wakeup, an idle character is recognized at anytime the receiver sees 10, 11, or 12 1s depending on the M, PE, and C4[M10] fields.</td>
</tr>
<tr>
<td>0</td>
<td>Idle character bit count starts after start bit.</td>
</tr>
<tr>
<td>1</td>
<td>Idle character bit count starts after stop bit.</td>
</tr>
<tr>
<td>1</td>
<td>Parity Enable</td>
</tr>
<tr>
<td>PE</td>
<td>Enables the parity function. When parity is enabled, parity function inserts a parity bit in the bit position immediately preceding the stop bit. This field must be set when C7816[ISO_7816E] is set/enabled.</td>
</tr>
<tr>
<td>0</td>
<td>Parity function disabled.</td>
</tr>
<tr>
<td>1</td>
<td>Parity function enabled.</td>
</tr>
<tr>
<td>0</td>
<td>Parity Type</td>
</tr>
</tbody>
</table>

Table continues on the next page...
**UARTx_C1 field descriptions (continued)**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Determines whether the UART generates and checks for even parity or odd parity. With even parity, an even number of 1s clears the parity bit and an odd number of 1s sets the parity bit. With odd parity, an odd number of 1s clears the parity bit and an even number of 1s sets the parity bit. This field must be cleared when C7816[ISO_7816E] is set/enabled.</td>
</tr>
<tr>
<td>0</td>
<td>Even parity.</td>
</tr>
<tr>
<td>1</td>
<td>Odd parity.</td>
</tr>
</tbody>
</table>

### 33.4.4 UART Control Register 2 (UARTx_C2)

This register can be read or written at any time.

Address: 4006_C000h base + 3h offset = 4006_C003h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>TIE</td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td>TCIE</td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>RIE</td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>ILIE</td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td>TE</td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td>RE</td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>RWU</td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>SBK</td>
<td></td>
<td>0</td>
</tr>
</tbody>
</table>

**UARTx_C2 field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| 7 TIE | Transmitter Interrupt or DMA Transfer Enable. Enables S1[TDRE] to generate interrupt requests or DMA transfer requests, based on the state of C5[TDMAS]. 

**NOTE:** If C2[TIE] and C5[TDMAS] are both set, then TCIE must be cleared, and D[D] must not be written unless servicing a DMA request. |
| 0 | TDRE interrupt and DMA transfer requests disabled. |
| 1 | TDRE interrupt or DMA transfer requests enabled. |
| 6 TCIE | Transmission Complete Interrupt Enable Enables the transmission complete flag, S1[TC], to generate interrupt requests. |
| 0 | TC interrupt requests disabled. |
| 1 | TC interrupt requests enabled. |
| 5 RIE | Receiver Full Interrupt or DMA Transfer Enable Enables S1[RDRF] to generate interrupt requests or DMA transfer requests, based on the state of C5[RDMAS]. |
| 0 | RDRF interrupt and DMA transfer requests disabled. |
| 1 | RDRF interrupt or DMA transfer requests enabled. |
| 4 ILIE | Idle Line Interrupt Enable Enables the idle line flag, S1[IDLE], to generate interrupt requests. |

*Table continues on the next page...*
### UARTx_C2 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>IDLE interrupt requests disabled.</td>
</tr>
<tr>
<td>1</td>
<td>IDLE interrupt requests enabled.</td>
</tr>
<tr>
<td>3 TE</td>
<td>Transmitter Enable</td>
</tr>
<tr>
<td></td>
<td>Enables the UART transmitter. TE can be used to queue an idle preamble by clearing and then setting TE. When C7816[ISO_7816E] is set/enabled and C7816[TTYPE] = 1, this field is automatically cleared after the requested block has been transmitted. This condition is detected when TL7816[TLEN] = 0 and four additional characters are transmitted.</td>
</tr>
<tr>
<td>0</td>
<td>Transmitter off.</td>
</tr>
<tr>
<td>1</td>
<td>Transmitter on.</td>
</tr>
<tr>
<td>2 RE</td>
<td>Receiver Enable</td>
</tr>
<tr>
<td></td>
<td>Enables the UART receiver.</td>
</tr>
<tr>
<td>0</td>
<td>Receiver off.</td>
</tr>
<tr>
<td>1</td>
<td>Receiver on.</td>
</tr>
<tr>
<td>1 RWU</td>
<td>Receiver Wakeup Control</td>
</tr>
<tr>
<td></td>
<td>This field can be set to place the UART receiver in a standby state. RWU automatically clears when an RWU event occurs, that is, an IDLE event when C1[WAKE] is clear or an address match when C1[WAKE] is set. This field must be cleared when C7816[ISO_7816E] is set.</td>
</tr>
<tr>
<td>NOTE:</td>
<td>RWU must be set only with C1[WAKE] = 0 (wakeup on idle) if the channel is currently not idle. This can be determined by S2[RAF]. If the flag is set to wake up an IDLE event and the channel is already idle, it is possible that the UART will discard data. This is because the data must be received after an IDLE is detected before IDLE is allowed to reasserted.</td>
</tr>
<tr>
<td>0</td>
<td>Normal operation.</td>
</tr>
<tr>
<td>1</td>
<td>RWU enables the wakeup function and inhibits further receiver interrupt requests. Normally, hardware wakes the receiver by automatically clearing RWU.</td>
</tr>
<tr>
<td>0 SBK</td>
<td>Send Break</td>
</tr>
<tr>
<td></td>
<td>Toggling SBK sends one break character from the following: See Transmitting break characters for the number of logic 0s for the different configurations. Toggling implies clearing the SBK field before the break character has finished transmitting. As long as SBK is set, the transmitter continues to send complete break characters (10, 11, or 12 bits, or 13 or 14 bits). Ensure that C2[TE] is asserted at least 1 clock before assertion of this bit.</td>
</tr>
<tr>
<td></td>
<td>• 10, 11, or 12 logic 0s if S2[BRK13] is cleared</td>
</tr>
<tr>
<td></td>
<td>• 13 or 14 logic 0s if S2[BRK13] is set.</td>
</tr>
<tr>
<td></td>
<td>This field must be cleared when C7816[ISO_7816E] is set.</td>
</tr>
<tr>
<td>0</td>
<td>Normal transmitter operation.</td>
</tr>
<tr>
<td>1</td>
<td>Queue break characters to be sent.</td>
</tr>
</tbody>
</table>
33.4.5 UART Status Register 1 (UARTx_S1)

The S1 register provides inputs to the MCU for generation of UART interrupts or DMA requests. This register can also be polled by the MCU to check the status of its fields. To clear a flag, the status register should be read followed by a read or write to D register, depending on the interrupt flag type. Other instructions can be executed between the two steps as long the handling of I/O is not compromised, but the order of operations is important for flag clearing. When a flag is configured to trigger a DMA request, assertion of the associated DMA done signal from the DMA controller clears the flag.

**NOTE**

- If the condition that results in the assertion of the flag, interrupt, or DMA request is not resolved prior to clearing the flag, the flag, and interrupt/DMA request, reasserts.

Address: 4006_C000h base + 4h offset = 4006_C004h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>TDRE</td>
<td></td>
<td>1</td>
</tr>
<tr>
<td>6</td>
<td>TC</td>
<td></td>
<td>1</td>
</tr>
<tr>
<td>5</td>
<td>RDRF</td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>IDLE</td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td>OR</td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td>NF</td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>FE</td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>PF</td>
<td></td>
<td>0</td>
</tr>
</tbody>
</table>

**UARTx_S1 field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7 TDRE</td>
<td>Transmit Data Register Empty Flag</td>
</tr>
<tr>
<td></td>
<td>TDRE will set when the transmit data register (D) is empty. To clear TDRE, read S1 when TDRE is set and then write to the UART data register (D).</td>
</tr>
<tr>
<td></td>
<td>0 Transmit data buffer is full.</td>
</tr>
<tr>
<td></td>
<td>1 Transmit data buffer is empty.</td>
</tr>
<tr>
<td>6 TC</td>
<td>Transmit Complete Flag</td>
</tr>
<tr>
<td></td>
<td>TC is set when the transmit buffer is empty and no data, preamble, or break character is being transmitted. When TC is set, the transmit data output signal becomes idle (logic 1). TC is cleared by reading S1 with TC set and then doing one of the following: When C7816[ISO_7816E] is set/enabled, this field is set after any NACK signal has been received, but prior to any corresponding guard times expiring.</td>
</tr>
<tr>
<td></td>
<td>• Writing to D to transmit new data.</td>
</tr>
<tr>
<td></td>
<td>• Queuing a preamble by clearing and then setting C2[TE].</td>
</tr>
<tr>
<td></td>
<td>• Queuing a break character by writing 1 to SBK in C2.</td>
</tr>
<tr>
<td></td>
<td>0 Transmitter active (sending data, a preamble, or a break).</td>
</tr>
<tr>
<td></td>
<td>1 Transmitter idle (transmission activity complete).</td>
</tr>
<tr>
<td>5 RDRF</td>
<td>Receive Data Register Full Flag</td>
</tr>
<tr>
<td></td>
<td>RDRF is set when the receive buffer (D) is full. To clear RDRF, read S1 when RDRF is set and then read D.</td>
</tr>
</tbody>
</table>

Table continues on the next page...
### UARTx_S1 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Receive data buffer is empty.</td>
</tr>
<tr>
<td>1</td>
<td>Receive data buffer is full.</td>
</tr>
<tr>
<td>4</td>
<td>Idle Line Flag&lt;br&gt;After the IDLE flag is cleared, a frame must be received (although not necessarily stored in the data buffer, for example if C2[RWU] is set). To clear IDLE, read UART status S1 with IDLE set and then read D. IDLE is set when either of the following appear on the receiver input:&lt;br&gt;• 10 consecutive logic 1s if C1[M] = 0&lt;br&gt;• 11 consecutive logic 1s if C1[M] = 1 and C4[M10] = 0&lt;br&gt;• 12 consecutive logic 1s if C1[M] = 1, C4[M10] = 1, and C1[PE] = 1&lt;br&gt;Idle detection is not supported when 7816E is set/enabled and hence this flag is ignored. <strong>NOTE:</strong> When RWU is set and WAKE is cleared, an idle line condition sets the IDLE flag if RWUID is set, else the IDLE flag does not become set. 0 Receiver input is either active now or has never become active since the IDLE flag was last cleared. 1 Receiver input has become idle or the flag has not been cleared since it last asserted.</td>
</tr>
<tr>
<td>3</td>
<td>Receiver Overrun Flag&lt;br&gt;OR is set when software fails to prevent the receive data register from overflowing with data. The OR bit is set immediately after the stop bit has been completely received for the dataword that overflows the buffer and all the other error flags (FE, NF, and PF) are prevented from setting. The data in the shift register is lost, but the data already in the UART data registers is not affected. If the OR flag is set, no data is stored in the data buffer even if sufficient room exists. Additionally, while the OR flag is set, the RDRF and IDLE flags are blocked from asserting, that is, transition from an inactive to an active state. To clear OR, read S1 when OR is set and then read D. See functional description for more details regarding the operation of the OR bit. In 7816 mode, it is possible to configure a NACK to be returned by programing C7816[ONACK]. 0 No overrun has occurred since the last time the flag was cleared. 1 Overrun has occurred or the overrun flag has not been cleared since the last overrun occurred.</td>
</tr>
<tr>
<td>2</td>
<td>Noise Flag&lt;br&gt;NF is set when the UART detects noise on the receiver input. NF does not become set in the case of an overrun. To clear NF, read S1 and then read D. 0 No noise detected. 1 Noise detected in the received character in D.</td>
</tr>
<tr>
<td>1</td>
<td>Framing Error Flag&lt;br&gt;FE is set when a logic 0 is accepted as the stop bit. FE does not set in the case of an overrun. FE inhibits further data reception until it is cleared. To clear FE, read S1 with FE set and then read D. The last data in the receive buffer represents the data that was received with the frame error enabled. Framing errors are not supported when 7816E is set/enabled. However, if this flag is set, data is still not received in 7816 mode. 0 No framing error detected. 1 Framing error.</td>
</tr>
<tr>
<td>0</td>
<td>Parity Error Flag&lt;br&gt;PF is set when PE is set and the parity of the received data does not match its parity bit. The PF is not set in the case of an overrun condition. To clear PF, read S1 and then read D.</td>
</tr>
</tbody>
</table>
### UARTx_S1 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>No parity error detected.</td>
</tr>
<tr>
<td>1</td>
<td>Parity error.</td>
</tr>
</tbody>
</table>

### 33.4.6 UART Status Register 2 (UARTx_S2)

The S2 register provides inputs to the MCU for generation of UART interrupts or DMA requests. Also, this register can be polled by the MCU to check the status of these bits. This register can be read or written at any time, with the exception of the MSBF and RXINV bits, which should be changed by the user only between transmit and receive packets.

**Address:** 4006_C000h base + 5h offset = 4006_C005h

![UARTx_S2 field descriptions](image)

### UARTx_S2 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>6</td>
<td>RXEDGIF</td>
</tr>
<tr>
<td></td>
<td>RxD Pin Active Edge Interrupt Flag</td>
</tr>
<tr>
<td></td>
<td>RXEDGIF is set when an active edge occurs on the RxD pin. The active edge is falling if RXINV = 0, and rising if RXINV=1. RXEDGIF is cleared by writing a 1 to it. See for additional details. RXEDGIF description</td>
</tr>
<tr>
<td>5</td>
<td>MSBF</td>
</tr>
<tr>
<td></td>
<td>Most Significant Bit First</td>
</tr>
<tr>
<td></td>
<td>Setting this field reverses the order of the bits that are transmitted and received on the wire. This field does not affect the polarity of the bits, the location of the parity bit, or the location of the start or stop bits. This field is automatically set when C7816[INIT] and C7816[ISO7816E] are enabled and an initial character is detected in T = 0 protocol mode.</td>
</tr>
<tr>
<td></td>
<td>0 LSB (bit0) is the first bit that is transmitted following the start bit. Further, the first bit received after the start bit is identified as bit0.</td>
</tr>
<tr>
<td></td>
<td>1 MSB (bit8, bit7 or bit6) is the first bit that is transmitted following the start bit, depending on the setting of C1[M] and C1[PE]. Further, the first bit received after the start bit is identified as bit8, bit7, or bit6, depending on the setting of C1[M] and C1[PE].</td>
</tr>
<tr>
<td>4</td>
<td>RXINV</td>
</tr>
<tr>
<td></td>
<td>Receive Data Inversion</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
### UARTx_S2 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| Setting this field reverses the polarity of the received data input. In NRZ format, a one is represented by a mark and a zero is represented by a space for normal polarity, and the opposite for inverted polarity. This field is automatically set when C7816[INIT] and C7816[ISO7816E] are enabled and an initial character is detected in T = 0 protocol mode.  

**NOTE:** Setting RXINV inverts the RxD input for data bits, start and stop bits, break, and idle. When C7816[ISO7816E] is set/enabled, only the data bits and the parity bit are inverted.  

0  Receive data is not inverted.  
1  Receive data is inverted.  

| 3 RWUID | Receive Wakeup Idle Detect  
When RWU is set and WAKE is cleared, this field controls whether the idle character that wakes the receiver sets S1[IDLE]. This field must be cleared when C7816[ISO7816E] is set/enabled.  

0  S1[IDLE] is not set upon detection of an idle character.  
1  S1[IDLE] is set upon detection of an idle character.  

| 2 BRK13 | Break Transmit Character Length  
Determines whether the transmit break character is 10, 11, or 12 bits long, or 13 or 14 bits long. See for the length of the break character for the different configurations. The detection of a framing error is not affected by this field.  

Transmitting break characters  

0  Break character is 10, 11, or 12 bits long.  
1  Break character is 13 or 14 bits long.  

| 1 Reserved | Reserved.  
This field is reserved.  

| 0 RAF | Receiver Active Flag  
RAF is set when the UART receiver detects a logic 0 during the RT1 time period of the start bit search. RAF is cleared when the receiver detects an idle character when C7816[ISO7816E] is cleared/disabled. When C7816[ISO7816E] is enabled, the RAF is cleared if the C7816[TTYPE] = 0 expires or the C7816[TTYPE] = 1 expires.  

**NOTE:** In case C7816[ISO7816E] is set and C7816[TTYPE] = 0, it is possible to configure the guard time to 12. However, if a NACK is required to be transmitted, the data transfer actually takes 13 ETU with the 13th ETU slot being an inactive buffer. Therefore, in this situation, the RAF may deassert one ETU prior to actually being inactive.  

0  UART receiver idle/inactive waiting for a start bit.  
1  UART receiver active, RxD input not idle.  

---

**KL17 Sub-Family Reference Manual, Rev. 4.1, 07/2016**

NXP Semiconductors
33.4.7 UART Control Register 3 (UARTx_C3)

Writing R8 does not have any effect. TXDIR and TXINV can be changed only between transmit and receive packets.

Address: 4006_C000h base + 6h offset = 4006_C006h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>R8</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td>T8</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>TXDIR</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>TXINV</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td>ORIE</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td>NEIE</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>FEIE</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>PEIE</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

**UARTx_C3 field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| 7 R8  | Received Bit 8  
       | R8 is the ninth data bit received when the UART is configured for 9-bit data format, that is, if C1[M] = 1 or C4[M10] = 1. The R8 value corresponds to the current data value in the UARTx_D register. To read the 9th bit, read the value of UARTx_C3[R8], then read the UARTx_D register. |
| 6 T8  | Transmit Bit 8  
       | T8 is the ninth data bit transmitted when the UART is configured for 9-bit data format, that is, if C1[M] = 1 or C4[M10] = 1.  
       | **NOTE:** If the value of T8 is the same as in the previous transmission, T8 does not have to be rewritten. The same value is transmitted until T8 is rewritten.  
       | To correctly transmit the 9th bit, write UARTx_C3[T8] to the desired value, then write the UARTx_D register with the remaining data. |
| 5 TXDIR | Transmitter Pin Data Direction in Single-Wire mode  
       | Determines whether the TXD pin is used as an input or output in the single-wire mode of operation. This field is relevant only to the single wire mode. When C7816[ISO7816E] is set/enabled and C7816[TTYPE] = 1, this field is automatically cleared after the requested block is transmitted. This condition is detected when TL7816[TLEN] = 0 and 4 additional characters are transmitted. Additionally, if C7816[ISO7816E] is set/enabled and C7816[TTYPE] = 0 and a NACK is being transmitted, the hardware automatically overrides this field as needed. In this situation, TXDIR does not reflect the temporary state associated with the NACK.  
       | 0 TXD pin is an input in single wire mode.  
       | 1 TXD pin is an output in single wire mode. |
| 4 TXINV | Transmit Data Inversion.  
       | Setting this field reverses the polarity of the transmitted data output. In NRZ format, a one is represented by a mark and a zero is represented by a space for normal polarity, and the opposite for inverted polarity. This field is automatically set when C7816[INIT] and C7816[ISO7816E] are enabled and an initial character is detected in T = 0 protocol mode.  
       | **NOTE:** Setting TXINV inverts all transmitted values, including idle, break, start, and stop bits. In loop mode, if TXINV is set, the receiver gets the transmit inversion bit when RXINV is disabled. When C7816[ISO7816E] is set/enabled then only the transmitted data bits and parity bit are inverted. |

*Table continues on the next page...*
### UARTx_C3 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Transmit data is not inverted.</td>
</tr>
<tr>
<td>1</td>
<td>Transmit data is inverted.</td>
</tr>
<tr>
<td>3</td>
<td>Overrun Error Interrupt Enable</td>
</tr>
<tr>
<td></td>
<td>Enables the overrun error flag, S1[OR], to generate interrupt requests.</td>
</tr>
<tr>
<td></td>
<td>0 OR interrupts are disabled.</td>
</tr>
<tr>
<td></td>
<td>1 OR interrupt requests are enabled.</td>
</tr>
<tr>
<td>2</td>
<td>Noise Error Interrupt Enable</td>
</tr>
<tr>
<td></td>
<td>Enables the noise flag, S1[NF], to generate interrupt requests.</td>
</tr>
<tr>
<td></td>
<td>0 NF interrupt requests are disabled.</td>
</tr>
<tr>
<td></td>
<td>1 NF interrupt requests are enabled.</td>
</tr>
<tr>
<td>1</td>
<td>Framing Error Interrupt Enable</td>
</tr>
<tr>
<td></td>
<td>Enables the framing error flag, S1[FE], to generate interrupt requests.</td>
</tr>
<tr>
<td></td>
<td>0 FE interrupt requests are disabled.</td>
</tr>
<tr>
<td></td>
<td>1 FE interrupt requests are enabled.</td>
</tr>
<tr>
<td>0</td>
<td>Parity Error Interrupt Enable</td>
</tr>
<tr>
<td></td>
<td>Enables the parity error flag, S1[PF], to generate interrupt requests.</td>
</tr>
<tr>
<td></td>
<td>0 PF interrupt requests are disabled.</td>
</tr>
<tr>
<td></td>
<td>1 PF interrupt requests are enabled.</td>
</tr>
</tbody>
</table>

#### 33.4.8 UART Data Register (UARTx_D)

This register is actually two separate registers. Reads return the contents of the read-only receive data register and writes go to the write-only transmit data register.

**NOTE**

- In 8-bit or 9-bit data format, only UART data register (D) needs to be accessed to clear the S1[RDRF] bit. The C3 register needs to be read, prior to the D register, only if the ninth bit of data needs to be captured.
- In the normal 8-bit mode (M bit cleared) if the parity is enabled, you get seven data bits and one parity bit. That one parity bit is loaded into the D register. So, for the data bits, mask off the parity bit from the value you read out of this register.
- When transmitting in 9-bit data format and using 8-bit write instructions, write first to transmit bit 8 in UART control register 3 (C3[T8]), then D. A write to C3[T8]
stores the data in a temporary register. If D register is written first, and then the new data on data bus is stored in D, the temporary value written by the last write to C3[T8] gets stored in the C3[T8] register.

Address: 4006_C000h base + 7h offset = 4006_C007h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

**UARTx_D field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>RT</td>
<td>Reads return the contents of the read-only receive data register and writes go to the write-only transmit data register.</td>
</tr>
</tbody>
</table>

### 33.4.9 UART Match Address Registers 1 (UARTx_MA1)

The MA1 and MA2 registers are compared to input data addresses when the most significant bit is set and the associated C4[MAEN] field is set. If a match occurs, the following data is transferred to the data register. If a match fails, the following data is discarded. These registers can be read and written at anytime.

Address: 4006_C000h base + 8h offset = 4006_C008h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

**UARTx_MA1 field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>MA</td>
<td>Match Address</td>
</tr>
</tbody>
</table>
33.4.10 UART Match Address Registers 2 (UARTx_MA2)

These registers can be read and written at anytime. The MA1 and MA2 registers are compared to input data addresses when the most significant bit is set and the associated C4[MAEN] field is set. If a match occurs, the following data is transferred to the data register. If a match fails, the following data is discarded.

Address: 4006_C000h base + 9h offset = 4006_C009h

<table>
<thead>
<tr>
<th>Bit</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read Write Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

**UARTx_MA2 field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>MA</td>
<td>Match Address</td>
</tr>
</tbody>
</table>

33.4.11 UART Control Register 4 (UARTx_C4)

Address: 4006_C000h base + Ah offset = 4006_C00Ah

<table>
<thead>
<tr>
<th>Bit</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read Write Reset</td>
<td>MAEN1</td>
<td>MAEN2</td>
<td>M10</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

**UARTx_C4 field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| 7 MAEN1 | Match Address Mode Enable 1  
See Match address operation for more information.  
0 All data received is transferred to the data buffer if MAEN2 is cleared.  
1 All data received with the most significant bit cleared, is discarded. All data received with the most significant bit set, is compared with contents of MA1 register. If no match occurs, the data is discarded. If match occurs, data is transferred to the data buffer. This field must be cleared when C7816[ISO7816E] is set/enabled. |
| 6 MAEN2 | Match Address Mode Enable 2  
See Match address operation for more information.  
0 All data received is transferred to the data buffer if MAEN1 is cleared.  
1 All data received with the most significant bit cleared, is discarded. All data received with the most significant bit set, is compared with contents of MA2 register. If no match occurs, the data is discarded. If a match occurs, data is transferred to the data buffer. This field must be cleared when C7816[ISO7816E] is set/enabled. |
### UARTx_C4 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>5 M10</td>
<td>10-bit Mode select</td>
</tr>
<tr>
<td>0 1</td>
<td>Causes a tenth, non-memory mapped bit to be part of the serial transmission. This tenth bit is generated and interpreted as a parity bit. If M10 is set, then both C1[M] and C1[PE] must also be set. This field must be cleared when C7816[ISO7816E] is set/enabled.</td>
</tr>
<tr>
<td>0 1</td>
<td>See Data format (non ISO-7816) for more information.</td>
</tr>
<tr>
<td>0 1</td>
<td>The parity bit is the ninth bit in the serial transmission.</td>
</tr>
<tr>
<td>1 1</td>
<td>The parity bit is the tenth bit in the serial transmission.</td>
</tr>
<tr>
<td>BRFA</td>
<td>Baud Rate Fine Adjust</td>
</tr>
<tr>
<td></td>
<td>This bit field is used to add more timing resolution to the average baud frequency, in increments of 1/32. See Baud rate generation for more information.</td>
</tr>
</tbody>
</table>

### UART Control Register 5 (UARTx_C5)

Address: 4006_C000h base + Bh offset = 4006_C00Bh

<table>
<thead>
<tr>
<th>Bit</th>
<th>TDMAS</th>
<th>RDMAS</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read</td>
<td>Write</td>
<td>Reset</td>
<td></td>
</tr>
<tr>
<td>7</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td></td>
<td></td>
<td>0</td>
</tr>
</tbody>
</table>

#### UARTx_C5 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7 TDMAS</td>
<td>Transmitter DMA Select</td>
</tr>
<tr>
<td></td>
<td>Configures the transmit data register empty flag, S1[TDRE], to generate interrupt or DMA requests if C2[TIE] is set.</td>
</tr>
<tr>
<td></td>
<td><strong>NOTE:</strong></td>
</tr>
<tr>
<td></td>
<td>• If C2[TIE] is cleared, TDRE DMA and TDRE interrupt request signals are not asserted when the TDRE flag is set, regardless of the state of TDMAS.</td>
</tr>
<tr>
<td></td>
<td>• If C2[TIE] and TDMAS are both set, then C2[TCIE] must be cleared, and D must not be written unless a DMA request is being serviced.</td>
</tr>
<tr>
<td>0 1</td>
<td>If C2[TIE] is set and the S1[TDRE] flag is set, the TDRE interrupt request signal is asserted to request interrupt service.</td>
</tr>
<tr>
<td>1 1</td>
<td>If C2[TIE] is set and the S1[TDRE] flag is set, the TDRE DMA request signal is asserted to request a DMA transfer.</td>
</tr>
<tr>
<td>6 Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>5 RDMAS</td>
<td>Receiver Full DMA Select</td>
</tr>
<tr>
<td></td>
<td>Configures the receiver data register full flag, S1[RDRF], to generate interrupt or DMA requests if C2[RIE] is set.</td>
</tr>
<tr>
<td></td>
<td><strong>NOTE:</strong> If C2[RIE] is cleared, and S1[RDRF] is set, the RDRF DMA and RDFR interrupt request signals are not asserted, regardless of the state of RDMAS.</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
UARTx_C5 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| 0     | If C2[RIE] and S1[RDRF] are set, the RDRF interrupt request signal is asserted to request an interrupt service.  
1     | If C2[RIE] and S1[RDRF] are set, the RDRF DMA request signal is asserted to request a DMA transfer. |
| 4     | Reserved  
     | This field is reserved.  
     | This read-only field is reserved and always has the value 0. |

33.4.13 UART 7816 Control Register (UARTx_C7816)

The C7816 register is the primary control register for ISO-7816 specific functionality. This register is specific to 7816 functionality and the values in this register have no effect on UART operation and should be ignored if ISO_7816E is not set/enabled. This register may be read at any time but values must be changed only when ISO_7816E is not set.

Address: 4006_C000h base + 18h offset = 4006_C018h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>0</td>
<td>ONACK</td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>0</td>
<td>ANACK</td>
<td>INIT</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td>0</td>
<td>TTYPE</td>
</tr>
<tr>
<td>2</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

UARTx_C7816 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| 7–5   | Reserved  
     | This field is reserved.  
     | This read-only field is reserved and always has the value 0. |
| 4     | ONACK  
     | Generate NACK on Overflow  
     | When this field is set, the receiver automatically generates a NACK response if a receive buffer over run occurs, as indicated by S1[OR]. In many systems, this results in the transmitter resending the packet that overflowed until the retransmit threshold for that transmitter is reached. A NACK is generated only if TTYPE=0. This field operates independently of ANACK. See . Overrun NACK considerations  
     | 0     | The received data does not generate a NACK when the receipt of the data results in an overflow event.  
     | 1     | If the receiver buffer overflows, a NACK is automatically sent on a received character. |
| 3     | ANACK  
     | Generate NACK on Error  
     | When this field is set, the receiver automatically generates a NACK response if a parity error occurs or if INIT is set and an invalid initial character is detected. A NACK is generated only if TTYPE = 0. If ANACK is set, the UART attempts to retransmit the data indefinitely. To stop retransmission attempts, clear C2[TE] or ISO_7816E and do not set until S1[TC] sets C2[TE] again.  
     | Table continues on the next page...
### UART\_C7816 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>No NACK is automatically generated.</td>
</tr>
<tr>
<td>1</td>
<td>A NACK is automatically generated if a parity error is detected or if an invalid initial character is detected.</td>
</tr>
<tr>
<td>2 INIT</td>
<td>Detect Initial Character</td>
</tr>
<tr>
<td></td>
<td>When this field is set, all received characters are searched for a valid initial character. If an invalid initial character is identified, and ANACK is set, a NACK is sent. All received data is discarded and error flags blocked (S1[NF], S1[OR], S1[FE], S1[PF], IS7816[WT], IS7816[CWT], IS7816[BWT], IS7816[ADT], IS7816[GTV]) until a valid initial character is detected. Upon detecting a valid initial character, the configuration values S2[MSBF], C3[TXINV], and S2[RXINV] are automatically updated to reflect the initial character that was received. The actual INIT data value is not stored in the receive buffer. Additionally, upon detection of a valid initial character, IS7816[INITD] is set and an interrupt issued as programmed by IE7816[INITDE]. When a valid initial character is detected, INIT is automatically cleared. This Initial Character Detect feature is supported only in T = 0 protocol mode.</td>
</tr>
<tr>
<td>0</td>
<td>Normal operating mode. Receiver does not seek to identify initial character.</td>
</tr>
<tr>
<td>1</td>
<td>Receiver searches for initial character.</td>
</tr>
<tr>
<td>1 TTYPE</td>
<td>Transfer Type</td>
</tr>
<tr>
<td></td>
<td>Indicates the transfer protocol being used.</td>
</tr>
<tr>
<td></td>
<td>See ISO-7816 / smartcard support for more details.</td>
</tr>
<tr>
<td>0</td>
<td>T = 0 per the ISO-7816 specification.</td>
</tr>
<tr>
<td>1</td>
<td>T = 1 per the ISO-7816 specification.</td>
</tr>
<tr>
<td>0 ISO_7816E</td>
<td>ISO-7816 Functionality Enabled</td>
</tr>
<tr>
<td></td>
<td>Indicates that the UART is operating according to the ISO-7816 protocol.</td>
</tr>
<tr>
<td>NOTE:</td>
<td>This field must be modified only when no transmit or receive is occurring. If this field is changed during a data transfer, the data being transmitted or received may be transferred incorrectly.</td>
</tr>
<tr>
<td>0</td>
<td>ISO-7816 functionality is turned off/not enabled.</td>
</tr>
<tr>
<td>1</td>
<td>ISO-7816 functionality is turned on/enabled.</td>
</tr>
</tbody>
</table>

### 33.4.14 UART 7816 Interrupt Enable Register (UART\_x\_IE7816)

The IE7816 register controls which flags result in an interrupt being issued. This register is specific to 7816 functionality, the corresponding flags that drive the interrupts are not asserted when 7816E is not set/enabled. However, these flags may remain set if they are asserted while 7816E was set and not subsequently cleared. This register may be read or written to at any time.

Address: 4006\_C000h base + 19h offset = 4006\_C019h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>WTE</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td>CWTE</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>BWTE</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>INITDE</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td>ADTE</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td>GTVE</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>TXTE</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>RXTE</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>
## UARTx_IE7816 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>Wait Timer Interrupt Enable</td>
</tr>
<tr>
<td>0</td>
<td>The assertion of IS7816[WT] does not result in the generation of an interrupt.</td>
</tr>
<tr>
<td>1</td>
<td>The assertion of IS7816[WT] results in the generation of an interrupt.</td>
</tr>
<tr>
<td>6</td>
<td>Character Wait Timer Interrupt Enable</td>
</tr>
<tr>
<td>0</td>
<td>The assertion of IS7816[CWT] does not result in the generation of an interrupt.</td>
</tr>
<tr>
<td>1</td>
<td>The assertion of IS7816[CWT] results in the generation of an interrupt.</td>
</tr>
<tr>
<td>5</td>
<td>Block Wait Timer Interrupt Enable</td>
</tr>
<tr>
<td>0</td>
<td>The assertion of IS7816[BWT] does not result in the generation of an interrupt.</td>
</tr>
<tr>
<td>1</td>
<td>The assertion of IS7816[BWT] results in the generation of an interrupt.</td>
</tr>
<tr>
<td>4</td>
<td>Initial Character Detected Interrupt Enable</td>
</tr>
<tr>
<td>0</td>
<td>The assertion of IS7816[INITD] does not result in the generation of an interrupt.</td>
</tr>
<tr>
<td>1</td>
<td>The assertion of IS7816[INITD] results in the generation of an interrupt.</td>
</tr>
<tr>
<td>3</td>
<td>ATR Duration Timer Interrupt Enable</td>
</tr>
<tr>
<td>0</td>
<td>The assertion of IS7816[ADT] does not result in the generation of an interrupt.</td>
</tr>
<tr>
<td>1</td>
<td>The assertion of IS7816[ADT] results in the generation of an interrupt.</td>
</tr>
<tr>
<td>2</td>
<td>Guard Timer Violated Interrupt Enable</td>
</tr>
<tr>
<td>0</td>
<td>The assertion of IS7816[GTV] does not result in the generation of an interrupt.</td>
</tr>
<tr>
<td>1</td>
<td>The assertion of IS7816[GTV] results in the generation of an interrupt.</td>
</tr>
<tr>
<td>1</td>
<td>Transmit Threshold Exceeded Interrupt Enable</td>
</tr>
<tr>
<td>0</td>
<td>The assertion of IS7816[TXT] does not result in the generation of an interrupt.</td>
</tr>
<tr>
<td>1</td>
<td>The assertion of IS7816[TXT] results in the generation of an interrupt.</td>
</tr>
<tr>
<td>0</td>
<td>Receive Threshold Exceeded Interrupt Enable</td>
</tr>
<tr>
<td>0</td>
<td>The assertion of IS7816[RXT] does not result in the generation of an interrupt.</td>
</tr>
<tr>
<td>1</td>
<td>The assertion of IS7816[RXT] results in the generation of an interrupt.</td>
</tr>
</tbody>
</table>
33.4.15 UART 7816 Interrupt Status Register (UARTx_IS7816)

The IS7816 register provides a mechanism to read and clear the interrupt flags. All flags/interrupts are cleared by writing a 1 to the field location. Writing a 0 has no effect. All bits are "sticky", meaning they indicate that only the flag condition that occurred since the last time the bit was cleared, not that the condition currently exists. The status flags are set regardless of whether the corresponding field in the IE7816 is set or cleared. The IE7816 controls only if an interrupt is issued to the host processor. This register is specific to 7816 functionality and the values in this register have no affect on UART operation and should be ignored if 7816E is not set/enabled. This register may be read or written at anytime.

Address: 4006_C000h base + 1Ah offset = 4006_C01Ah

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>WT</td>
<td>w1c</td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td>CWT</td>
<td>w1c</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>BWT</td>
<td>w1c</td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>INITD</td>
<td>w1c</td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td>ADT</td>
<td>w1c</td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td>GTV</td>
<td>w1c</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>TXT</td>
<td>w1c</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>RXT</td>
<td>w1c</td>
<td>0</td>
</tr>
</tbody>
</table>

**UARTx_IS7816 field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| 7 WT  | Wait Timer Interrupt  
Indicates that the wait time, the time between the leading edge of a character being transmitted and the leading edge of the next response character, has exceeded the programmed value. This flag asserts only when C7816[TTYPE] = 0. This interrupt is cleared by writing 1.  
0 Wait time (WT) has not been violated.  
1 Wait time (WT) has been violated. |
| 6 CWT | Character Wait Timer Interrupt  
Indicates that the character wait time, the time between the leading edges of two consecutive characters in a block, has exceeded the programmed value. This flag asserts only when C7816[TTYPE] = 1. This interrupt is cleared by writing 1.  
0 Character wait time (CWT) has not been violated.  
1 Character wait time (CWT) has been violated. |
| 5 BWT | Block Wait Timer Interrupt  
Indicates that the block wait time, the time between the leading edge of first received character of a block and the leading edge of the last character the previously transmitted block, has exceeded the programmed value. This flag asserts only when C7816[TTYPE] = 1. This interrupt is cleared by writing 1.  
0 Block wait time (BWT) has not been violated.  
1 Block wait time (BWT) has been violated. |
| 4 INITD | Initial Character Detected Interrupt  
Indicates that a valid initial character is received. This interrupt is cleared by writing 1. |

*Table continues on the next page...*
### UARTx_IS7816 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>A valid initial character has not been received.</td>
</tr>
<tr>
<td>1</td>
<td>A valid initial character has been received.</td>
</tr>
<tr>
<td>3</td>
<td>ATR Duration Time Interrupt</td>
</tr>
<tr>
<td></td>
<td>Indicates that the ATR duration time, the time between the leading edge of the TS character being received and the leading edge of the next response character, has exceeded the programmed value. This flag asserts only when C7816[TTYPE] = 0. This interrupt is cleared by writing 1.</td>
</tr>
<tr>
<td>0</td>
<td>ATR Duration time (ADT) has not been violated.</td>
</tr>
<tr>
<td>1</td>
<td>ATR Duration time (ADT) has been violated.</td>
</tr>
<tr>
<td>2</td>
<td>Guard Timer Violated Interrupt</td>
</tr>
<tr>
<td></td>
<td>Indicates that one or more of the character guard time, block guard time, or guard time are violated. This interrupt is cleared by writing 1.</td>
</tr>
<tr>
<td>0</td>
<td>A guard time (GT, CGT, or BGT) has not been violated.</td>
</tr>
<tr>
<td>1</td>
<td>A guard time (GT, CGT, or BGT) has been violated.</td>
</tr>
<tr>
<td>1</td>
<td>Transmit Threshold Exceeded Interrupt</td>
</tr>
<tr>
<td></td>
<td>Indicates that the transmit NACK threshold has been exceeded as indicated by ET7816[TXTHRESHOLD]. Regardless of whether this flag is set, the UART continues to retransmit indefinitely. This flag asserts only when C7816[TTYPE] = 0. If 7816E is cleared/disabled, ANACK is cleared/disabled, C2[TE] is cleared/disabled, C7816[TTYPE] = 1, or packet is transferred without receiving a NACK, the internal NACK detection counter is cleared and the count restarts from zero on the next received NACK. This interrupt is cleared by writing 1.</td>
</tr>
<tr>
<td>0</td>
<td>The number of retries and corresponding NACKS does not exceed the value in ET7816[TXTHRESHOLD].</td>
</tr>
<tr>
<td>1</td>
<td>The number of retries and corresponding NACKS exceeds the value in ET7816[TXTHRESHOLD].</td>
</tr>
<tr>
<td>0</td>
<td>Receive Threshold Exceeded Interrupt</td>
</tr>
<tr>
<td></td>
<td>Indicates that there are more than ET7816[RXTHRESHOLD] consecutive NACKS generated in response to parity errors on received data. This flag requires ANACK to be set. Additionally, this flag asserts only when C7816[TTYPE] = 0. Clearing this field also resets the counter keeping track of consecutive NACKS. The UART will continue to attempt to receive data regardless of whether this flag is set. If 7816E is cleared/disabled, RE is cleared/disabled, C7816[TTYPE] = 1, or packet is received without needing to issue a NACK, the internal NACK detection counter is cleared and the count restarts from zero on the next transmitted NACK. This interrupt is cleared by writing 1.</td>
</tr>
<tr>
<td>0</td>
<td>The number of consecutive NACKS generated as a result of parity errors and buffer overruns is less than or equal to the value in ET7816[RXTHRESHOLD].</td>
</tr>
<tr>
<td>1</td>
<td>The number of consecutive NACKS generated as a result of parity errors and buffer overruns is greater than the value in ET7816[RXTHRESHOLD].</td>
</tr>
</tbody>
</table>
33.4.16 UART 7816 Wait Parameter Register (UARTx_WP7816)

The WP7816 register contains the WTX variable used in the generation of the block wait timer. This register may be read at any time. This register must be written to only when C7816[ISO_7816E] is not set.

Address: 4006_C000h base + 1Bh offset = 4006_C01Bh

<table>
<thead>
<tr>
<th>Bit</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read Write</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>WTX</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

**UARTx_WP7816 field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>WTX</td>
<td>Wait Time Multiplier (C7816[TTYPE] = 1)</td>
</tr>
<tr>
<td></td>
<td>Used to calculate the value used for the BWT counter. It represents a value between 0 and 255. This value is used only when C7816[TTYPE] = 1. See Wait time and guard time parameters.</td>
</tr>
</tbody>
</table>

33.4.17 UART 7816 Wait N Register (UARTx_WN7816)

The WN7816 register contains a parameter that is used in the calculation of the guard time counter. This register may be read at any time. This register must be written to only when C7816[ISO_7816E] is not set.

Address: 4006_C000h base + 1Ch offset = 4006_C01Ch

<table>
<thead>
<tr>
<th>Bit</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read Write</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>GTN</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

**UARTx_WN7816 field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>GTN</td>
<td>Guard Band N</td>
</tr>
<tr>
<td></td>
<td>Defines a parameter used in the calculation of GT, CGT, and BGT counters. The value represents an integer number between 0 and 255. See Wait time and guard time parameters.</td>
</tr>
</tbody>
</table>
33.4.18 UART 7816 Wait FD Register (UARTx_WF7816)

The WF7816 contains parameters that are used in the generation of various counters including GT, CGT, BGT, WT, and BWT. This register may be read at any time. This register must be written to only when C7816[ISO_7816E] is not set.

Address: 4006_C000h base + 1Dh offset = 4006_C01Dh

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>4</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>7</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

**UARTx_WF7816 field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>GTFD</td>
<td>FD Multiplier</td>
</tr>
<tr>
<td></td>
<td>Used as another multiplier in the calculation of BWT. This value represents a number between 1 and 255. The value of 0 is invalid. This value is not used in baud rate generation. See Wait time and guard time parameters and Baud rate generation.</td>
</tr>
</tbody>
</table>

33.4.19 UART 7816 Error Threshold Register (UARTx_ET7816)

The ET7816 register contains fields that determine the number of NACKs that must be received or transmitted before the host processor is notified. This register may be read at anytime. This register must be written to only when C7816[ISO_7816E] is not set.

Address: 4006_C000h base + 1Eh offset = 4006_C01Eh

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>7</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

**UARTx_ET7816 field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7–4 TXTHRESHOLD</td>
<td>Transmit NACK Threshold</td>
</tr>
<tr>
<td></td>
<td>The value written to this field indicates the maximum number of failed attempts (NACKs) a transmitted character can have before the host processor is notified. This field is meaningful only when C7816[TTYPE] = 0 and C7816[ANACK] = 1. The value read from this field represents the number of consecutive NACKs that have been received since the last successful transmission. This counter saturates at 4'hF and does not wrap around. Regardless of how many NACKs that are received, the UART continues to retransmit indefinitely. This flag only asserts when C7816[TTYPE] = 0. For additional information see the IS7816[TXT] field description.</td>
</tr>
<tr>
<td>0</td>
<td>TXT asserts on the first NACK that is received.</td>
</tr>
<tr>
<td>1</td>
<td>TXT asserts on the second NACK that is received.</td>
</tr>
</tbody>
</table>
### UARTx_ET7816 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>RXTHRESHOLD</td>
<td>Receive NACK Threshold</td>
</tr>
<tr>
<td></td>
<td>The value written to this field indicates the maximum number of consecutive</td>
</tr>
<tr>
<td></td>
<td>NACKs generated as a result of a parity error or receiver buffer overruns</td>
</tr>
<tr>
<td></td>
<td>before the host processor is notified. After the counter exceeds that value</td>
</tr>
<tr>
<td></td>
<td>in the field, the IS7816[RXT] is asserted. This field is meaningful only</td>
</tr>
<tr>
<td></td>
<td>when C7816[TTYPE] = 0. The value read from this field represents the number</td>
</tr>
<tr>
<td></td>
<td>of consecutive NACKs that have been transmitted since the last successful</td>
</tr>
<tr>
<td></td>
<td>reception. This counter saturates at 4'hF and does not wrap around.</td>
</tr>
<tr>
<td></td>
<td>Regardless of the number of NACKs sent, the UART continues to receive valid</td>
</tr>
<tr>
<td></td>
<td>packets indefinitely. For additional information, see IS7816[RXT] field</td>
</tr>
<tr>
<td></td>
<td>description.</td>
</tr>
</tbody>
</table>

### 33.4.20 UART 7816 Transmit Length Register (UARTx_TL7816)

The TL7816 register is used to indicate the number of characters contained in the block being transmitted. This register is used only when C7816[TTYPE] = 1. This register may be read at anytime. This register must be written only when C2[TE] is not enabled.

Address: 4006_C000h base + 1Fh offset = 4006_C01Fh

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

#### UARTx_TL7816 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>TLEN</td>
<td>Transmit Length</td>
</tr>
<tr>
<td></td>
<td>This value plus four indicates the number of characters contained in the</td>
</tr>
<tr>
<td></td>
<td>block being transmitted. This register is automatically decremented by 1</td>
</tr>
<tr>
<td></td>
<td>for each character in the information field portion of the block.</td>
</tr>
<tr>
<td></td>
<td>Additionally, this register is automatically decremented by 1 for the first</td>
</tr>
<tr>
<td></td>
<td>character of a CRC in the epilogue field. Therefore, this register must be</td>
</tr>
<tr>
<td></td>
<td>programmed with the number of bytes in the data packet if an LRC is being</td>
</tr>
<tr>
<td></td>
<td>transmitted, and the number of bytes + 1 if a CRC is being transmitted.</td>
</tr>
<tr>
<td></td>
<td>This register is not decremented for characters that are assumed to be part</td>
</tr>
<tr>
<td></td>
<td>of the Prologue field, that is, the first three characters transmitted in</td>
</tr>
<tr>
<td></td>
<td>a block, or the LRC or last CRC character in the Epilogue field, that is,</td>
</tr>
<tr>
<td></td>
<td>the last character transmitted. This field must be programmed or adjusted</td>
</tr>
<tr>
<td></td>
<td>only when C2[TE] is cleared.</td>
</tr>
</tbody>
</table>

### 33.4.21 UART 7816 ATR Duration Timer Register A (UARTx_AP7816A_T0)

The AP7816A_T0 register contains variables used in the generation of the ATR Duration Timer. This register may be read at any time. This register must be written to only when C7816[ISO_7816E] is not set, except when writing 0 to clear the ADT Counter.
NOTE
The ADT Counter starts counting on detection of the complete TS Character. It must be noted that by this time, exactly 10 ETUs have elapsed since the start bit of the TS character. The user must take this into account while programming this register.

Address: 4006_C000h base + 3Ah offset = 4006_C03Ah

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

UARTx_AP7816A_T0 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADTI_H</td>
<td>ATR Duration Time Integer High (C7816[TTYPE] = 0)</td>
</tr>
</tbody>
</table>

NOTE
The ADT Counter starts counting on detection of the complete TS Character. It must be noted that by this time, exactly 10 ETUs have elapsed since the start bit of the TS character. The user must take this into account while programming this register.

Address: 4006_C000h base + 3Bh offset = 4006_C03Bh

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

UARTx_AP7816B_T0 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADTI_L</td>
<td>ATR Duration Time Integer Low (C7816[TTYPE] = 0)</td>
</tr>
</tbody>
</table>
UARTx_AP7816B_T0 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Used to calculate the value used for the ADT counter. This register field provides the least significant byte of the 16 bit ATR Duration Time Integer field ADTI formed by {AP7816A_T0[ADTI_H], AP7816B_T0[ADTI_L]}. Programming a value of ADTI = 0 disables the ADT counter. This value is used only when C7816[TTYPE] = 0. See ATR Duration Time Counter.</td>
<td></td>
</tr>
</tbody>
</table>

33.4.23 UART 7816 Wait Parameter Register A (UARTx_WP7816A_T0)

The WP7816A_T0 register contains constants used in the generation of various wait time counters. To save register space, this register is used differently when C7816[TTYPE] = 0 and C7816[TTYPE] = 1. This register may be read at any time. This register must be written to only when C7816[ISO_7816E] is not set.

Address: 4006_C000h base + 3Ch offset = 4006_C03Ch

<table>
<thead>
<tr>
<th>Bit</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Write</td>
<td>WI_H</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

UARTx_WP7816A_T0 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>WI_H</td>
<td>Wait Time Integer High (C7816[TTYPE] = 0)</td>
</tr>
<tr>
<td>Used to calculate the value used for the WT counter. This register field provides the most significant byte of the 16 bit Wait Time Integer field WI formed by {WP7816A_T0[WI_H], WP7816B_T0[WI_L]}. The value of WI = 0 is invalid and must not be programmed. This value is used only when C7816[TTYPE] = 0. See Wait time and guard time parameters.</td>
<td></td>
</tr>
</tbody>
</table>

33.4.24 UART 7816 Wait Parameter Register A (UARTx_WP7816A_T1)

The WP7816A_T1 register contains constants used in the generation of various wait time counters. To save register space, this register is used differently when C7816[TTYPE] = 0 and C7816[TTYPE] = 1. This register may be read at any time. This register must be written to only when C7816[ISO_7816E] is not set.

Address: 4006_C000h base + 3Ch offset = 4006_C03Ch

<table>
<thead>
<tr>
<th>Bit</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Write</td>
<td>BWI_H</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>
**UARTx_WP7816A_T1 field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>BWI_H</td>
<td>Block Wait Time Integer High (C7816[TTYPE] = 1)</td>
</tr>
</tbody>
</table>

Used to calculate the value used for the BWT counter. This register field provides the most significant byte of the 16 bit Block Wait Time Integer field BWI formed by \{WP7816A_T1[BWI_H], WP7816B_T1[BWI_L]\}. The value of BWI = 0 is invalid and should not be programmed. This value is used only when C7816[TTYPE] = 1. See Wait time and guard time parameters.

---

### 33.4.25 UART 7816 Wait Parameter Register B (UARTx_WP7816B_T0)

The WP7816B_T0 register contains constants used in the generation of various wait time counters. To save register space, this register is used differently when C7816[TTYPE] = 0 and C7816[TTYPE] = 1. This register may be read at any time. This register must be written to only when C7816[ISO_7816E] is not set.

Address: 4006_C000h base + 3Dh offset = 4006_C03Dh

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>4</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>2</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

**UARTx_WP7816B_T0 field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>WI_L</td>
<td>Wait Time Integer Low (C7816[TTYPE] = 0)</td>
</tr>
</tbody>
</table>

Used to calculate the value used for the WT counter. This register field provides the least significant byte of the 16 bit Wait Time Integer field WI formed by \{WP7816A_T0[WI_H], WP7816B_T0[WI_L]\}. The value of WI = 0 is invalid and must not be programmed. This value is used only when C7816[TTYPE] = 0. See Wait time and guard time parameters.

---

### 33.4.26 UART 7816 Wait Parameter Register B (UARTx_WP7816B_T1)

The WP7816B_T1 register contains constants used in the generation of various wait time counters. To save register space, this register is used differently when C7816[TTYPE] = 0 and C7816[TTYPE] = 1. This register may be read at any time. This register must be written to only when C7816[ISO_7816E] is not set.

Address: 4006_C000h base + 3Dh offset = 4006_C03Dh

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>4</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>2</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>
UARTx_WP7816B_T1 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>BWI_L</td>
<td>Block Wait Time Integer Low (C7816[TTYPE] = 1)</td>
</tr>
</tbody>
</table>

Used to calculate the value used for the BWT counter. This register field provides the least significant byte of the 16 bit Block Wait Time Integer field BWI formed by {WP7816A_T1[BWI_H], WP7816B_T1[BWI_L]}. The value of BWI = 0 is invalid and should not be programmed. This value is used only when C7816[TTYPE] = 1. See Wait time and guard time parameters.

33.4.27 UART 7816 Wait and Guard Parameter Register (UARTx_WGP7816_T1)

The WGP7816_T1 register contains constants used in the generation of various wait and guard timer counters. This register may be read at any time. This register must be written to only when C7816[ISO_7816E] is not set.

Address: 4006_C000h base + 3Eh offset = 4006_C03Eh

UARTx_WGP7816_T1 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7–4 CWI1</td>
<td>Character Wait Time Integer 1 (C7816[TTYPE] = 1)</td>
</tr>
</tbody>
</table>

Used to calculate the value used for the CWT counter. It represents a value between 0 and 15. This value is used only when C7816[TTYPE] = 1. See Wait time and guard time parameters.

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>BGI</td>
<td>Block Guard Time Integer (C7816[TTYPE] = 1)</td>
</tr>
</tbody>
</table>

Used to calculate the value used for the BGT counter. It represents a value between 0 and 15. This value is used only when C7816[TTYPE] = 1. See Wait time and guard time parameters.

33.4.28 UART 7816 Wait Parameter Register C (UARTx_WP7816C_T1)

The WP7816C_T1 register contains constants used in the generation of various wait timer counters. This register may be read at any time. This register must be written to only when C7816[ISO_7816E] is not set.

Address: 4006_C000h base + 3Fh offset = 4006_C03Fh
UARTx_WP7816C_T1 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7–5 Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>CWI2</td>
<td>Character Wait Time Integer 2 (C7816[TTYPE] = 1)</td>
</tr>
<tr>
<td></td>
<td>Used to calculate the value used for the CWT counter. It represents a value between 0 and 31. This value is used only when C7816[TTYPE] = 1. See Wait time and guard time parameters.</td>
</tr>
</tbody>
</table>

33.5 Functional description

This section provides a complete functional description of the UART block.

The UART allows full duplex, asynchronous, NRZ serial communication between the CPU and remote devices, including other CPUs. The UART transmitter and receiver operate independently, although they use the same baud rate generator. The CPU monitors the status of the UART, writes the data to be transmitted, and processes received data.
33.5.1 Transmitter

The UART transmitter can accommodate either 8, 9, or 10-bit data characters. The state of the C1[M] and C1[PE] bits and the C4[M10] bit determine the length of data characters. When transmitting 9-bit data, bit C3[T8] is the ninth bit (bit 8).

Figure 33-1. Transmitter Block Diagram

33.5.1.1 Transmitter character length
33.5.1.2 Transmission bit order

When S2[MSBF] is set, the UART automatically transmits the MSB of the data word as the first bit after the start bit. Similarly, the LSB of the data word is transmitted immediately preceding the parity bit, or the stop bit if parity is not enabled. All necessary bit ordering is handled automatically by the module. Therefore, the format of the data written to D for transmission is completely independent of the S2[MSBF] setting.

33.5.1.3 Character transmission

To transmit data, the MCU writes the data bits to the UART transmit buffer using UART data registers C3[T8] and D. Data in the transmit buffer is then transferred to the transmitter shift register as needed. The transmit shift register then shifts a frame out through the transmit data output signal after it has prefaced it with any required start and stop bits. The UART data registers, C3[T8] and D, provide access to the transmit buffer structure.

The UART also sets a flag, the transmit data register empty flag S1[TDRE], and generates an interrupt or DMA request (C5[TDMAS]) when transmit buffer is empty. The transmit driver routine may respond to this flag by writing additional datawords to the transmit buffer using C3[T8]/D as space permits.

See Application information for specific programing sequences.

Setting C2[TE] automatically loads the transmit shift register with the following preamble:

- 10 logic 1s if C1[M] = 0
- 11 logic 1s if C1[M] = 1 and C4[M10] = 0
- 12 logic 1s if C1[M] = 1, C4[M10] = 1, C1[PE] = 1

After the preamble shifts out, control logic transfers the data from the D register into the transmit shift register. The transmitter automatically transmits the correct start bit and stop bit before and after the dataword.

When C7816[ISO_7816E] = 1, setting C2[TE] does not result in a preamble being generated. The transmitter starts transmitting as soon as the corresponding guard time expires. When C7816[TTYPE] = 0, the value in GT is used. When C7816[TTYPE] = 1, the value in BGT is used, because C2[TE] will remain asserted until the end of the block transfer. C2[TE] is automatically cleared when C7816[TTYPE] = 1 and the block being transmitted has completed. When C7816[TTYPE] = 0, the transmitter listens for a NACK indication. If no NACK is received, it is assumed that the character was correctly
received. If a NACK is received, the transmitter resends the data, assuming that the number of retries for that character, that is, the number of NACKs received, is less than or equal to the value in ET7816[TXTHRESHOLD].

Hardware supports odd or even parity. When parity is enabled, the bit immediately preceding the stop bit is the parity bit.

When the transmit shift register is not transmitting a frame, the transmit data output signal goes to the idle condition, logic 1. If at any time software clears C2[TE], the transmitter enable signal goes low and the transmit signal goes idle.

If the software clears C2[TE] while a transmission is in progress, the character in the transmit shift register continues to shift out, provided S1[TC] was cleared during the data write sequence. To clear S1[TC], the S1 register must be read followed by a write to D register.

If S1[TC] is cleared during character transmission and C2[TE] is cleared, the transmission enable signal is deasserted at the completion of the current frame. Following this, the transmit data out signal enters the idle state even if there is data pending in the UART transmit data buffer.

### 33.5.1.4 Transmitting break characters

Setting C2[SBK] loads the transmit shift register with a break character. A break character contains all logic 0s and has no start, stop, or parity bit. Break character length depends on C1[M], C1[PE], S2[BRK13] and C4[M10]. See the following table.

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>—</td>
<td>—</td>
<td>10</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>11</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>12</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>—</td>
<td>—</td>
<td>13</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>—</td>
<td>—</td>
<td>14</td>
</tr>
</tbody>
</table>

As long as C2[SBK] is set, the transmitter logic continuously loads break characters into the transmit shift register. After the software clears C2[SBK], the shift register finishes transmitting the last break character and then transmits at least one logic 1. The automatic logic 1 at the end of a break character guarantees the recognition of the start bit of the next character. Break bits are not supported when C7816[ISO_7816E] is set/enabled.
NOTE

When queuing a break character, it will be transmitted following the completion of the data value currently being shifted out from the shift register. This means that, if data is queued in the data buffer to be transmitted, the break character preempts that queued data. The queued data is then transmitted after the break character is complete.

33.5.1.5 Idle characters

An idle character contains all logic 1s and has no start, stop, or parity bit. Idle character length depends on C1[M], C1[PE] and C4[M10]. The preamble is a synchronizing idle character that begins the first transmission initiated after setting C2[TE]. When C7816[ISO_7816E] is set/enabled, idle characters are not sent or detected. When data is not being transmitted, the data I/O line is in an inactive state.

If C2[TE] is cleared during a transmission, the transmit data output signal becomes idle after completion of the transmission in progress. Clearing and then setting C2[TE] during a transmission queues an idle character to be sent after the dataword currently being transmitted.

Note

When queuing an idle character, the idle character will be transmitted following the completion of the data value currently being shifted out from the shift register. This means that if data is queued in the data buffer to be transmitted, the idle character preempts that queued data. The queued data is then transmitted after the idle character is complete.

If C2[TE] is cleared and the transmission is completed, the UART is not the master of the TXD pin.

33.5.2 Receiver
33.5.2.1 Receiver character length

The UART receiver can accommodate 8-, 9-, or 10-bit data characters. The states of C1[M], C1[PE] and C4[M10] determine the length of data characters. When receiving 9 or 10-bit data, C3[R8] is the ninth bit (bit 8).

33.5.2.2 Receiver bit ordering

When S2[MSBF] is set, the receiver operates such that the first bit received after the start bit is the MSB of the dataword. Similarly, the bit received immediately preceding the parity bit, or the stop bit if parity is not enabled, is treated as the LSB for the dataword. All necessary bit ordering is handled automatically by the module. Therefore, the format of the data read from receive data buffer is completely independent of S2[MSBF].
33.5.2.3 Character reception

During UART reception, the receive shift register shifts a frame in from the unsynchronized receiver input signal. After a complete frame shifts into the receive shift register, the data portion of the frame transfers to the UART receive buffer. The receive data buffer is accessible via the D and C3[T8] registers. S1[RDRF] is set if the receive buffer is full. If the C2[RIE] is also set, RDRF generates an RDRF interrupt request. Alternatively, by programming C5[RDMAS], a DMA request can be generated.

When C7816[ISO_7816E] is set/enabled and C7816[TTYPE] = 0, character reception operates slightly differently. Upon receipt of the parity bit, the validity of the parity bit is checked. If C7816[ANACK] is set and the parity check fails, or if INIT and the received character is not a valid initial character, then a NACK is sent by the receiver. If the number of consecutive receive errors exceeds the threshold set by ET7816[RXTHRESHOLD], then IS7816[RXT] is set and an interrupt generated if IE7816[RXTE] is set. If an error is detected due to parity or an invalid initial character, the data is not transferred from the receive shift register to the receive buffer. Instead, the data is overwritten by the next incoming data.

When the C7816[ISO_7816E] is set/enabled, C7816[ONACK] is set/enabled, and the received character results in the receive buffer overflowing, a NACK is issued by the receiver. Additionally, S1[OR] is set and an interrupt is issued if required, and the data in the shift register is discarded.

33.5.2.4 Data sampling

The receiver samples the unsynchronized receiver input signal at the RT clock rate. The RT clock is an internal signal with a frequency 16 times the baud rate. To adjust for baud rate mismatch, the RT clock (see the following figure) is re-synchronized:

- After every start bit.
- After the receiver detects a data bit change from logic 1 to logic 0 (after the majority of data bit samples at RT8, RT9, and RT10 returns a valid logic 1 and the majority of the next RT8, RT9, and RT10 samples returns a valid logic 0).

To locate the start bit, data recovery logic does an asynchronous search for a logic 0 preceded by three logic 1s. When the falling edge of a possible start bit occurs, the RT clock begins to count to 16.
Figure 33-3. Receiver data sampling

To verify the start bit and to detect noise, data recovery logic takes samples at RT3, RT5, and RT7 when C7816[ISO_7816E] is cleared/disabled and RT8, RT9 and RT10 when C7816[ISO_7816E] is set/enabled. The following table summarizes the results of the start bit verification samples.

Table 33-4. Start bit verification

<table>
<thead>
<tr>
<th>RT3, RT5, and RT7 samples</th>
<th>Start bit verification</th>
<th>Noise flag</th>
</tr>
</thead>
<tbody>
<tr>
<td>RT8, RT9, RT10 samples when 7816E</td>
<td></td>
<td></td>
</tr>
<tr>
<td>000</td>
<td>Yes</td>
<td>0</td>
</tr>
<tr>
<td>001</td>
<td>Yes</td>
<td>1</td>
</tr>
<tr>
<td>010</td>
<td>Yes</td>
<td>1</td>
</tr>
<tr>
<td>011</td>
<td>No</td>
<td>0</td>
</tr>
<tr>
<td>100</td>
<td>Yes</td>
<td>1</td>
</tr>
<tr>
<td>101</td>
<td>No</td>
<td>0</td>
</tr>
<tr>
<td>110</td>
<td>No</td>
<td>0</td>
</tr>
<tr>
<td>111</td>
<td>No</td>
<td>0</td>
</tr>
</tbody>
</table>

If start bit verification is not successful, the RT clock is reset and a new search for a start bit begins.

To determine the value of a data bit and to detect noise, recovery logic takes samples at RT8, RT9, and RT10. The following table summarizes the results of the data bit samples.

Table 33-5. Data bit recovery

<table>
<thead>
<tr>
<th>RT8, RT9, and RT10 samples</th>
<th>Data bit determination</th>
<th>Noise flag</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>000</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>001</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>010</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>011</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

Table continues on the next page...
Table 33-5. Data bit recovery (continued)

<table>
<thead>
<tr>
<th>RT8, RT9, and RT10 samples</th>
<th>Data bit determination</th>
<th>Noise flag</th>
</tr>
</thead>
<tbody>
<tr>
<td>100</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>101</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>110</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>111</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

**Note**

The RT8, RT9, and RT10 samples do not affect start bit verification. If any or all of the RT8, RT9, and RT10 start bit samples are logic 1s following a successful start bit verification, the noise flag (S1[NF]) is set and the receiver assumes that the bit is a start bit (logic 0). With the exception of when C7816[ISO_7816E] is set/enabled, where the values of RT8, RT9 and RT10 exclusively determine if a start bit exists.

To verify a stop bit and to detect noise, recovery logic takes samples at RT8, RT9, and RT10. The following table summarizes the results of the stop bit samples. In the event that C7816[ISO_7816E] is set/enabled and C7816[TTYPE] = 0, verification of a stop bit does not take place. Rather, starting with RT8 the receiver transmits a NACK as programmed until time RT9 of the following time period. Framing Error detection is not supported when C7816[ISO_7816E] is set/enabled.

Table 33-6. Stop bit recovery

<table>
<thead>
<tr>
<th>RT8, RT9, and RT10 samples</th>
<th>Framing error flag</th>
<th>Noise flag</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>001</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>010</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>011</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>100</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>101</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>110</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>111</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

In the following figure, the verification samples RT3 and RT5 determine that the first low detected was noise and not the beginning of a start bit. In this example C7816[ISO_7816E] = 0. The RT clock is reset and the start bit search begins again. The noise flag is not set because the noise occurred before the start bit was found.
In the following figure, verification sample at RT3 is high. In this example C7816[ISO_7816E] = 0. The RT3 sample sets the noise flag. Although the perceived bit time is misaligned, the data samples RT8, RT9, and RT10 are within the bit time and data recovery is successful.

In the following figure, a large burst of noise is perceived as the beginning of a start bit, although the test sample at RT5 is high. In this example C7816[ISO_7816E] = 0. The RT5 sample sets the noise flag. Although this is a worst-case misalignment of perceived bit time, the data samples RT8, RT9, and RT10 are within the bit time and data recovery is successful.
The following figure shows the effect of noise early in the start bit time. In this example C7816[ISO_7816E] = 0. Although this noise does not affect proper synchronization with the start bit time, it does set the noise flag.

The following figure shows a burst of noise near the beginning of the start bit that resets the RT clock. In this example C7816[ISO_7816E] = 0. The sample after the reset is low but is not preceded by three high samples that would qualify as a falling edge. Depending on the timing of the start bit search and on the data, the frame may be missed entirely or it may set the framing error flag.
In the following figure, a noise burst makes the majority of data samples RT8, RT9, and RT10 high. In this example C7816[ISO_7816E] = 0. This sets the noise flag but does not reset the RT clock. In start bits only, the RT8, RT9, and RT10 data samples are ignored. In this example, if C7816[ISO_7816E] = 1 then a start bit would not have been detected at all since at least two of the three samples (RT8, RT9, RT10) were high.

### 33.5.2.5 Framing errors

If the data recovery logic does not detect a logic 1 where the stop bit should be in an incoming frame, it sets the framing error flag, S1[FE]. A break character also sets the S1[FE] because a break character has no stop bit. S1[FE] is set at the same time that received data is placed in the receive data buffer. Framing errors are not supported when C7816[ISO7816E] is set/enabled. However, if S1[FE] is set, data will not be received when C7816[ISO7816E] is set.
33.5.2.6 Receiving break characters

The UART recognizes a break character when a start bit is followed by eight, nine, or ten logic 0 data bits and a logic 0 where the stop bit should be. Receiving a break character has these effects on UART registers:

- Sets the framing error flag, S1[FE].
- Writes an all 0 dataword to the data buffer, which may cause S1[RDRF] to set, depending on the watermark and number of values in the data buffer.
- May set the overrun flag, S1[OR], noise flag, S1[NF], parity error flag, S1[PE], or the receiver active flag, S2[RAF].

The UART break character detection threshold depends on C1[M], C1[PE] and C4[M10]. See the following table.

<table>
<thead>
<tr>
<th>M</th>
<th>M10</th>
<th>PE</th>
<th>Threshold (bits)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>—</td>
<td>—</td>
<td>10</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>—</td>
<td>11</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>12</td>
</tr>
</tbody>
</table>

Break characters are not detected or supported when C7816[ISO_7816E] is set/enabled.

33.5.2.7 Baud rate tolerance

A transmitting device may be operating at a baud rate below or above the receiver baud rate. Accumulated bit time misalignment can cause one of the three stop bit data samples (RT8, RT9, and RT10) to fall outside the actual stop bit. A noise error will occur if the RT8, RT9, and RT10 samples are not all the same logical values. A framing error will occur if the receiver clock is misaligned in such a way that the majority of the RT8, RT9, and RT10 stop bit samples are a logic 0.

As the receiver samples an incoming frame, it resynchronizes the RT clock on any valid falling edge within the frame. Resynchronization within frames corrects a misalignment between transmitter bit times and receiver bit times.

33.5.2.7.1 Slow data tolerance

The following figure shows how much a slow received frame can be misaligned without causing a noise error or a framing error. The slow stop bit begins at RT8 instead of RT1 but arrives in time for the stop bit data samples at RT8, RT9, and RT10.
For an 8-bit data character, data sampling of the stop bit takes the receiver 154 RT cycles (9 bit times × 16 RT cycles + 10 RT cycles).

With the misaligned character shown in the Figure 33-10, the receiver counts 154 RT cycles at the point when the count of the transmitting device is 147 RT cycles (9 bit times × 16 RT cycles + 3 RT cycles).

The maximum percent difference between the receiver count and the transmitter count of a slow 8-bit data character with no errors is:

\[ \frac{(154 - 147)}{154} \times 100 = 4.54\% \]

For a 9-bit data character, data sampling of the stop bit takes the receiver 170 RT cycles (10 bit times × 16 RT cycles + 10 RT cycles).

With the misaligned character shown in the Figure 33-10, the receiver counts 170 RT cycles at the point when the count of the transmitting device is 163 RT cycles (10 bit times × 16 RT cycles + 3 RT cycles).

The maximum percent difference between the receiver count and the transmitter count of a slow 9-bit character with no errors is:

\[ \frac{(170 - 163)}{170} \times 100 = 4.12\% \]

### 33.5.2.7.2 Fast data tolerance

The following figure shows how much a fast received frame can be misaligned. The fast stop bit ends at RT10 instead of RT16 but is still sampled at RT8, RT9, and RT10.

**Figure 33-11. Fast data**
For an 8-bit data character, data sampling of the stop bit takes the receiver 154 RT cycles (9 bit times × 16 RT cycles + 10 RT cycles).

With the misaligned character shown in the Figure 33-11, the receiver counts 154 RT cycles at the point when the count of the transmitting device is 160 RT cycles (10 bit times × 16 RT cycles).

The maximum percent difference between the receiver count and the transmitter count of a fast 8-bit character with no errors is:

\[
(\frac{154 - 160}{154}) \times 100 = 3.90\%
\]

For a 9-bit data character, data sampling of the stop bit takes the receiver 170 RT cycles (10 bit times × 16 RT cycles + 10 RT cycles).

With the misaligned character shown in the Figure 33-11, the receiver counts 170 RT cycles at the point when the count of the transmitting device is 176 RT cycles (11 bit times × 16 RT cycles).

The maximum percent difference between the receiver count and the transmitter count of a fast 9-bit character with no errors is:

\[
(\frac{170 - 176}{170}) \times 100 = 3.53\%
\]

### 33.5.2.8 Receiver wakeup

C1[WAKE] determines how the UART is brought out of the standby state to process an incoming message. C1[WAKE] enables either idle line wakeup or address mark wakeup.

Receiver wakeup is not supported when C7816[ISO_7816E] is set/enabled because multi-receiver systems are not allowed.

#### 33.5.2.8.1 Idle input line wakeup (C1[WAKE] = 0)

In this wakeup method, an idle condition on the unsynchronized receiver input signal clears C2[RWU] and wakes the UART. The initial frame or frames of every message contain addressing information. All receivers evaluate the addressing information, and receivers for which the message is addressed process the frames that follow. Any receiver for which a message is not addressed can set its C2[RWU] and return to the standby state. C2[RWU] remains set and the receiver remains in standby until another idle character appears on the unsynchronized receiver input signal.

Idle line wakeup requires that messages be separated by at least one idle character and that no message contains idle characters.
When C2[RWU] is 1 and S2[RWUID] is 0, the idle character that wakes the receiver does not set S1[IDLE] or the receive data register full flag, S1[RDRF]. The receiver wakes and waits for the first data character of the next message which is stored in the receive data buffer. When S2[RWUID] and C2[RWU] are set and C1[WAKE] is cleared, any idle condition sets S1[IDLE] and generates an interrupt if enabled.

Idle input line wakeup is not supported when C7816[ISO_7816E] is set/enabled.

### 33.5.2.8.2 Address mark wakeup (C1[WAKE] = 1)

In this wakeup method, a logic 1 in the bit position immediately preceding the stop bit of a frame clears C2[RWU] and wakes the UART. A logic 1 in the bit position immediately preceding the stop bit marks a frame as an address frame that contains addressing information. All receivers evaluate the addressing information, and the receivers for which the message is addressed process the frames that follow. Any receiver for which a message is not addressed can set its C2[RWU] and return to the standby state. C2[RWU] remains set and the receiver remains in standby until another address frame appears on the unsynchronized receiver input signal.

A logic 1 in the bit position immediately preceding the stop bit clears the receiver's C2[RWU] after the stop bit is received and places the received data into the receiver data buffer. Note that if Match Address operation is enabled i.e. C4[MAEN1] or C4[MAEN2] is set, then received frame is transferred to receive buffer only if the comparison matches.

Address mark wakeup allows messages to contain idle characters but requires that the bit position immediately preceding the stop bit be reserved for use in address frames.

If module is in standby mode and nothing triggers to wake the UART, no error flag is set even if an invalid error condition is detected on the receiving data line.

Address mark wakeup is not supported when C7816[ISO_7816E] is set/enabled.

### 33.5.2.8.3 Match address operation

Match address operation is enabled when C4[MAEN1] or C4[MAEN2] is set. In this function, a frame received by the RX pin with a logic 1 in the bit position of the address mark is considered an address and is compared with the associated MA1 or MA2 register. The frame is transferred to the receive buffer, and S1[RDRF] is set, only if the comparison matches. All subsequent frames received with a logic 0 in the bit position of the address mark are considered to be data associated with the address and are transferred to the receive data buffer. If no marked address match occurs, then no transfer is made to the receive data buffer, and all following frames with logic 0 in the bit position of the address mark are also discarded. If both C4[MAEN1] and C4[MAEN2] are negated, the receiver operates normally and all data received is transferred to the receive data buffer.
Match address operation functions in the same way for both MA1 and MA2 registers. Note that the position of the address mark is the same as the Parity Bit when parity is enabled for 8 bit and 9 bit data formats.

- If only one of C4[MAEN1] and C4[MAEN2] is asserted, a marked address is compared only with the associated match register and data is transferred to the receive data buffer only on a match.

- If C4[MAEN1] and C4[MAEN2] are asserted, a marked address is compared with both match registers and data is transferred only on a match with either register.

Address match operation is not supported when C7816[ISO_7816E] is set/enabled.

### 33.5.3 Baud rate generation

A 13-bit modulus counter and a 5-bit fractional fine-adjust counter in the baud rate generator derive the baud rate for both the receiver and the transmitter. The value from 1 to 8191 written to SBR[12:0] determines the module clock divisor. The SBR bits are in the UART baud rate registers, BDH and BDL. The baud rate clock is synchronized with the module clock and drives the receiver. The fractional fine-adjust counter adds fractional delays to the baud rate clock to allow fine trimming of the baud rate to match the system baud rate. The transmitter is driven by the baud rate clock divided by 16. The receiver has an acquisition rate of 16 samples per bit time.

Baud rate generation is subject to two sources of error:

- Integer division of the module clock may not give the exact target frequency. This error can be reduced with the fine-adjust counter.

- Synchronization with the module clock can cause phase shift.

The Table 33-8 lists the available baud divisor fine adjust values.

UART baud rate = UART module clock / (16 × (SBR[12:0] + BRFD))

The following table lists some examples of achieving target baud rates with a module clock frequency of 10.2 MHz, with and without fractional fine adjustment.

<table>
<thead>
<tr>
<th>Bits SBR (decimal)</th>
<th>Bits BRFA</th>
<th>BRFD value</th>
<th>Receiver clock (Hz)</th>
<th>Transmitter clock (Hz)</th>
<th>Target Baud rate</th>
<th>Error (%)</th>
</tr>
</thead>
<tbody>
<tr>
<td>17</td>
<td>00000</td>
<td>0</td>
<td>600,000.0</td>
<td>37,500.0</td>
<td>38,400</td>
<td>2.3</td>
</tr>
</tbody>
</table>

Table continues on the next page...
### Table 33-8. Baud rates (example: module clock = 10.2 MHz) (continued)

<table>
<thead>
<tr>
<th>Bits SBR (decimal)</th>
<th>Bits BRFA</th>
<th>BRFD value</th>
<th>Receiver clock (Hz)</th>
<th>Transmitter clock (Hz)</th>
<th>Target Baud rate</th>
<th>Error (%)</th>
</tr>
</thead>
<tbody>
<tr>
<td>16</td>
<td>10011</td>
<td>19/32 = 0.59375</td>
<td>614,689.3</td>
<td>38,418.08</td>
<td>38,400</td>
<td>0.047</td>
</tr>
<tr>
<td>33</td>
<td>00000</td>
<td>0</td>
<td>309,090.9</td>
<td>19,318.2</td>
<td>19,200</td>
<td>0.62</td>
</tr>
<tr>
<td>33</td>
<td>00110</td>
<td>6/32 = 0.1875</td>
<td>307,344.6</td>
<td>19,209.04</td>
<td>19,200</td>
<td>0.047</td>
</tr>
<tr>
<td>66</td>
<td>00000</td>
<td>0</td>
<td>154,545.5</td>
<td>9659.1</td>
<td>9600</td>
<td>0.62</td>
</tr>
<tr>
<td>133</td>
<td>00000</td>
<td>0</td>
<td>76,691.7</td>
<td>4793.2</td>
<td>4800</td>
<td>0.14</td>
</tr>
<tr>
<td>266</td>
<td>00000</td>
<td>0</td>
<td>38,345.9</td>
<td>2396.6</td>
<td>2400</td>
<td>0.14</td>
</tr>
<tr>
<td>531</td>
<td>00000</td>
<td>0</td>
<td>19,209.0</td>
<td>1200.6</td>
<td>1200</td>
<td>0.11</td>
</tr>
<tr>
<td>1062</td>
<td>00000</td>
<td>0</td>
<td>9604.5</td>
<td>600.3</td>
<td>600</td>
<td>0.05</td>
</tr>
<tr>
<td>2125</td>
<td>00000</td>
<td>0</td>
<td>4800.0</td>
<td>300.0</td>
<td>300</td>
<td>0.00</td>
</tr>
<tr>
<td>4250</td>
<td>00000</td>
<td>0</td>
<td>2400.0</td>
<td>150.0</td>
<td>150</td>
<td>0.00</td>
</tr>
<tr>
<td>5795</td>
<td>00000</td>
<td>0</td>
<td>1760.1</td>
<td>110.0</td>
<td>110</td>
<td>0.00</td>
</tr>
</tbody>
</table>

### Table 33-9. Baud rate fine adjust

<table>
<thead>
<tr>
<th>BRFA</th>
<th>Baud Rate Fractional Divisor (BRFD)</th>
</tr>
</thead>
<tbody>
<tr>
<td>00000</td>
<td>0/32 = 0</td>
</tr>
<tr>
<td>00001</td>
<td>1/32 = 0.03125</td>
</tr>
<tr>
<td>00010</td>
<td>2/32 = 0.0625</td>
</tr>
<tr>
<td>00011</td>
<td>3/32 = 0.09375</td>
</tr>
<tr>
<td>00100</td>
<td>4/32 = 0.125</td>
</tr>
<tr>
<td>00101</td>
<td>5/32 = 0.15625</td>
</tr>
<tr>
<td>00110</td>
<td>6/32 = 0.1875</td>
</tr>
<tr>
<td>00111</td>
<td>7/32 = 0.21875</td>
</tr>
<tr>
<td>01000</td>
<td>8/32 = 0.25</td>
</tr>
<tr>
<td>01001</td>
<td>9/32 = 0.28125</td>
</tr>
<tr>
<td>01010</td>
<td>10/32 = 0.3125</td>
</tr>
<tr>
<td>01011</td>
<td>11/32 = 0.34375</td>
</tr>
<tr>
<td>01100</td>
<td>12/32 = 0.375</td>
</tr>
<tr>
<td>01101</td>
<td>13/32 = 0.40625</td>
</tr>
<tr>
<td>01110</td>
<td>14/32 = 0.4375</td>
</tr>
<tr>
<td>01111</td>
<td>15/32 = 0.46875</td>
</tr>
<tr>
<td>10000</td>
<td>16/32 = 0.5</td>
</tr>
<tr>
<td>10001</td>
<td>17/32 = 0.53125</td>
</tr>
<tr>
<td>10010</td>
<td>18/32 = 0.5625</td>
</tr>
<tr>
<td>10011</td>
<td>19/32 = 0.59375</td>
</tr>
<tr>
<td>10100</td>
<td>20/32 = 0.625</td>
</tr>
<tr>
<td>10101</td>
<td>21/32 = 0.65625</td>
</tr>
</tbody>
</table>

Table continues on the next page...
Table 33-9. Baud rate fine adjust (continued)

<table>
<thead>
<tr>
<th>BRFA</th>
<th>Baud Rate Fractional Divisor (BRFD)</th>
</tr>
</thead>
<tbody>
<tr>
<td>1 0 1 1 0</td>
<td>22/32 = 0.6875</td>
</tr>
<tr>
<td>1 0 1 1 1</td>
<td>23/32 = 0.71875</td>
</tr>
<tr>
<td>1 1 0 0 0</td>
<td>24/32 = 0.75</td>
</tr>
<tr>
<td>1 1 0 0 1</td>
<td>25/32 = 0.78125</td>
</tr>
<tr>
<td>1 1 0 1 0</td>
<td>26/32 = 0.8125</td>
</tr>
<tr>
<td>1 1 0 1 1</td>
<td>27/32 = 0.84375</td>
</tr>
<tr>
<td>1 1 1 0 0</td>
<td>28/32 = 0.875</td>
</tr>
<tr>
<td>1 1 1 0 1</td>
<td>29/32 = 0.90625</td>
</tr>
<tr>
<td>1 1 1 1 0</td>
<td>30/32 = 0.9375</td>
</tr>
<tr>
<td>1 1 1 1 1</td>
<td>31/32 = 0.96875</td>
</tr>
</tbody>
</table>

33.5.4 Data format (non ISO-7816)

Each data character is contained in a frame that includes a start bit and a stop bit. The rest of the data format depends upon C1[M], C1[PE], S2[MSBF] and C4[M10].

33.5.4.1 Eight-bit configuration

Clearing C1[M] configures the UART for 8-bit data characters, that is, eight bits are memory mapped in D. A frame with eight data bits has a total of 10 bits. The most significant bit of the eight data bits can be used as an address mark to wake the receiver. If the most significant bit is used in this way, then it serves as an address or data indication, leaving the remaining seven bits as actual data. When C1[PE] is set, the eighth data bit is automatically calculated as the parity bit. See the following table.

Table 33-10. Configuration of 8-bit data format

<table>
<thead>
<tr>
<th>UART_C1[PE]</th>
<th>Start bit</th>
<th>Data bits</th>
<th>Address bits</th>
<th>Parity bits</th>
<th>Stop bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>1</td>
<td>8</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>7</td>
<td>1 -1</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>7</td>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

1. The address bit identifies the frame as an address character. See Receiver wakeup.
2. The address bit identifies the frame as an address character. See Receiver wakeup.
33.5.4.2 Nine-bit configuration

When C1[M] is set and C4[M10] is cleared, the UART is configured for 9-bit data characters. If C1[PE] is enabled, the ninth bit is either C3[T8/R8] or the internally generated parity bit. This results in a frame consisting of a total of 11 bits. In the event that the ninth data bit is selected to be C3[T8], it will remain unchanged after transmission and can be used repeatedly without rewriting it, unless the value needs to be changed. This feature may be useful when the ninth data bit is being used as an address mark.

When C1[M] and C4[M10] are set, the UART is configured for 9-bit data characters, but the frame consists of a total of 12 bits. The 12 bits include the start and stop bits, the 9 data character bits, and a tenth internal data bit. Note that if C4[M10] is set, C1[PE] must also be set. In this case, the tenth bit is the internally generated parity bit. The ninth bit can either be used as an address mark or a ninth data bit.

See the following table.

<table>
<thead>
<tr>
<th>C1[PE]</th>
<th>UC1[M]</th>
<th>C1[M10]</th>
<th>Start bit</th>
<th>Data bits</th>
<th>Address bits</th>
<th>Parity bits</th>
<th>Stop bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>9</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>8</td>
<td>1</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>8</td>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>9</td>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>8</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

1. The address bit identifies the frame as an address character.

Note

Unless in 9-bit mode with M10 set, do not use address mark wakeup with parity enabled.

33.5.4.3 Timing examples

Timing examples of these configurations in the NRZ mark/space data format are illustrated in the following figures. The timing examples show all of the configurations in the following sub-sections along with the LSB and MSB first variations.
33.5.4.3.1 Eight-bit format with parity disabled

The most significant bit can be used for address mark wakeup.

![Figure 33-12. Eight bits of data with LSB first](image1)

![Figure 33-13. Eight bits of data with MSB first](image2)

33.5.4.3.2 Eight-bit format with parity enabled

![Figure 33-14. Seven bits of data with LSB first and parity](image3)

![Figure 33-15. Seven bits of data with MSB first and parity](image4)

33.5.4.3.3 Nine-bit format with parity disabled

The most significant bit can be used for address mark wakeup.

![Figure 33-16. Nine bits of data with LSB first](image5)

![Figure 33-17. Nine bits of data with MSB first](image6)

33.5.4.3.4 Nine-bit format with parity enabled

![Figure 33-18. Eight bits of data with LSB first and parity](image7)

![Figure 33-19. Eight bits of data with MSB first and parity](image8)
33.5.4.3.5 Non-memory mapped tenth bit for parity

The most significant memory-mapped bit can be used for address mark wakeup.

![Figure 33-20. Nine bits of data with LSB first and parity](image1)

![Figure 33-21. Nine bits of data with MSB first and parity](image2)

33.5.5 Single-wire operation

Normally, the UART uses two pins for transmitting and receiving. In single wire operation, the RXD pin is disconnected from the UART and the UART implements a half-duplex serial connection. The UART uses the TXD pin for both receiving and transmitting.

![Figure 33-22. Single-wire operation (C1[LOOPS] = 1, C1[RSRC] = 1)](image3)

Enable single wire operation by setting C1[LOOPS] and the receiver source field, C1[RSRC]. Setting C1[LOOPS] disables the path from the unsynchronized receiver input signal to the receiver. Setting C1[RSRC] connects the receiver input to the output of the TXD pin driver. Both the transmitter and receiver must be enabled (C2[TE] = 1 and C2[RE] = 1). When C7816[ISO_7816EN] is set, it is not required that both C2[TE] and C2[RE] are set.

33.5.6 Loop operation

In loop operation, the transmitter output goes to the receiver input. The unsynchronized receiver input signal is disconnected from the UART.
Enable loop operation by setting C1[LOOPS] and clearing C1[RSRC]. Setting C1[LOOPS] disables the path from the unsynchronized receiver input signal to the receiver. Clearing C1[RSRC] connects the transmitter output to the receiver input. Both the transmitter and receiver must be enabled (C2[TE] = 1 and C2[RE] = 1). When C7816[ISO_7816EN] is set, it is not required that both C2[TE] and C2[RE] are set.

### 33.5.7 ISO-7816/smartcard support

The UART provides mechanisms to support the ISO-7816 protocol that is commonly used to interface with smartcards. The ISO-7816 protocol is an NRZ, single wire, half-duplex interface. The TxD pin is used in open-drain mode because the data signal is used for both transmitting and receiving. There are multiple subprotocols within the ISO-7816 standard. The UART supports both T = 0 and T = 1 protocols. The module also provides for automated initial character detection and configuration, which allows for support of both direct convention and inverse convention data formats. A variety of interrupts specific to 7816 are provided in addition to the general interrupts to assist software. Additionally, the module is able to provide automated NACK responses and has programmed automated retransmission of failed packets. An assortment of programmable timeouts and guard band times are also supported.

The term elemental time unit (ETU) is frequently used in the context of ISO-7816. This concept is used to relate the frequency that the system (UART) is running at and the frequency that data is being transmitted and received. One ETU represents the time it takes to transmit or receive a single bit. For example, a standard 7816 packet, excluding any guard time or NACK elements is 10 ETUs (start bit, 8 data bits, and a parity bit). Guard times and wait times are also measured in ETUs.

**NOTE**

The ISO-7816 specification may have certain configuration options that are reserved. To maintain maximum flexibility to support future 7816 enhancements or devices that may not strictly conform to the specification, the UART does not prevent those options being used. Further, the UART may
provide configuration options that exceed the flexibility of options explicitly allowed by the 7816 specification. Failure to correctly configure the UART may result in unexpected behavior or incompatibility with the ISO-7816 specification.

### 33.5.7.1 Initial characters

In ISO-7816 with \( T = 0 \) mode, the UART can be configured to use C7816[INIT] to detect the next valid initial character, referred to by the ISO-7816 specifically as a TS character. When the initial character is detected, the UART provides the host processor with an interrupt if IE7816[INITDE] is set. Additionally, the UART will alter S2[MSBF], C3[TXINV], and S2[RXINV] automatically, based on the initial character. The corresponding initial character and resulting register settings are listed in the following table.

<table>
<thead>
<tr>
<th>Initial character (bit 1-10)</th>
<th>Initial character (hex)</th>
<th>MSBF</th>
<th>TXINV</th>
<th>RXINV</th>
</tr>
</thead>
<tbody>
<tr>
<td>LHHL LLL LLH</td>
<td>3F</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>inverse convention</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LHHL HHH LLH</td>
<td>3B</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>direct convention</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

S2[MSBF], C3[TXINV], and S2[RXINV] must be reset to their default values before C7816[INIT] is set. Once C7816[INIT] is set, the receiver searches all received data for the first valid initial character. Detecting a Direct Convention Initial Character will cause no change to S2[MSBF], C3[TXINV], and S2[RXINV], while detecting an Inverse Convention Initial Character will cause these fields to set automatically. All data received, which is not a valid initial character, is ignored and all flags resulting from the invalid data are blocked from asserting. If C7816[ANACK] is set, a NACK is returned for invalid received initial characters and an RXT interrupt is generated as programmed.

### 33.5.7.2 Protocol \( T = 0 \)

When \( T = 0 \) protocol is selected, a relatively complex error detection scheme is used. Data characters are formatted as illustrated in the following figure. This scheme is also used for answer to reset and Peripheral Pin Select (PPS) formats.
As with other protocols supported by the UART, the data character includes a start bit. However, in this case, there are two stop bits rather than the typical single stop bit. In addition to a standard even parity check, the receiver has the ability to generate and return a NACK during the second half of the first stop bit period. The NACK must be at least one time period (ETU) in length and no more than two time periods (ETU) in length. The transmitter must wait for at least two time units (ETU) after detection of the error signal before attempting to retransmit the character.

It is assumed that the UART and the device (smartcard) know in advance which device is receiving and which is transmitting. No special mechanism is supplied by the UART to control receive and transmit in the mode other than C2[TE] and C2[RE]. Initial Character Detect feature is also supported in this mode.

### Protocol T = 1

When T = 1 protocol is selected, the NACK error detection scheme is not used. Rather, the parity bit is used on a character basis and a CRC or LRC is used on the block basis, that is, for each group of characters. In this mode, the data format allows for a single stop bit although additional inactive bit periods may be present between the stop bit and the next start bit. Data characters are formatted as illustrated in the following figure.

The smallest data unit that is transferred is a block. A block is made up of several data characters and may vary in size depending on the block type. The UART does not provide a mechanism to decode the block type. As part of the block, an LRC or CRC is included. The UART does not calculate the CRC or LRC for transmitted blocks, nor does it verify the validity of the CRC or LRC for received blocks. The 7816 protocol requires that the initiator and the smartcard (device) takes alternate turns in transmitting and receiving blocks. When the UART detects that the last character in a block has been transmitted it will automatically clear C2[TE], C3[TXDIR] and enter receive mode.
Therefore, the software must program the transmit buffer with the next data to be transmitted and then enable C2[TE] and set C3[TXDIR], once the software has determined that the last character of the received block has been received. The UART detects that the last character of the transmit block has been sent when TL7816[TLEN] = 0 and four additional characters have been sent. The four additional characters are made up of three prior to TL7816[TLEN] decrementing (prologue) and one after TL7816[TLEN] = 0, the final character of the epilogue.

### 33.5.7.4 Wait time and guard time parameters

The ISO-7816 specification defines several wait time and guard time parameters. The UART allows for flexible configuration and violation detection of these settings. On reset, the wait time (IS7816[WT]) defaults to 9600 ETUs and guard time (GT) to 12 ETUs. These values are controlled by parameters in the WP7816, WN7816, and WF7816 registers. Additionally, the value of C7816[TTYPE] also factors into the calculation. The formulae used to calculate the number ETUs for each wait time and guard time value are shown in Table 33-13.

Wait time (WT) is defined as the maximum allowable time between the leading edge of a character transmitted by the smartcard device and the leading edge of the previous character that was transmitted by the UART or the device. Similarly, character wait time (CWT) is defined as the maximum allowable time between the leading edge of two characters within the same block. Block wait time (BWT) is defined as the maximum time between the leading edge character of the last block received by the smartcard device and the leading edge of the first character transmitted by the smartcard device.

Guard time (GT) is defined as the minimum allowable time between the leading edge of two consecutive characters. Character guard time (CGT) is the minimum allowable time between the leading edges of two consecutive characters in the same direction, that is, transmission or reception. Block guard time (BGT) is the minimum allowable time between the leading edges of two consecutive characters in opposite directions, that is, transmission then reception or reception then transmission.

The GT and WT counters reset whenever C7816[TTYPE] = 1 or C7816[ISO_7816E] = 0 or a new dataword start bit has been received or transmitted as specified by the counter descriptions. The CWT, CGT, BWT, BGT counters reset whenever C7816[TTYPE] = 0 or C7816[ISO_7816E] = 0 or a new dataword start bit is received or transmitted as specified by the counter descriptions. When C7816[TTYPE] = 1, some of the counter values require an assumption regarding the first data transferred when the UART first starts. This assumption is required when the 7816E is disabled, when transition from C7816[TTYPE] = 0 to C7816[TTYPE] = 1 or when coming out of reset. In this case, it is assumed that the previous non-existent transfer was a received transfer.
The UART will automatically handle GT, CGT, and BGT such that the UART will not send a packet before the corresponding guard time expiring.

### Table 33-13. Wait and guard time calculations

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Wait time (WT)</td>
<td>9600</td>
<td>WI x 480</td>
<td>Not used</td>
</tr>
<tr>
<td>Character wait time (CWT)</td>
<td>Not used</td>
<td>Not used</td>
<td>$2^{(CWI1)} + CWI2$</td>
</tr>
<tr>
<td>Block wait time (BWT)</td>
<td>Not used</td>
<td>Not used</td>
<td>$(11 + (BWI \times 960 \times GTFD)) \times (WTX + 1)$</td>
</tr>
<tr>
<td>Guard time (GT)</td>
<td>12</td>
<td>GTN not equal to 255</td>
<td>Not used</td>
</tr>
<tr>
<td></td>
<td></td>
<td>12 + GTN</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>GTN equal to 255</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>12</td>
<td></td>
</tr>
<tr>
<td>Character guard time (CGT)</td>
<td>Not used</td>
<td>Not used</td>
<td>GTN not equal to 255</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>12 + GTN</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>GTN equal to 255</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>11</td>
</tr>
<tr>
<td>Block guard time (BGT)</td>
<td>Not used</td>
<td>Not used</td>
<td>16 + BGI</td>
</tr>
</tbody>
</table>

**NOTE**

- User must ensure that the Character Wait time (CWT) programmed using the formula above is at least 12. Values smaller than 12 are invalid and will lead to unexpected CWT interrupts.
- The 16 bit Wait Time integer WI is formed by concatenation of \{WP7816A_T0[WI_H], WP7816B_T0[WI_L]\}.
- The 16 bit Block Wait Time integer BWI is formed by concatenation of \{WP7816A_T1[BWI_H], WP7816B_T1[BWI_L]\}.

### 33.5.7.5 ATR Duration Time Counter

The ISO-7816 specification defines a specific time (in etus) within which the terminal must receive the ATR (Answer to Reset), failing which the terminal must abort the card session by initiating the deactivation sequence.

UART supports this in hardware via the ATR Duration Time (ATD) Counter which can be programmed using AP7816a_T0 and AP7816b_T0 registers. The value loaded into the ADT (ATR Duration Time) counter is given by the concatenation of the register fields as
shown; $\text{ADT} = \{\text{AP7816a}_\text{T0}[\text{ADTI}_\text{H}], \text{AP7816a}_\text{T0}[\text{ADTI}_\text{L}]\}$. This counter begins to count on detection of the TS character which is detected when $\text{IS7816[INITD]}$ flag is set. Once the ATR process is completed, the ATD Counter must be disabled by writing 0 to $\text{AP7816x}_\text{T0}$ registers, in order to prevent the false occurrence of the ATD Duration Time interrupt $\text{IS7816[ATD]}$. Note that this feature is only supported in $T = 0$ mode.

**NOTE**

The ADT counter starts counting on detection of the complete TS Character. It must be noted that by this time, exactly 10 ETUs have elapsed since the start bit of the TS character. The user must take this into account while programming $\text{AP7816a}_\text{T0}$ and $\text{AP7816b}_\text{T0}$ registers.

### 33.5.7.6 Baud rate generation

The value in $\text{WF7816[GTFD]}$ does not impact the clock frequency. SBR and BRFD are used to generate the clock frequency. This clock frequency is used by the UART only and is not seen by the smartcard device. The transmitter clocks operates at 1/16 the frequency of the receive clock so that the receiver is able to sample the received value 16 times during the ETU.

### 33.5.7.7 UART restrictions in ISO-7816 operation

Due to the flexibility of the UART module, there are several features and interrupts that are not supported while running in ISO-7816 mode. These restrictions are documented within the register field definitions.

### 33.6 Reset

All registers reset to a particular value are indicated in Memory map and registers.

### 33.7 System level interrupt sources

There are several interrupt signals that are sent from the UART. The following table lists the interrupt sources generated by the UART. The local enables for the UART interrupt sources are described in this table. Details regarding the individual operation of each interrupt are contained under various sub-sections of Memory map and registers.
However, RXEDGIF description also outlines additional details regarding the RXEDGIF interrupt because of its complexity of operation. Any of the UART interrupt requests listed in the table can be used to bring the CPU out of Wait mode.

### Table 33-14. UART interrupt sources

<table>
<thead>
<tr>
<th>Interrupt Source</th>
<th>Flag</th>
<th>Local enable</th>
<th>DMA select</th>
</tr>
</thead>
<tbody>
<tr>
<td>Transmitter</td>
<td>TDRE</td>
<td>TIE</td>
<td>TDMAS = 0</td>
</tr>
<tr>
<td>Transmitter</td>
<td>TC</td>
<td>TCIE</td>
<td>-</td>
</tr>
<tr>
<td>Receiver</td>
<td>IDLE</td>
<td>ILIE</td>
<td>-</td>
</tr>
<tr>
<td>Receiver</td>
<td>RDRF</td>
<td>RIE</td>
<td>RDMAS = 0</td>
</tr>
<tr>
<td>Receiver</td>
<td>RXEDGIF</td>
<td>RXEDGIE</td>
<td>-</td>
</tr>
<tr>
<td>Receiver</td>
<td>OR</td>
<td>ORIE</td>
<td>-</td>
</tr>
<tr>
<td>Receiver</td>
<td>NF</td>
<td>NEIE</td>
<td>-</td>
</tr>
<tr>
<td>Receiver</td>
<td>FE</td>
<td>FEIE</td>
<td>-</td>
</tr>
<tr>
<td>Receiver</td>
<td>PF</td>
<td>PEIE</td>
<td>-</td>
</tr>
<tr>
<td>Receiver</td>
<td>WT</td>
<td>WTWE</td>
<td>-</td>
</tr>
<tr>
<td>Receiver</td>
<td>CWT</td>
<td>CWTE</td>
<td>-</td>
</tr>
<tr>
<td>Receiver</td>
<td>BWT</td>
<td>BWTE</td>
<td>-</td>
</tr>
<tr>
<td>Receiver</td>
<td>INITD</td>
<td>INITDE</td>
<td>-</td>
</tr>
<tr>
<td>Receiver</td>
<td>TXT</td>
<td>TXTE</td>
<td>-</td>
</tr>
<tr>
<td>Receiver</td>
<td>RXT</td>
<td>RXTE</td>
<td>-</td>
</tr>
<tr>
<td>Receiver</td>
<td>GTV</td>
<td>GTVE</td>
<td>-</td>
</tr>
</tbody>
</table>

#### 33.7.1 RXEDGIF description

S2[RXEDGIF] is set when an active edge is detected on the RxD pin. Therefore, the active edge can be detected only when in two wire mode. A RXEDGIF interrupt is generated only when S2[RXEDGIF] is set. If RXEDGIE is not enabled before S2[RXEDGIF] is set, an interrupt is not generated.

#### 33.7.1.1 RxD edge detect sensitivity

Edge sensitivity can be software programmed to be either falling or rising. The polarity of the edge sensitivity is selected using S2[RXINV]. To detect the falling edge, S2[RXINV] is programmed to 0. To detect the rising edge, S2[RXINV] is programmed to 1.

Synchronizing logic is used prior to detect edges. Prior to detecting an edge, the receive data on RxD input must be at the deasserted logic level. A falling edge is detected when the RxD input signal is seen as a logic 1 (the deasserted level) during one module clock.
cycle, and then a logic 0 (the asserted level) during the next cycle. A rising edge is detected when the input is seen as a logic 0 during one module clock cycle and then a logic 1 during the next cycle.

### 33.7.1.2 Clearing RXEDGIF interrupt request

Writing a logic 1 to S2[RXEDGIF] immediately clears the RXEDGIF interrupt request even if the RxD input remains asserted. S2[RXEDGIF] remains set if another active edge is detected on RxD while attempting to clear S2[RXEDGIF] by writing a 1 to it.

### 33.7.1.3 Exit from low-power modes

The receive input active edge detect circuit is still active on low power modes (Wait and Stop). An active edge on the receive input brings the CPU out of low power mode if the interrupt is not masked (S2[RXEDGIF] = 1).

### 33.8 DMA operation

In the transmitter, S1[TDRE] can be configured to assert a DMA transfer request. In the receiver, S1[RDRF], can be configured to assert a DMA transfer request. The following table shows the configuration field settings required to configure each flag for DMA operation.

<table>
<thead>
<tr>
<th>Flag</th>
<th>Request enable bit</th>
<th>DMA select bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>TDRE</td>
<td>TIE = 1</td>
<td>TDMAS = 1</td>
</tr>
<tr>
<td>RDRF</td>
<td>RIE = 1</td>
<td>RDMAS = 1</td>
</tr>
</tbody>
</table>

When a flag is configured for a DMA request, its associated DMA request is asserted when the flag is set. When S1[RDRF] is configured as a DMA request, the clearing mechanism of reading S1, followed by reading D, does not clear the associated flag. The DMA request remains asserted until an indication is received that the DMA transactions are done. When this indication is received, the flag bit and the associated DMA request is cleared. If the DMA operation failed to remove the situation that caused the DMA request, another request is issued.
33.9 Application information

This section describes the UART application information.

33.9.1 ISO-7816 initialization sequence

This section outlines how to program the UART for ISO-7816 operation. Elements such as procedures to power up or power down the smartcard, and when to take those actions, are beyond the scope of this description. To set up the UART for ISO-7816 operation:

1. Select a baud rate. Write this value to the UART baud registers (BDH/L) to begin the baud rate generator. Remember that the baud rate generator is disabled when the baud rate is zero. Writing to the BDH has no effect without also writing to BDL. According to the 7816 specification the initial (default) baud rating setting should be Fi = 372 and Di = 1 and a maximum frequency of 5 MHz. In other words, the BDH, BDL, and C4 registers should be programmed such that the transmission frequency provided to the smartcard device must be 1/372th of the clock and must not exceed 5 MHz.

2. Write to C1 to configure word length, parity, and other configuration fields (LOOPS, RSRC) and set C1[M] = 1, C1[PE] = 1, and C1[PT] = 0.

3. Write to set S2[RWUID] = 0

4. Write to set up interrupt enable fields desired (C3[ORIE], C3[NEIE], C3[PEIE], and C3[FEIE])

5. Write to set C4[MAEN1] = 0 and C4[MAEN2] = 0.

6. Write to C5 register and configure DMA control register fields as desired for application.


8. Write to IE7816 to set interrupt enable parameters as desired.

9. Write to ET7816 and set as desired.

At this time, the UART will start listening for an initial character. After being identified, it will automatically adjust S2[MSBF], C3[TXINV], and S2[RXINV]. The software must then receive and process an answer to reset. Upon processing the answer to reset, the software must write to set C2[RE] = 0 and C2[TE] = 0. The software should then adjust 7816 specific and UART generic parameters to match and configure data that was received during the answer on reset period. After the new settings have been programmed, including the new baud rate and C7816[TTYPE], C2[RE] and C2[TE] can be reenabled as required.

### 33.9.1.1 Transmission procedure for (C7816[TTYPE] = 0)

When the protocol selected is C7816[TTYPE] = 0, it is assumed that the software has a prior knowledge of who should be transmitting and receiving. Therefore, no mechanism is provided for automated transmission/receipt control. The software must monitor S1[TDRE], or configure for an interrupt, and provide additional data for transmission, as appropriate. Additionally, software should set C2[TE] = 1 and control TXDIR whenever it is the UART's turn to transmit information. For ease of monitoring, it is suggested that only data be transmitted until the next receiver/transmit switchover is loaded into the transmit buffer.

### 33.9.1.2 Transmission procedure for (C7816[TTYPE] = 1)

When the protocol selected is C7816[TTYPE] = 1, data is transferred in blocks. Before starting a transmission, the software must write the size, in number of bytes, for the Information Field portion of the block into TLEN. If a CRC is being transmitted for the block, the value in TLEN must be one more than the size of the information field. The software must then set C2[TE] = 1 and C2[RE] = 1. The software must then monitor S1[TDRE]/interrupt and write the prologue, information, and epilogue field to the transmit buffer. TLEN automatically decrements, except for prologue bytes and the final epilogue byte. When the final epilogue byte has been transmitted, the UART automatically clears C2[TE] and C3[TXDIR] to 0, and the UART automatically starts capturing the response to the block that was transmitted. After the software has detected the receipt of the response, the transmission process must be repeated as needed with sufficient urgency to ensure that the block wait time and character wait times are not violated.

### 33.9.2 Initialization sequence (non ISO-7816)

To initiate a UART transmission:
1. Configure the UART.
   a. Select a baud rate. Write this value to the UART baud registers (BDH/L) to begin the baud rate generator. Remember that the baud rate generator is disabled when the baud rate is zero. Writing to the BDH has no effect without also writing to BDL.
   b. Write to C1 to configure word length, parity, and other configuration bits (LOOPS, RSRC, M, WAKE, ILT, PE, and PT). Write to C4, MA1, and MA2 to configure.
   c. Enable the transmitter, interrupts, receiver, and wakeup as required, by writing to C2 (TIE, TCIE, RIE, ILIE, TE, RE, RWU, and SBK), S2 (MSBF and BRK13), and C3 (ORIE, NEIE, PEIE, and FEIE). A preamble or idle character is then shifted out of the transmitter shift register.

2. Transmit procedure for each byte.
   a. Monitor S1[TDRE] by reading S1 or responding to the TDRE interrupt.
   b. If the TDRE flag is set, or there is space in the transmit buffer, write the data to be transmitted to (C3[T8]/D). A new transmission will not result until data exists in the transmit buffer.

3. Repeat step 2 for each subsequent transmission.

**Note**

During normal operation, S1[TDRE] is set when the shift register is loaded with the next data to be transmitted from the transmit buffer. This occurs 9/16ths of a bit time after the start of the stop bit of the previous frame.

To separate messages with preambles with minimum idle line time, use this sequence between messages.

1. Write the last dataword of the first message to C3[T8]/D.
2. Wait for S1[TDRE] to go high, indicating the transfer of the last frame to the transmit shift register.
3. Queue a preamble by clearing and then setting C2[TE].
4. Write the first and subsequent datawords of the second message to C3[T8]/D.
33.9.3 Overrun (OR) flag implications

To be flexible, the overrun flag (OR) operates slightly differently depending on the mode of operation. There may be implications that need to be carefully considered. This section clarifies the behavior and the resulting implications. Regardless of mode, if a dataword is received while S1[OR] is set, S1[RDRF] and S1[IDLE] are blocked from asserting. If S1[RDRF] or S1[IDLE] were previously asserted, they will remain asserted until cleared.

33.9.3.1 Overrun operation

The assertion of S1[OR] indicates that a significant event has occurred. The assertion indicates that received data has been lost because there was a lack of room to store it in the data buffer. Therefore, while S1[OR] is set, no further data is stored in the data buffer until S1[OR] is cleared. This ensures that the application will be able to handle the overrun condition.

In most applications, because the total amount of lost data is known, the application will attempt to return the system to a known state. Before S1[OR] is cleared, all received data will be dropped. For this, the software does the following.

1. Remove data from the receive data buffer. This could be done by reading data from the data buffer and processing it.

2. Clear S1[OR].

Note that, in some applications, if an overrun event is responded to fast enough, the lost data can be recovered. For example, when C7816[ISO_7816E] is asserted, C7816[TTYYPE]=1 and C7816[ONACK] = 1, the application may reasonably be able to determine whether the lost data will be resent by the device. In this scenario, flushing the receiver data buffer may not be required. Rather, if S1[OR] is cleared, the lost data may be resent and therefore may be recoverable.

33.9.4 Overrun NACK considerations

When C7816[ISO_7816E] is enabled and C7816[TTYYPE] = 0, the retransmission feature of the 7816 protocol can be used to help avoid lost data when the data buffer overflows. Using C7816[ONACK], the module can be programmed to issue a NACK on an overflow event. Assuming that the smartcard device has implemented retransmission, the lost data will be retransmitted. While useful, there is a programming implication that may require special consideration. The need to transmit a NACK must be determined and committed to prior to the dataword being fully received. While the NACK is being
received, it is possible that the application code will read the data buffer such that sufficient room will be made to store the dataword that is being NACKed. Even if room has been made in the data buffer after the transmission of a NACK is completed, the received data will always be discarded as a result of an overflow and the ET7816[RXTHRESHOLD] value will be incremented by one. However, if sufficient space now exists to write the received data which was NACK'ed, S1[OR] will be blocked and kept from asserting.

### 33.9.5 Match address registers

The two match address registers allow a second match address function for a broadcast or general call address to the serial bus, as an example.

### 33.9.6 Clearing 7816 wait timer (WT, BWT, CWT) interrupts

The 7816 wait timer interrupts associated with IS7816[WT], IS7816[BWT], and IS7816[CWT] will automatically reassert if they are cleared and the wait time is still violated. This behavior is similar to most of the other interrupts on the UART. In most cases, if the condition that caused the interrupt to trigger still exists when the interrupt is cleared, then the interrupt will reassert. For example, consider the following scenario:

1. IS7816[WT] is programmed to assert after 9600 cycles of unresponsiveness.
2. The 9600 cycles pass without a response resulting in the WT interrupt asserting.
3. The IS7816[WT] is cleared at cycle 9700 by the interrupt service routine.
4. After the WT interrupt has been cleared, the smartcard remains unresponsive. At cycle 9701 the WT interrupt will be reasserted.

If the intent of clearing the interrupt is such that it does not reassert, the interrupt service routine must remove or clear the condition that originally caused the interrupt to assert prior to clearing the interrupt. There are multiple ways that this can be accomplished, including ensuring that an event that results in the wait timer resetting occurs, such as, the transmission of another packet.

### 33.9.7 Legacy and reverse compatibility considerations

Recent versions of the UART have added several new features. Whenever reasonably possible, reverse compatibility was maintained. However, in some cases this was either not feasible or the behavior was deemed as not intended. This section describes several differences to legacy operation that resulted from these recent enhancements. If
application code from previous versions is used, it must be reviewed and modified to take the following items into account. Depending on the application code, additional items that are not listed here may also need to be considered.

1. Various reserved registers and register bits are used, such as, MSFB and M10.
2. This module now generates an error when invalid address spaces are used.
3. While documentation indicated otherwise, in some cases it was possible for S1[IDLE] to assert even if S1[OR] was set.
4. Previously, when C2[RWU] was set (and WAKE = 0), the IDLE flag could reassert up to every bit period causing an interrupt and requiring the host processor to reassert C2[RWU]. This behavior has been modified. Now, when C2[RWU] is set (and WAKE = 0), at least one non-idle bit must be detected before an idle can be detected.
Chapter 34
Low Power Universal asynchronous receiver/transmitter (LPUART)

34.1 Chip-specific LPUART information

34.1.1 LPUART0 and LPUART1 overview

These modules support basic UART with DMA interface function, x4 to x32 oversampling of baud-rate.

This module supports LIN slave operation.

The module can remain functional in VLPS mode provided the clock it is using remains enabled.

ISO7816 protocol is intended to be handled in software for this product. To support smart card reading, TxD pin can be configured as pseudo open drain for 1-wire half-duplex like ISO7816 communication via SIM_SOPT5[LPUART0ODE]/SIM_SOPT5[LPUART1ODE]

34.2 Introduction

34.2.1 Features

Features of the LPUART module include:

- Full-duplex, standard non-return-to-zero (NRZ) format
- Programmable baud rates (13-bit modulo divider) with configurable oversampling ratio from 4x to 32x
• Transmit and receive baud rate can operate asynchronous to the bus clock:
  • Baud rate can be configured independently of the bus clock frequency
  • Supports operation in Stop modes
• Interrupt, DMA or polled operation:
  • Transmit data register empty and transmission complete
  • Receive data register full
  • Receive overrun, parity error, framing error, and noise error
  • Idle receiver detect
  • Active edge on receive pin
  • Break detect supporting LIN
  • Receive data match
• Hardware parity generation and checking
• Programmable 8-bit, 9-bit or 10-bit character length
• Programmable 1-bit or 2-bit stop bits
• Three receiver wakeup methods:
  • Idle line wakeup
  • Address mark wakeup
  • Receive data match
• Automatic address matching to reduce ISR overhead:
  • Address mark matching
  • Idle line address matching
  • Address match start, address match end
• Optional 13-bit break character generation / 11-bit break character detection
• Configurable idle length detection supporting 1, 2, 4, 8, 16, 32, 64 or 128 idle characters
• Selectable transmitter output and receiver input polarity

34.2.2 Modes of operation

34.2.2.1 Stop mode

The LPUART will remain functional during Stop mode, provided the asynchronous transmit and receive clock remains enabled. The LPUART can generate an interrupt or DMA request to cause a wakeup from Stop mode.
34.2.2.2  Wait mode

The LPUART can be configured to Stop in Wait modes, when the DOZEEN bit is set. The transmitter and receiver will finish transmitting/receiving the current word.

34.2.2.3  Debug mode

The LPUART remains functional in debug mode.

34.2.3  Signal Descriptions

<table>
<thead>
<tr>
<th>Signal</th>
<th>Description</th>
<th>I/O</th>
</tr>
</thead>
<tbody>
<tr>
<td>LPUART_TX</td>
<td>Transmit data. This pin is normally an output, but is an input (tristated) in single wire mode whenever the transmitter is disabled or transmit direction is configured for receive data.</td>
<td>I/O</td>
</tr>
<tr>
<td>LPUART_RX</td>
<td>Receive data.</td>
<td>I</td>
</tr>
</tbody>
</table>

34.2.4  Block diagram

The following figure shows the transmitter portion of the LPUART.
Figure 34-1. LPUART transmitter block diagram

The following figure shows the receiver portion of the LPUART.
34.3 Register definition

The LPUART includes registers to control baud rate, select LPUART options, report LPUART status, and for transmit/receive data. Accesses to address outside the valid memory map will generate a bus error.

**LPUART memory map**

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/ page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4005_4000</td>
<td>LPUART Baud Rate Register (LPUART0_BAUD)</td>
<td>32</td>
<td>R/W</td>
<td>0F00_0004h</td>
<td>34.3.1/586</td>
</tr>
<tr>
<td>4005_4004</td>
<td>LPUART Status Register (LPUART0_STAT)</td>
<td>32</td>
<td>R/W</td>
<td>00C0_0000h</td>
<td>34.3.2/588</td>
</tr>
<tr>
<td>4005_4008</td>
<td>LPUART Control Register (LPUART0_CTRL)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>34.3.3/592</td>
</tr>
<tr>
<td>4005_400C</td>
<td>LPUART Data Register (LPUART0_DATA)</td>
<td>32</td>
<td>R/W</td>
<td>0000_1000h</td>
<td>34.3.4/597</td>
</tr>
<tr>
<td>4005_4010</td>
<td>LPUART Match Address Register (LPUART0_MATCH)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>34.3.5/599</td>
</tr>
<tr>
<td>4005_5000</td>
<td>LPUART Baud Rate Register (LPUART1_BAUD)</td>
<td>32</td>
<td>R/W</td>
<td>0F00_0004h</td>
<td>34.3.1/586</td>
</tr>
<tr>
<td>4005_5004</td>
<td>LPUART Status Register (LPUART1_STAT)</td>
<td>32</td>
<td>R/W</td>
<td>00C0_0000h</td>
<td>34.3.2/588</td>
</tr>
<tr>
<td>4005_5008</td>
<td>LPUART Control Register (LPUART1_CTRL)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>34.3.3/592</td>
</tr>
<tr>
<td>4005_500C</td>
<td>LPUART Data Register (LPUART1_DATA)</td>
<td>32</td>
<td>R/W</td>
<td>0000_1000h</td>
<td>34.3.4/597</td>
</tr>
<tr>
<td>4005_5010</td>
<td>LPUART Match Address Register (LPUART1_MATCH)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>34.3.5/599</td>
</tr>
</tbody>
</table>
34.3.1 LPUART Baud Rate Register (LPUARTx_BAUD)

Address: Base address + 0h offset

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>MAEN1</td>
<td>MAEN2</td>
<td>M10</td>
<td>OSR</td>
<td>TDMAE</td>
<td>0</td>
<td>RDMAE</td>
<td>0</td>
<td>MATCFG</td>
<td>BOTHEDGE</td>
<td>RESYNCDIS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
</tbody>
</table>

Reset bit values:
- MAEN1: 0
- MAEN2: 0
- M10: 0
- OSR: 0
- TDMAE: 0
- RDMAE: 0
- MATCFG: 0
- BOTHEDGE: 0
- RESYNCDIS: 0

<table>
<thead>
<tr>
<th>Bit</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>LBKDEIE</td>
<td>RXEDGIE</td>
<td>SBNS</td>
<td>SBR</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
</tbody>
</table>

### LPUARTx_BAUD field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31 MAEN1</td>
<td>Match Address Mode Enable 1</td>
</tr>
<tr>
<td>0</td>
<td>Normal operation.</td>
</tr>
<tr>
<td>1</td>
<td>Enables automatic address matching or data matching mode for MATCH[MA1].</td>
</tr>
<tr>
<td>30 MAEN2</td>
<td>Match Address Mode Enable 2</td>
</tr>
<tr>
<td>0</td>
<td>Normal operation.</td>
</tr>
<tr>
<td>1</td>
<td>Enables automatic address matching or data matching mode for MATCH[MA2].</td>
</tr>
<tr>
<td>29 M10</td>
<td>10-bit Mode select</td>
</tr>
<tr>
<td>The M10 bit causes a tenth bit to be part of the serial transmission. This bit should only be changed when the transmitter and receiver are both disabled.</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>Receiver and transmitter use 8-bit or 9-bit data characters.</td>
</tr>
<tr>
<td>1</td>
<td>Receiver and transmitter use 10-bit data characters.</td>
</tr>
<tr>
<td>28–24 OSR</td>
<td>Over Sampling Ratio</td>
</tr>
<tr>
<td>This field configures the oversampling ratio for the receiver between 4x (00011) and 32x (11111). Writing an invalid oversampling ratio will default to an oversampling ratio of 16 (01111). This field should only be changed when the transmitter and receiver are both disabled.</td>
<td></td>
</tr>
<tr>
<td>23 TDMAE</td>
<td>Transmitter DMA Enable</td>
</tr>
<tr>
<td>TDMAE configures the transmit data register empty flag, LPUART_STAT[TDRE], to generate a DMA request.</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>DMA request disabled.</td>
</tr>
<tr>
<td>1</td>
<td>DMA request enabled.</td>
</tr>
</tbody>
</table>

Table continues on the next page...
<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>22</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>21</td>
<td>RDMAE</td>
</tr>
<tr>
<td></td>
<td>Receiver Full DMA Enable</td>
</tr>
<tr>
<td></td>
<td>RDMAE configures the receiver data register full flag, LPUART_STAT[RDRF], to generate a DMA request.</td>
</tr>
<tr>
<td>0</td>
<td>DMA request disabled.</td>
</tr>
<tr>
<td>1</td>
<td>DMA request enabled.</td>
</tr>
<tr>
<td>20</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>19–18</td>
<td>MATCFG</td>
</tr>
<tr>
<td></td>
<td>Match Configuration</td>
</tr>
<tr>
<td></td>
<td>Configures the match addressing mode used.</td>
</tr>
<tr>
<td>00</td>
<td>Address Match Wakeup</td>
</tr>
<tr>
<td>01</td>
<td>Idle Match Wakeup</td>
</tr>
<tr>
<td>10</td>
<td>Match On and Match Off</td>
</tr>
<tr>
<td>11</td>
<td>Enables RWU on Data Match and Match On/Off</td>
</tr>
<tr>
<td>17</td>
<td>BOTHEDGE</td>
</tr>
<tr>
<td></td>
<td>Both Edge Sampling</td>
</tr>
<tr>
<td></td>
<td>Enables sampling of the received data on both edges of the baud rate clock, effectively doubling the number of times the receiver samples the input data for a given oversampling ratio. This bit must be set for oversampling ratios between x4 and x7 and is optional for higher oversampling ratios. This bit should only be changed when the receiver is disabled.</td>
</tr>
<tr>
<td>0</td>
<td>Receiver samples input data using the rising edge of the baud rate clock.</td>
</tr>
<tr>
<td>1</td>
<td>Receiver samples input data using the rising and falling edge of the baud rate clock.</td>
</tr>
<tr>
<td>16</td>
<td>RESYNCDIS</td>
</tr>
<tr>
<td></td>
<td>Resynchronization Disable</td>
</tr>
<tr>
<td></td>
<td>When set, disables the resynchronization of the received data word when a data one followed by data zero transition is detected. This bit should only be changed when the receiver is disabled.</td>
</tr>
<tr>
<td>0</td>
<td>Resynchronization during received data word is supported</td>
</tr>
<tr>
<td>1</td>
<td>Resynchronization during received data word is disabled</td>
</tr>
<tr>
<td>15</td>
<td>LBKDIIE</td>
</tr>
<tr>
<td></td>
<td>LIN Break Detect Interrupt Enable</td>
</tr>
<tr>
<td></td>
<td>LBKDIIE enables the LIN break detect flag, LBKDFI, to generate interrupt requests.</td>
</tr>
<tr>
<td>0</td>
<td>Hardware interrupts from LPUART_STAT[LBKDFI] disabled (use polling).</td>
</tr>
<tr>
<td>1</td>
<td>Hardware interrupt requested when LPUART_STAT[LBKDFI] flag is 1.</td>
</tr>
<tr>
<td>14</td>
<td>RXEDGIE</td>
</tr>
<tr>
<td></td>
<td>RX Input Active Edge Interrupt Enable</td>
</tr>
<tr>
<td></td>
<td>Enables the receive input active edge, RXEDGIF, to generate interrupt requests. Changing CTRL[LOOP] or CTRL[RSRC] when RXEDGIE is set can cause the RXEDGIF to set.</td>
</tr>
<tr>
<td>0</td>
<td>Hardware interrupts from LPUART_STAT[RXEDGIF] disabled (use polling).</td>
</tr>
<tr>
<td>1</td>
<td>Hardware interrupt requested when LPUART_STAT[RXEDGIF] flag is 1.</td>
</tr>
<tr>
<td>13</td>
<td>SBNS</td>
</tr>
<tr>
<td></td>
<td>Stop Bit Number Select</td>
</tr>
<tr>
<td></td>
<td>SBNS determines whether data characters are one or two stop bits. This bit should only be changed when the transmitter and receiver are both disabled.</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
### LPUARTx_BAUD field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>One stop bit.</td>
</tr>
<tr>
<td>1</td>
<td>Two stop bits.</td>
</tr>
</tbody>
</table>

**SBR**

Baud Rate Modulo Divisor.

The 13 bits in SBR[12:0] set the modulo divide rate for the baud rate generator. When SBR is 1 - 8191, the baud rate equals "baud clock / ((OSR+1) × SBR)". The 13-bit baud rate setting [SBR12:SBR0] must only be updated when the transmitter and receiver are both disabled (LPUART_CTRL[RE] and LPUART_CTRL[TE] are both 0).

---

### 34.3.2 LPUART Status Register (LPUARTx_STAT)

Address: Base address + 4h offset

#### Bit 31:0

<table>
<thead>
<tr>
<th>Bit</th>
<th>LBKDIF</th>
<th>RXEDGIF</th>
<th>MSBF</th>
<th>RXINV</th>
<th>RWUD</th>
<th>BRK13</th>
<th>LBKDE</th>
<th>RAF</th>
<th>TDRE</th>
<th>TC</th>
<th>RDRF</th>
<th>IDLE</th>
<th>OR</th>
<th>NF</th>
<th>FE</th>
<th>PF</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td>w1c</td>
<td>w1c</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Bit 15:4**

<table>
<thead>
<tr>
<th>Bit</th>
<th>MA1F</th>
<th>MA2F</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>W</td>
<td>w1c</td>
<td>w1c</td>
</tr>
</tbody>
</table>

**Bit 0**

<table>
<thead>
<tr>
<th>Bit</th>
<th>LBKDIF</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td></td>
</tr>
<tr>
<td>W</td>
<td>w1c</td>
</tr>
</tbody>
</table>

#### LPUARTx_STAT field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>LBKDIF</td>
</tr>
</tbody>
</table>

LBKDIF is set when the LIN break detect circuitry is enabled and a LIN break character is detected. LBKDIF is cleared by writing a 1 to it.

*Table continues on the next page...*
**LPUARTx_STAT field descriptions (continued)**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>No LIN break character has been detected.</td>
</tr>
<tr>
<td>1</td>
<td>LIN break character has been detected.</td>
</tr>
<tr>
<td>30 RXEDGIF</td>
<td>LPUART_RX Pin Active Edge Interrupt Flag</td>
</tr>
<tr>
<td></td>
<td>RXEDGIF is set when an active edge, falling if RXINV = 0, rising if RXINV=1, on the LPUART_RX pin occurs. RXEDGIF is cleared by writing a 1 to it.</td>
</tr>
<tr>
<td>0</td>
<td>No active edge on the receive pin has occurred.</td>
</tr>
<tr>
<td>1</td>
<td>An active edge on the receive pin has occurred.</td>
</tr>
<tr>
<td>29 MSBF</td>
<td>MSB First</td>
</tr>
<tr>
<td></td>
<td>Setting this bit reverses the order of the bits that are transmitted and received on the wire. This bit does not affect the polarity of the bits, the location of the parity bit or the location of the start or stop bits. This bit should only be changed when the transmitter and receiver are both disabled.</td>
</tr>
<tr>
<td>0</td>
<td>LSB (bit0) is the first bit that is transmitted following the start bit. Further, the first bit received after the start bit is identified as bit0.</td>
</tr>
<tr>
<td>1</td>
<td>MSB (bit9, bit8, bit7 or bit6) is the first bit that is transmitted following the start bit depending on the setting of CTRL[M], CTRL[PE] and BAUD[M10]. Further, the first bit received after the start bit is identified as bit9, bit8, bit7 or bit6 depending on the setting of CTRL[M] and CTRL[PE].</td>
</tr>
<tr>
<td>28 RXINV</td>
<td>Receive Data Inversion</td>
</tr>
<tr>
<td></td>
<td>Setting this bit reverses the polarity of the received data input.</td>
</tr>
<tr>
<td>NOTE:</td>
<td>Setting RXINV inverts the LPUART_RX input for all cases: data bits, start and stop bits, break, and idle.</td>
</tr>
<tr>
<td>0</td>
<td>Receive data not inverted.</td>
</tr>
<tr>
<td>1</td>
<td>Receive data inverted.</td>
</tr>
<tr>
<td>27 RWUID</td>
<td>Receive Wake Up Idle Detect</td>
</tr>
<tr>
<td></td>
<td>For RWU on idle character, RWUID controls whether the idle character that wakes up the receiver sets the IDLE bit. For address match wakeup, RWUID controls if the IDLE bit is set when the address does not match. This bit should only be changed when the receiver is disabled.</td>
</tr>
<tr>
<td>0</td>
<td>During receive standby state (RWU = 1), the IDLE bit does not get set upon detection of an idle character. During address match wake up, the IDLE bit does not get set when an address does not match.</td>
</tr>
<tr>
<td>1</td>
<td>During receive standby state (RWU = 1), the IDLE bit gets set upon detection of an idle character. During address match wake up, the IDLE bit does get set when an address does not match.</td>
</tr>
<tr>
<td>26 BRK13</td>
<td>Break Character Generation Length</td>
</tr>
<tr>
<td></td>
<td>BRK13 selects a longer transmitted break character length. Detection of a framing error is not affected by the state of this bit. This bit should only be changed when the transmitter is disabled.</td>
</tr>
<tr>
<td>0</td>
<td>Break character is transmitted with length of 10 bit times (if M = 0, SBNS = 0) or 11 (if M = 1, SBNS = 0 or M = 0, SBNS = 1) or 12 (if M = 1, SBNS = 1 or M10 = 1, SNBS = 0) or 13 (if M10 = 1, SNBS = 1).</td>
</tr>
<tr>
<td>1</td>
<td>Break character is transmitted with length of 13 bit times (if M = 0, SBNS = 0) or 14 (if M = 1, SBNS = 0 or M = 0, SBNS = 1) or 15 (if M = 1, SBNS = 1 or M10 = 1, SNBS = 0) or 16 (if M10 = 1, SNBS = 1).</td>
</tr>
<tr>
<td>25 LBKDE</td>
<td>LIN Break Detection Enable</td>
</tr>
<tr>
<td></td>
<td>LBKDE selects a longer break character detection length. While LBKDE is set, receive data is not stored in the receive data buffer.</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
### LPUART\textsubscript{x}\_STAT field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Break character is detected at length 10 bit times (if (M = 0), (SBNS = 0)) or 11 (if (M = 1), (SBNS = 0) or (M = 0), (SBNS = 1)) or 12 (if (M = 1), (SBNS = 1) or (M10 = 1), (SNBS = 0)) or 13 (if (M10 = 1), (SNBS = 1)).</td>
</tr>
<tr>
<td>1</td>
<td>Break character is detected at length of 11 bit times (if (M = 0), (SBNS = 0)) or 12 (if (M = 1), (SBNS = 0) or (M = 0), (SBNS = 1)) or 14 (if (M = 1), (SBNS = 1) or (M10 = 1), (SNBS = 0)) or 15 (if (M10 = 1), (SNBS = 1)).</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>24</th>
<th>RAF (Receiver Active Flag)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>RAF is set when the receiver detects the beginning of a valid start bit, and RAF is cleared automatically when the receiver detects an idle line.</td>
</tr>
<tr>
<td>0</td>
<td>LPUART receiver idle waiting for a start bit.</td>
</tr>
<tr>
<td>1</td>
<td>LPUART receiver active (LPUART_RX input not idle).</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>23</th>
<th>TDRE (Transmit Data Register Empty Flag)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>TDRE will set when the transmit data register (LPUART_DATA) is empty. To clear TDRE, write to the LPUART data register (LPUART_DATA).</td>
</tr>
<tr>
<td></td>
<td>TDRE is not affected by a character that is in the process of being transmitted, it is updated at the start of each transmitted character.</td>
</tr>
<tr>
<td>0</td>
<td>Transmit data buffer full.</td>
</tr>
<tr>
<td>1</td>
<td>Transmit data buffer empty.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>22</th>
<th>TC (Transmission Complete Flag)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>TC is cleared when there is a transmission in progress or when a preamble or break character is loaded.</td>
</tr>
<tr>
<td></td>
<td>TC is set when the transmit buffer is empty and no data, preamble, or break character is being transmitted. When TC is set, the transmit data output signal becomes idle (logic 1). TC is cleared by writing to LPUART_DATA to transmit new data, queuing a preamble by clearing and then setting LPUART_CTRL[TE], queuing a break character by writing 1 to LPUART_CTRL[SBK].</td>
</tr>
<tr>
<td>0</td>
<td>Transmitter active (sending data, a preamble, or a break).</td>
</tr>
<tr>
<td>1</td>
<td>Transmitter idle (transmission activity complete).</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>21</th>
<th>RDRF (Receive Data Register Full Flag)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>RDRF is set when the receive buffer (LPUART_DATA) is full. To clear RDRF, read the LPUART_DATA register.</td>
</tr>
<tr>
<td></td>
<td>A character that is in the process of being received does not cause a change in RDRF until the entire character is received. Even if RDRF is set, the character will continue to be received until an overrun condition occurs once the entire character is received.</td>
</tr>
<tr>
<td>0</td>
<td>Receive data buffer empty.</td>
</tr>
<tr>
<td>1</td>
<td>Receive data buffer full.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>20</th>
<th>IDLE (Idle Line Flag)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>IDLE is set when the LPUART receive line becomes idle for a full character time after a period of activity. When ILT is cleared, the receiver starts counting idle bit times after the start bit. If the receive character is all 1s, these bit times and the stop bits time count toward the full character time of logic high, 10 to 13 bit times, needed for the receiver to detect an idle line. When ILT is set, the receiver doesn't start counting idle bit times until after the stop bits. The stop bits and any logic high bit times at the end of the previous character do not count toward the full character time of logic high needed for the receiver to detect an idle line.</td>
</tr>
<tr>
<td></td>
<td>To clear IDLE, write logic 1 to the IDLE flag. After IDLE has been cleared, it cannot become set again until after a new character has been stored in the receive buffer or a LIN break character has set the LBKDIFF flag. IDLE is set only once even if the receive line remains idle for an extended period.</td>
</tr>
</tbody>
</table>

Table continues on the next page...
### LPUARTx_STAT field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>No idle line detected.</td>
</tr>
<tr>
<td>1</td>
<td>Idle line was detected.</td>
</tr>
<tr>
<td>19 OR</td>
<td>Receiver Overrun Flag</td>
</tr>
<tr>
<td></td>
<td>OR is set when software fails to prevent the receive data register from overflowing with data. The OR bit is set immediately after the stop bit has been completely received for the dataword that overflows the buffer and all the other error flags (FE, NF, and PF) are prevented from setting. The data in the shift register is lost, but the data already in the LPUART data registers is not affected. If LBKDE is enabled and a LIN Break is detected, the OR field asserts if LBKDIF is not cleared before the next data character is received. While the OR flag is set, no additional data is stored in the data buffer even if sufficient room exists. To clear OR, write logic 1 to the OR flag.</td>
</tr>
<tr>
<td>0</td>
<td>No overrun.</td>
</tr>
<tr>
<td>1</td>
<td>Receive overrun (new LPUART data lost).</td>
</tr>
<tr>
<td>18 NF</td>
<td>Noise Flag</td>
</tr>
<tr>
<td></td>
<td>The advanced sampling technique used in the receiver takes three samples in each of the received bits. If any of these samples disagrees with the rest of the samples within any bit time in the frame then noise is detected for that character. NF is set whenever the next character to be read from LPUART_DATA was received with noise detected within the character. To clear NF, write logic one to the NF.</td>
</tr>
<tr>
<td>0</td>
<td>No noise detected.</td>
</tr>
<tr>
<td>1</td>
<td>Noise detected in the received character in LPUART_DATA.</td>
</tr>
<tr>
<td>17 FE</td>
<td>Framing Error Flag</td>
</tr>
<tr>
<td></td>
<td>FE is set whenever the next character to be read from LPUART_DATA was received with logic 0 detected where a stop bit was expected. To clear NF, write logic one to the NF.</td>
</tr>
<tr>
<td>0</td>
<td>No framing error detected. This does not guarantee the framing is correct.</td>
</tr>
<tr>
<td>1</td>
<td>Framing error.</td>
</tr>
<tr>
<td>16 PF</td>
<td>Parity Error Flag</td>
</tr>
<tr>
<td></td>
<td>PF is set whenever the next character to be read from LPUART_DATA was received when parity is enabled (PE = 1) and the parity bit in the received character does not agree with the expected parity value. To clear PF, write a logic one to the PF.</td>
</tr>
<tr>
<td>0</td>
<td>No parity error.</td>
</tr>
<tr>
<td>1</td>
<td>Parity error.</td>
</tr>
<tr>
<td>15 MA1F</td>
<td>Match 1 Flag</td>
</tr>
<tr>
<td></td>
<td>MA1F is set whenever the next character to be read from LPUART_DATA matches MA1. To clear MA1F, write a logic one to the MA1F.</td>
</tr>
<tr>
<td>0</td>
<td>Received data is not equal to MA1</td>
</tr>
<tr>
<td>1</td>
<td>Received data is equal to MA1</td>
</tr>
<tr>
<td>14 MA2F</td>
<td>Match 2 Flag</td>
</tr>
<tr>
<td></td>
<td>MA2F is set whenever the next character to be read from LPUART_DATA matches MA2. To clear MA2F, write a logic one to the MA2F.</td>
</tr>
<tr>
<td>0</td>
<td>Received data is not equal to MA2</td>
</tr>
<tr>
<td>1</td>
<td>Received data is equal to MA2</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
### 34.3.3 LPUART Control Register (LPUARTx_CTRL)

This read/write register controls various optional features of the LPUART system. This register should only be altered when the transmitter and receiver are both disabled.

**Address:** Base address + 8h offset

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>R8T9</td>
<td>R9T8</td>
<td>TXDIR</td>
<td>TXINV</td>
<td>ORIE</td>
<td>NEIE</td>
<td>FEIE</td>
<td>PEIE</td>
<td>TIE</td>
<td>TCIE</td>
<td>RIE</td>
<td>ILIE</td>
<td>TE</td>
<td>RE</td>
<td>RWU</td>
<td>SBK</td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>MA1IE</td>
<td>MA2IE</td>
<td>0</td>
<td>IDLECFG</td>
<td>LOOPS</td>
<td>DOZEEN</td>
<td>RSR</td>
<td>C</td>
<td>M</td>
<td>WAKE</td>
<td>ILT</td>
<td>PE</td>
<td>PT</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
</tbody>
</table>

**LPUARTx_CTRL field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| 31 R8T9 | Receive Bit 8 / Transmit Bit 9  
R8 is the ninth data bit received when the LPUART is configured for 9-bit or 10-bit data formats. When reading 9-bit or 10-bit data, read R8 before reading LPUART_DATA.  
T9 is the tenth data bit received when the LPUART is configured for 10-bit data formats. When writing 10-bit data, write T9 before writing LPUART_DATA. If T9 does not need to change from its previous value, such as when it is used to generate address mark or parity, it need not be written each time LPUART_DATA is written. |
| 30 R9T8 | Receive Bit 9 / Transmit Bit 8  
R9 is the tenth data bit received when the LPUART is configured for 10-bit data formats. When reading 10-bit data, read R9 before reading LPUART_DATA  
T8 is the ninth data bit received when the LPUART is configured for 9-bit or 10-bit data formats. When writing 9-bit or 10-bit data, write T8 before writing LPUART_DATA. If T8 does not need to change from its previous value, such as when it is used to generate address mark or parity, it need not be written each time LPUART_DATA is written. |
### LPUARTx_CTRL field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| 29 TXDIR | LPUART_TX Pin Direction in Single-Wire Mode  
When the LPUART is configured for single-wire half-duplex operation (LOOPS = RSRC = 1), this bit determines the direction of data at the LPUART_TX pin. When clearing TXDIR, the transmitter will finish receiving the current character (if any) before the receiver starts receiving data from the LPUART_TX pin.  
0   LPUART_TX pin is an input in single-wire mode.  
1   LPUART_TX pin is an output in single-wire mode. |
| 28 TXINV | Transmit Data Inversion  
Setting this bit reverses the polarity of the transmitted data output.  
**NOTE:** Setting TXINV inverts the LPUART_TX output for all cases: data bits, start and stop bits, break, and idle.  
0   Transmit data not inverted.  
1   Transmit data inverted. |
| 27 ORIE | Overrun Interrupt Enable  
This bit enables the overrun flag (OR) to generate hardware interrupt requests.  
0   OR interrupts disabled; use polling.  
1   Hardware interrupt requested when OR is set. |
| 26 NEIE | Noise Error Interrupt Enable  
This bit enables the noise flag (NF) to generate hardware interrupt requests.  
0   NF interrupts disabled; use polling.  
1   Hardware interrupt requested when NF is set. |
| 25 FEIE | Framing Error Interrupt Enable  
This bit enables the framing error flag (FE) to generate hardware interrupt requests.  
0   FE interrupts disabled; use polling.  
1   Hardware interrupt requested when FE is set. |
| 24 PEIE | Parity Error Interrupt Enable  
This bit enables the parity error flag (PF) to generate hardware interrupt requests.  
0   PF interrupts disabled; use polling.  
1   Hardware interrupt requested when PF is set. |
| 23 TIE | Transmit Interrupt Enable  
Enables STAT[TDRE] to generate interrupt requests.  
0   Hardware interrupts from TDRE disabled; use polling.  
1   Hardware interrupt requested when TDRE flag is 1. |
| 22 TCIE | Transmission Complete Interrupt Enable for  
TCIE enables the transmission complete flag, TC, to generate interrupt requests.  
0   Hardware interrupts from TC disabled; use polling.  
1   Hardware interrupt requested when TC flag is 1. |

*Table continues on the next page...*
<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>21</td>
<td>Receiver Interrupt Enable (RIE)</td>
</tr>
<tr>
<td></td>
<td>Enables STAT[RDF] to generate interrupt requests.</td>
</tr>
<tr>
<td></td>
<td>0 Hardware interrupts from RDRF disabled; use polling.</td>
</tr>
<tr>
<td></td>
<td>1 Hardware interrupt requested when RDRF flag is 1.</td>
</tr>
<tr>
<td>20</td>
<td>Idle Line Interrupt Enable (ILIE)</td>
</tr>
<tr>
<td></td>
<td>ILIE enables the idle line flag, STAT[IDLE], to generate interrupt requests.</td>
</tr>
<tr>
<td></td>
<td>0 Hardware interrupts from IDLE disabled; use polling.</td>
</tr>
<tr>
<td></td>
<td>1 Hardware interrupt requested when IDLE flag is 1.</td>
</tr>
<tr>
<td>19</td>
<td>Transmitter Enable (TE)</td>
</tr>
<tr>
<td></td>
<td>Enables the LPUART transmitter. TE can also be used to queue an idle preamble by clearing and then setting TE. When TE is cleared, this register bit will read as 1 until the transmitter has completed the current character and the LPUART_TX pin is tristated.</td>
</tr>
<tr>
<td></td>
<td>0 Transmitter disabled.</td>
</tr>
<tr>
<td></td>
<td>1 Transmitter enabled.</td>
</tr>
<tr>
<td>18</td>
<td>Receiver Enable (RE)</td>
</tr>
<tr>
<td></td>
<td>Enables the LPUART receiver. When RE is written to 0, this register bit will read as 1 until the receiver finishes receiving the current character (if any).</td>
</tr>
<tr>
<td></td>
<td>0 Receiver disabled.</td>
</tr>
<tr>
<td></td>
<td>1 Receiver enabled.</td>
</tr>
<tr>
<td>17</td>
<td>Receiver Wakeup Control (RWU)</td>
</tr>
<tr>
<td></td>
<td>This field can be set to place the LPUART receiver in a standby state. RWU automatically clears when an RWU event occurs, that is, an IDLE event when CTRL[WAKE] is clear or an address match when CTRL[WAKE] is set with STAT[RWUI] is clear.</td>
</tr>
<tr>
<td></td>
<td><strong>NOTE:</strong> RWU must be set only with CTRL[WAKE] = 0 (wakeup on idle) if the channel is currently not idle. This can be determined by STAT[RAF]. If the flag is set to wake up an IDLE event and the channel is already idle, it is possible that the LPUART will discard data. This is because the data must be received or a LIN break detected after an IDLE is detected before IDLE is allowed to reasserted.</td>
</tr>
<tr>
<td></td>
<td>0 Normal receiver operation.</td>
</tr>
<tr>
<td></td>
<td>1 LPUART receiver in standby waiting for wakeup condition.</td>
</tr>
<tr>
<td>16</td>
<td>Send Break (SBK)</td>
</tr>
<tr>
<td></td>
<td>Writing a 1 and then a 0 to SBK queues a break character in the transmit data stream. Additional break characters of 10 to 13, or 13 to 16 if LPUART_STATBRK13 is set, bit times of logic 0 are queued as long as SBK is set. Depending on the timing of the set and clear of SBK relative to the information currently being transmitted, a second break character may be queued before software clears SBK.</td>
</tr>
<tr>
<td></td>
<td>0 Normal transmitter operation.</td>
</tr>
<tr>
<td></td>
<td>1 Queue break character(s) to be sent.</td>
</tr>
<tr>
<td>15</td>
<td>Match 1 Interrupt Enable (MA1IE)</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
### LPUARTx_CTRL field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>MA1F interrupt disabled</td>
</tr>
<tr>
<td>1</td>
<td>MA1F interrupt enabled</td>
</tr>
<tr>
<td>14</td>
<td>Match 2 Interrupt Enable</td>
</tr>
<tr>
<td>0</td>
<td>MA2F interrupt disabled</td>
</tr>
<tr>
<td>1</td>
<td>MA2F interrupt enabled</td>
</tr>
<tr>
<td>13–11</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>10–8</td>
<td>IDLECFG</td>
</tr>
<tr>
<td></td>
<td>Idle Configuration</td>
</tr>
<tr>
<td></td>
<td>Configures the number of idle characters that must be received before the IDLE flag is set.</td>
</tr>
<tr>
<td>000</td>
<td>1 idle character</td>
</tr>
<tr>
<td>001</td>
<td>2 idle characters</td>
</tr>
<tr>
<td>010</td>
<td>4 idle characters</td>
</tr>
<tr>
<td>011</td>
<td>8 idle characters</td>
</tr>
<tr>
<td>100</td>
<td>16 idle characters</td>
</tr>
<tr>
<td>101</td>
<td>32 idle characters</td>
</tr>
<tr>
<td>110</td>
<td>64 idle characters</td>
</tr>
<tr>
<td>111</td>
<td>128 idle characters</td>
</tr>
<tr>
<td>7</td>
<td>LOOPS</td>
</tr>
<tr>
<td></td>
<td>Loop Mode Select</td>
</tr>
<tr>
<td></td>
<td>When LOOPS is set, the LPUART_RX pin is disconnected from the LPUART and the transmitter output is internally connected to the receiver input. The transmitter and the receiver must be enabled to use the loop function.</td>
</tr>
<tr>
<td>0</td>
<td>Normal operation - LPUART_RX and LPUART_TX use separate pins.</td>
</tr>
<tr>
<td>1</td>
<td>Loop mode or single-wire mode where transmitter outputs are internally connected to receiver input (see RSRC bit).</td>
</tr>
<tr>
<td>6</td>
<td>DOZEEN</td>
</tr>
<tr>
<td></td>
<td>Doze Enable</td>
</tr>
<tr>
<td>0</td>
<td>LPUART is enabled in Doze mode.</td>
</tr>
<tr>
<td>1</td>
<td>LPUART is disabled in Doze mode.</td>
</tr>
<tr>
<td>5</td>
<td>RSRC</td>
</tr>
<tr>
<td></td>
<td>Receiver Source Select</td>
</tr>
<tr>
<td></td>
<td>This field has no meaning or effect unless the LOOPS field is set. When LOOPS is set, the RSRC field determines the source for the receiver shift register input.</td>
</tr>
<tr>
<td>0</td>
<td>Provided LOOPS is set, RSRC is cleared, selects internal loop back mode and the LPUART does not use the LPUART_RX pin.</td>
</tr>
<tr>
<td>1</td>
<td>Single-wire LPUART mode where the LPUART_TX pin is connected to the transmitter output and receiver input.</td>
</tr>
<tr>
<td>4</td>
<td>M</td>
</tr>
<tr>
<td></td>
<td>9-Bit or 8-Bit Mode Select</td>
</tr>
<tr>
<td>0</td>
<td>Receiver and transmitter use 8-bit data characters.</td>
</tr>
<tr>
<td>1</td>
<td>Receiver and transmitter use 9-bit data characters.</td>
</tr>
<tr>
<td>3</td>
<td>WAKE</td>
</tr>
<tr>
<td></td>
<td>Receiver Wakeup Method Select</td>
</tr>
<tr>
<td></td>
<td>Determines which condition wakes the LPUART when RWU=1:</td>
</tr>
<tr>
<td></td>
<td>• Address mark in the most significant bit position of a received data character, or</td>
</tr>
<tr>
<td></td>
<td>• An idle condition on the receive pin input signal.</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
### LPUARTx_CTRL field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Configures RWU for idle-line wakeup.</td>
</tr>
<tr>
<td>1</td>
<td>Configures RWU with address-mark wakeup.</td>
</tr>
<tr>
<td>2</td>
<td>Idle Line Type Select</td>
</tr>
<tr>
<td>0</td>
<td>Idle character bit count starts after start bit.</td>
</tr>
<tr>
<td>1</td>
<td>Idle character bit count starts after stop bit.</td>
</tr>
<tr>
<td>1</td>
<td>Parity Enable</td>
</tr>
<tr>
<td>0</td>
<td>No hardware parity generation or checking.</td>
</tr>
<tr>
<td>1</td>
<td>Parity enabled.</td>
</tr>
<tr>
<td>0</td>
<td>Parity Type</td>
</tr>
<tr>
<td>0</td>
<td>Even parity.</td>
</tr>
<tr>
<td>1</td>
<td>Odd parity.</td>
</tr>
</tbody>
</table>
34.3.4 LPUART Data Register (LPUARTx_DATA)

This register is actually two separate registers. Reads return the contents of the read-only receive data buffer and writes go to the write-only transmit data buffer. Reads and writes of this register are also involved in the automatic flag clearing mechanisms for some of the LPUART status flags.

**Address:** Base address + Ch offset

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Reset**

<table>
<thead>
<tr>
<th>Bit</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>W</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

**LPUARTx_DATA field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–16 Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>15 NOISY</td>
<td>The current received dataword contained in DATA[R9:R0] was received with noise. 0 The dataword was received without noise. 1 The data was received with noise.</td>
</tr>
<tr>
<td>14 PARITYE</td>
<td>The current received dataword contained in DATA[R9:R0] was received with a parity error.</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>The dataword was received without a parity error.</td>
</tr>
<tr>
<td>1</td>
<td>The dataword was received with a parity error.</td>
</tr>
<tr>
<td>13</td>
<td><strong>FRETSC</strong> Frame Error / Transmit Special Character</td>
</tr>
<tr>
<td>1</td>
<td>The dataword was received with a parity error.</td>
</tr>
<tr>
<td>0</td>
<td>The dataword was received without a parity error on read, transmit a normal character on write.</td>
</tr>
<tr>
<td>1</td>
<td>The dataword was received with a parity error, transmit an idle or break character on transmit.</td>
</tr>
<tr>
<td>12</td>
<td><strong>RXEMPT</strong> Receive Buffer Empty</td>
</tr>
<tr>
<td>0</td>
<td>Receive buffer contains valid data.</td>
</tr>
<tr>
<td>1</td>
<td>Receive buffer is empty, data returned on read is not valid.</td>
</tr>
<tr>
<td>11</td>
<td><strong>IDLINE</strong> Idle Line</td>
</tr>
<tr>
<td>0</td>
<td>Receiver was not idle before receiving this character.</td>
</tr>
<tr>
<td>1</td>
<td>Receiver was idle before receiving this character.</td>
</tr>
<tr>
<td>10</td>
<td><strong>Reserved</strong> This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>9</td>
<td><strong>R9T9</strong> Read receive data buffer 9 or write transmit data buffer 9.</td>
</tr>
<tr>
<td>8</td>
<td><strong>R8T8</strong> Read receive data buffer 8 or write transmit data buffer 8.</td>
</tr>
<tr>
<td>7</td>
<td><strong>R7T7</strong> Read receive data buffer 7 or write transmit data buffer 7.</td>
</tr>
<tr>
<td>6</td>
<td><strong>R6T6</strong> Read receive data buffer 6 or write transmit data buffer 6.</td>
</tr>
<tr>
<td>5</td>
<td><strong>R5T5</strong> Read receive data buffer 5 or write transmit data buffer 5.</td>
</tr>
<tr>
<td>4</td>
<td><strong>R4T4</strong> Read receive data buffer 4 or write transmit data buffer 4.</td>
</tr>
<tr>
<td>3</td>
<td><strong>R3T3</strong> Read receive data buffer 3 or write transmit data buffer 3.</td>
</tr>
<tr>
<td>2</td>
<td><strong>R2T2</strong> Read receive data buffer 2 or write transmit data buffer 2.</td>
</tr>
<tr>
<td>1</td>
<td><strong>R1T1</strong> Read receive data buffer 1 or write transmit data buffer 1.</td>
</tr>
<tr>
<td>0</td>
<td><strong>R0T0</strong> Read receive data buffer 0 or write transmit data buffer 0.</td>
</tr>
</tbody>
</table>
34.3.5 LPUART Match Address Register (LPUARTx_MATCH)

Address: Base address + 10h offset

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–26</td>
<td>Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>25–16</td>
<td>MA2</td>
<td>Match Address 2</td>
</tr>
<tr>
<td></td>
<td></td>
<td>The MA1 and MA2 registers are compared to input data addresses when the most significant bit is set and the associated BAUD[MAEN] bit is set. If a match occurs, the following data is transferred to the data register. If a match fails, the following data is discarded. Software should only write a MA register when the associated BAUD[MAEN] bit is clear.</td>
</tr>
<tr>
<td>15–10</td>
<td>Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>11</td>
<td>MA1</td>
<td>Match Address 1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>The MA1 and MA2 registers are compared to input data addresses when the most significant bit is set and the associated BAUD[MAEN] bit is set. If a match occurs, the following data is transferred to the data register. If a match fails, the following data is discarded. Software should only write a MA register when the associated BAUD[MAEN] bit is clear.</td>
</tr>
</tbody>
</table>

34.4 Functional description

The LPUART supports full-duplex, asynchronous, NRZ serial communication and comprises a baud rate generator, transmitter, and receiver block. The transmitter and receiver operate independently, although they use the same baud rate generator. The following describes each of the blocks of the LPUART.

34.4.1 Baud rate generation

A 13-bit modulus counter in the baud rate generator derive the baud rate for both the receiver and the transmitter. The value from 1 to 8191 written to SBR[12:0] determines the baud clock divisor for the asynchronous LPUART baud clock. The SBR bits are in the LPUART baud rate registers, BDH and BDL. The baud rate clock drives the receiver,
while the transmitter is driven by the baud rate clock divided by the over sampling ratio. Depending on the over sampling ratio, the receiver has an acquisition rate of 4 to 32 samples per bit time.

![Block Diagram of LPUART Baud Rate Generation](image)

**Figure 34-3. LPUART baud rate generation**

Baud rate generation is subject to two sources of error:

- Integer division of the asynchronous LPUART baud clock may not give the exact target frequency.
- Synchronization with the asynchronous LPUART baud clock can cause phase shift.

### 34.4.2 Transmitter functional description

This section describes the overall block diagram for the LPUART transmitter, as well as specialized functions for sending break and idle characters.

The transmitter output (LPUART_TX) idle state defaults to logic high, CTRL[TXINV] is cleared following reset. The transmitter output is inverted by setting CTRL[TXINV]. The transmitter is enabled by setting the CTRL[TE] bit. This queues a preamble character that is one full character frame of the idle state. The transmitter then remains idle until data is available in the transmit data buffer. Programs store data into the transmit data buffer by writing to the LPUART_DATA register.

The central element of the LPUART transmitter is the transmit shift register that is 10-bit to 13 bits long depending on the setting in the CTRL[M], BAUD[M10] and BAUD[SBNS] control bits. For the remainder of this section, assume CTRL[M], BAUD[M10] and BAUD[SBNS] are cleared, selecting the normal 8-bit data mode. In 8-bit data mode, the shift register holds a start bit, eight data bits, and a stop bit. When the transmit shift register is available for a new character, the value waiting in the transmit data register is transferred to the shift register, synchronized with the baud rate clock, and the transmit data register empty (STAT[TDRE]) status flag is set to indicate another character may be written to the transmit data buffer at LPUART_DATA.
If no new character is waiting in the transmit data buffer after a stop bit is shifted out the LPUART_TX pin, the transmitter sets the transmit complete flag and enters an idle mode, with LPUART_TX high, waiting for more characters to transmit.

Writing 0 to CTRL[TE] does not immediately disable the transmitter. The current transmit activity in progress must first be completed (that could include a data character, idle character or break character), although the transmitter will not start transmitting another character.

### 34.4.2.1 Send break and queued idle

The LPUART_CTRL[SBK] bit sends break characters originally used to gain the attention of old teletype receivers. Break characters are a full character time of logic 0, 10-bit to 12-bit times including the start and stop bits. A longer break of 13-bit times can be enabled by setting LPUART_STAT[BRK13]. Normally, a program would wait for LPUART_STAT[TDRE] to become set to indicate the last character of a message has moved to the transmit shifter, write 1, and then write 0 to the LPUART_CTRL[SBK] bit. This action queues a break character to be sent as soon as the shifter is available. If LPUART_CTRL[SBK] remains 1 when the queued break moves into the shifter, synchronized to the baud rate clock, an additional break character is queued. If the receiving device is another LPUART, the break characters are received as 0s in all data bits and a framing error (LPUART_STAT[FE] = 1) occurs.

A break character can also be transmitted by writing to the LPUART_DATA register with bit 13 set and the data bits clear. This supports transmitting the break character as part of the normal data stream and also allows the DMA to transmit a break character.

When idle-line wakeup is used, a full character time of idle (logic 1) is needed between messages to wake up any sleeping receivers. Normally, a program would wait for LPUART_STAT[TDRE] to become set to indicate the last character of a message has moved to the transmit shifter, then write 0 and then write 1 to the LPUART_CTRL[TE] bit. This action queues an idle character to be sent as soon as the shifter is available. As long as the character in the shifter does not finish while LPUART_CTRL[TE] is cleared, the LPUART transmitter never actually releases control of the LPUART_TX pin.

An idle character can also be transmitted by writing to the LPUART_DATA register with bit 13 set and the data bits also set. This supports transmitting the idle character as part of the normal data stream and also allows the DMA to transmit a break character.

The length of the break character is affected by the LPUART_STAT[BRK13], LPUART_CTRL[M], LPUART_BAUD[M10] and LPUART_BAUD[SNBS] bits as shown below.
### Table 34-1. Break character length

<table>
<thead>
<tr>
<th>BRK13</th>
<th>M</th>
<th>M10</th>
<th>SBNS</th>
<th>Break character length</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>10 bit times</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>11 bit times</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>12 bit times</td>
</tr>
<tr>
<td>0</td>
<td>X</td>
<td>1</td>
<td>0</td>
<td>12 bit times</td>
</tr>
<tr>
<td>0</td>
<td>X</td>
<td>1</td>
<td>1</td>
<td>13 bit times</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>13 bit times</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>13 bit times</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>14 bit times</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>14 bit times</td>
</tr>
<tr>
<td>1</td>
<td>X</td>
<td>1</td>
<td>0</td>
<td>15 bit times</td>
</tr>
<tr>
<td>1</td>
<td>X</td>
<td>1</td>
<td>1</td>
<td>15 bit times</td>
</tr>
</tbody>
</table>

### 34.4.3 Receiver functional description

In this section, the receiver block diagram is a guide for the overall receiver functional description. Next, the data sampling technique used to reconstruct receiver data is described in more detail. Finally, different variations of the receiver wakeup function are explained.

The receiver input is inverted by setting LPUART_STAT[RXINV]. The receiver is enabled by setting the LPUART_CTRL[RE] bit. Character frames consist of a start bit of logic 0, eight to ten data bits (msb or lsb first), and one or two stop bits of logic 1. For information about 9-bit or 10-bit data mode, refer to 8-bit, 9-bit and 10-bit data modes. For the remainder of this discussion, assume the LPUART is configured for normal 8-bit data mode.

After receiving the stop bit into the receive shifter, and provided the receive data register is not already full, the data character is transferred to the receive data register and the receive data register full (LPUART_STAT[RDRF]) status flag is set. If LPUART_STAT[RDRF] was already set indicating the receive data register (buffer) was already full, the overrun (OR) status flag is set and the new data is lost. Because the LPUART receiver is double-buffered, the program has one full character time after LPUART_STAT[RDRF] is set before the data in the receive data buffer must be read to avoid a receiver overrun.
When a program detects that the receive data register is full (LPUART_STAT[RDRF] = 1), it gets the data from the receive data register by reading LPUART_DATA. Refer to Interrupts and status flags for details about flag clearing.

### 34.4.3.1 Data sampling technique

The LPUART receiver supports a configurable oversampling rate of between 4× and 32× of the baud rate clock for sampling. The receiver starts by taking logic level samples at the oversampling rate times the baud rate to search for a falling edge on the LPUART_RX serial data input pin. A falling edge is defined as a logic 0 sample after three consecutive logic 1 samples. The oversampling baud rate clock divides the bit time into 4 to 32 segments from 1 to OSR (where OSR is the configured oversampling ratio). When a falling edge is located, three more samples are taken at (OSR/2), (OSR/2)+1, and (OSR/2)+2 to make sure this was a real start bit and not merely noise. If at least two of these three samples are 0, the receiver assumes it is synchronized to a receive character. If another falling edge is detected before the receiver is considered synchronized, the receiver restarts the sampling from the first segment.

The receiver then samples each bit time, including the start and stop bits, at (OSR/2), (OSR/2)+1, and (OSR/2)+2 to determine the logic level for that bit. The logic level is interpreted to be that of the majority of the samples taken during the bit time. If any sample in any bit time, including the start and stop bits, in a character frame fails to agree with the logic level for that bit, the noise flag (LPUART_STAT[NF]) is set when the received character is transferred to the receive data buffer.

When the LPUART receiver is configured to sample on both edges of the baud rate clock, the number of segments in each received bit is effectively doubled (from 1 to OSR*2). The start and data bits are then sampled at OSR, OSR+1 and OSR+2. Sampling on both edges of the clock must be enabled for oversampling rates of 4× to 7× and is optional for higher oversampling rates.

The falling edge detection logic continuously looks for falling edges. If an edge is detected, the sample clock is resynchronized to bit times (unless resynchronization has been disabled). This improves the reliability of the receiver in the presence of noise or mismatched baud rates. It does not improve worst case analysis because some characters do not have any extra falling edges anywhere in the character frame.

In the case of a framing error, provided the received character was not a break character, the sampling logic that searches for a falling edge is filled with three logic 1 samples so that a new start bit can be detected almost immediately.
34.4.3.2 Receiver wakeup operation

Receiver wakeup and receiver address matching is a hardware mechanism that allows an LPUART receiver to ignore the characters in a message intended for a different receiver.

During receiver wakeup, all receivers evaluate the first character(s) of each message, and as soon as they determine the message is intended for a different receiver, they write logic 1 to the receiver wake up control bit (LPUART_CTRL[RWU]). When RWU bit is set, the status flags associated with the receiver, with the exception of the idle bit, IDLE, when LPUART_S2[RWUID] bit is set, are inhibited from setting, thus eliminating the software overhead for handling the unimportant message characters. At the end of a message, or at the beginning of the next message, all receivers automatically force LPUART_CTRL[RWU] to 0 so all receivers wake up in time to look at the first character(s) of the next message.

During receiver address matching, the address matching is performed in hardware and the LPUART receiver will ignore all characters that do not meet the address match requirements.

<table>
<thead>
<tr>
<th>RWU</th>
<th>MA1</th>
<th>MA2</th>
<th>MATCFG</th>
<th>WAKE:RWUID</th>
<th>Receiver Wakeup</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>X</td>
<td>X</td>
<td>Normal operation</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>00</td>
<td>00</td>
<td>Receiver wakeup on idle line, IDLE flag not set</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>00</td>
<td>01</td>
<td>Receiver wakeup on idle line, IDLE flag set</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>00</td>
<td>10</td>
<td>Receiver wakeup on address mark</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>11</td>
<td>X0</td>
<td>Receiver wakeup on data match</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>00</td>
<td>X0</td>
<td>Address mark address match, IDLE flag not set for discarded characters</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>00</td>
<td>X1</td>
<td>Address mark address match, IDLE flag set for discarded characters</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>01</td>
<td>X0</td>
<td>Idle line address match</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>10</td>
<td>X0</td>
<td>Address match on and address match off, IDLE flag not set for discarded characters</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>10</td>
<td>X1</td>
<td>Address match on and address match off, IDLE flag set for discarded characters</td>
<td></td>
</tr>
</tbody>
</table>
34.4.3.2.1 Idle-line wakeup

When wake is cleared, the receiver is configured for idle-line wakeup. In this mode, LPUART_CTRL[RWU] is cleared automatically when the receiver detects a full character time of the idle-line level. The LPUART_CTRL[M] and LPUART_BAUD[M10] control bit selects 8-bit to 10-bit data mode and the LPUART_BAUD[SBNS] bit selects 1-bit or 2-bit stop bit number that determines how many bit times of idle are needed to constitute a full character time, 10 to 13 bit times because of the start and stop bits.

When LPUART_CTRL[RWU] is one and LPUART_STAT[RWUID] is zero, the idle condition that wakes up the receiver does not set the LPUART_STAT[IDLE] flag. The receiver wakes up and waits for the first data character of the next message that sets the LPUART_STAT[RDRF] flag and generates an interrupt if enabled. When LPUART_STAT[RWUID] is one, any idle condition sets the LPUART_STAT[IDLE] flag and generates an interrupt if enabled, regardless of whether LPUART_CTRL[RWU] is zero or one.

The idle-line type (LPUART_CTRL[ILT]) control bit selects one of two ways to detect an idle line. When LPUART_CTRL[ILT] is cleared, the idle bit counter starts after the start bit so the stop bit and any logic 1s at the end of a character count toward the full character time of idle. When LPUART_CTRL[ILT] is set, the idle bit counter does not start until after the stop bit time, so the idle detection is not affected by the data in the last character of the previous message.

34.4.3.2.2 Address-mark wakeup

When LPUART_CTRL[WAKE] is set, the receiver is configured for address-mark wakeup. In this mode, LPUART_CTRL[RWU] is cleared automatically when the receiver detects a logic 1 in the most significant bit of a received character.

Address-mark wakeup allows messages to contain idle characters, but requires the MSB be reserved for use in address frames. The logic 1 in the MSB of an address frame clears the LPUART_CTRL[RWU] bit before the stop bits are received and sets the LPUART_STAT[RDRF] flag. In this case, the character with the MSB set is received even though the receiver was sleeping during most of this character time.
34.4.3.2.3 Data match wakeup

When LPUART_CTRL[RWU] is set and LPUART_BAUD[MATCFG] equals 11, the receiver is configured for data match wakeup. In this mode, LPUART_CTRL[RWU] is cleared automatically when the receiver detects a character that matches MATCH[MA1] field when BAUD[MAEN1] is set, or that matches MATCH[MA2] when BAUD[MAEN2] is set.

34.4.3.2.4 Address Match operation

Address match operation is enabled when the LPUART_BAUD[MAEN1] or LPUART_BAUD[MAEN2] bit is set and LPUART_BAUD[MATCFG] is equal to 00. In this function, a character received by the LPUART_RX pin with a logic 1 in the bit position immediately preceding the stop bit is considered an address and is compared with the associated MATCH[MA1] or MATCH[MA2] field. The character is only transferred to the receive buffer, and LPUART_STAT[RDRF] is set, if the comparison matches. All subsequent characters received with a logic 0 in the bit position immediately preceding the stop bit are considered to be data associated with the address and are transferred to the receive data buffer. If no marked address match occurs then no transfer is made to the receive data buffer, and all following characters with logic zero in the bit position immediately preceding the stop bit are also discarded. If both the LPUART_BAUD[MAEN1] and LPUART_BAUD[MAEN2] bits are negated, the receiver operates normally and all data received is transferred to the receive data buffer. Address match operation functions in the same way for both MATCH[MA1] and MATCH[MA2] fields.

- If only one of LPUART_BAUD[MAEN1] and LPUART_BAUD[MAEN2] is asserted, a marked address is compared only with the associated match register and data is transferred to the receive data buffer only on a match.

- If LPUART_BAUD[MAEN1] and LPUART_BAUD[MAEN2] are asserted, a marked address is compared with both match registers and data is transferred only on a match with either register.

34.4.3.2.5 Idle Match operation

Idle match operation is enabled when the LPUART_BAUD[MAEN1] or LPUART_BAUD[MAEN2] bit is set and LPUART_BAUD[MATCFG] is equal to 01. In this function, the first character received by the LPUART_RX pin after an idle line condition is considered an address and is compared with the associated MA1 or MA2 register. The character is only transferred to the receive buffer, and LPUART_STAT[RDRF] is set, if the comparison matches. All subsequent characters are
considered to be data associated with the address and are transferred to the receive data buffer until the next idle line condition is detected. If no address match occurs then no transfer is made to the receive data buffer, and all following frames until the next idle condition are also discarded. If both the LPUART_BAUD[MAEN1] and LPUART_BAUD[MAEN2] bits are negated, the receiver operates normally and all data received is transferred to the receive data buffer.

Idle match operation functions in the same way for both MA1 and MA2 registers.

- If only one of LPUART_BAUD[MAEN1] and LPUART_BAUD[MAEN2] is asserted, the first character after an idle line is compared only with the associated match register and data is transferred to the receive data buffer only on a match.
- If LPUART_BAUD[MAEN1] and LPUART_BAUD[MAEN2] are asserted, the first character after an idle line is compared with both match registers and data is transferred only on a match with either register.

### 34.4.3.2.6 Match On Match Off operation

Match on, match off operation is enabled when both LPUART_BAUD[MAEN1] and LPUART_BAUD[MAEN2] are set and LPUART_BAUD[MATCFG] is equal to 10. In this function, a character received by the LPUART_RX pin that matches MATCH[MA1] is received and transferred to the receive buffer, and LPUART_STAT[RDRF] is set. All subsequent characters are considered to be data and are also transferred to the receive data buffer, until a character is received that matches MATCH[MA2] register. The character that matches MATCH[MA2] and all following characters are discarded, this continues until another character that matches MATCH[MA1] is received. If both the LPUART_BAUD[MAEN1] and LPUART_BAUD[MAEN2] bits are negated, the receiver operates normally and all data received is transferred to the receive data buffer.

Match on, match off operation requires both LPUART_BAUD[MAEN1] and LPUART_BAUD[MAEN2] to be asserted.

### 34.4.4 Additional LPUART functions

The following sections describe additional LPUART functions.
34.4.4.1 8-bit, 9-bit and 10-bit data modes

The LPUART transmitter and receiver can be configured to operate in 9-bit data mode by setting the LPUART_CTRL[M] or 10-bit data mode by setting LPUART_CTRL[M10]. In 9-bit mode, there is a ninth data bit in 10-bit mode there is a tenth data bit. For the transmit data buffer, these bits are stored in LPUART_CTRL[T8] and LPUART_CTRL[T9]. For the receiver, these bits are held in LPUART_CTRL[R8] and LPUART_CTRL[R9]. They are also accessible via 16-bit or 32-bit accesses to the LPUART_DATA register.

For coherent 8-bit writes to the transmit data buffer, write to LPUART_CTRL[T8] and LPUART_CTRL[T9] before writing to LPUART_DATA[7:0]. For 16-bit and 32-bit writes to the LPUART_DATA register all 10 transmit bits are written to the transmit data buffer at the same time.

If the bit values to be transmitted as the ninth and tenth bit of a new character are the same as for the previous character, it is not necessary to write to LPUART_CTRL[T8] and LPUART_CTRL[T9] again. When data is transferred from the transmit data buffer to the transmit shifter, the value in LPUART_CTRL[T8] and LPUART_CTRL[T9] is copied at the same time data is transferred from LPUART_DATA[7:0] to the shifter.

The 9-bit data mode is typically used with parity to allow eight bits of data plus the parity in the ninth bit, or it is used with address-mark wakeup so the ninth data bit can serve as the wakeup bit. The 10-bit data mode is typically used with parity and address-mark wakeup so the ninth data bit can serve as the wakeup bit and the tenth bit as the parity bit. In custom protocols, the ninth and/or tenth bits can also serve as software-controlled markers.

34.4.4.2 Idle length

An idle character is a character where the start bit, all data bits and stop bits are in the mark position. The CTRL[ILT] register can be configured to start detecting an idle character from the previous start bit (any data bits and stop bits count towards the idle character detection) or from the previous stop bit.

The number of idle characters that must be received before an idle line condition is detected can also be configured using the CTRL[IDLECFG] field. This field configures the number of idle characters that must be received before the STAT[IDLE] flag is set, the STAT[RAF] flag is cleared and the DATA[IDLINE] flag is set with the next received character.
Idle-line wakeup and idle match operation are also affected by the CTRL[IDLECFG] field. When address match or match on/off operation is enabled, setting the STAT[RWUID] bit will cause any discarded characters to be treated as if they were idle characters.

### 34.4.4.3 Loop mode

When LPUART_CTRL[LOOPS] is set, the LPUART_CTRL[RSRC] bit in the same register chooses between loop mode (LPUART_CTRL[RSRC] = 0) or single-wire mode (LPUART_CTRL[RSRC] = 1). Loop mode is sometimes used to check software, independent of connections in the external system, to help isolate system problems. In this mode, the transmitter output is internally connected to the receiver input and the LPUART_RX pin is not used by the LPUART.

### 34.4.4 Single-wire operation

When LPUART_CTRL[LOOPS] is set, the RSRC bit in the same register chooses between loop mode (LPUART_CTRL[RSRC] = 0) or single-wire mode (LPUART_CTRL[RSRC] = 1). Single-wire mode implements a half-duplex serial connection. The receiver is internally connected to the transmitter output and to the LPUART_TX pin (the LPUART_RX pin is not used).

In single-wire mode, the LPUART_CTRL[TXDIR] bit controls the direction of serial data on the LPUART_TX pin. When LPUART_CTRL[TXDIR] is cleared, the LPUART_TX pin is an input to the receiver and the transmitter is temporarily disconnected from the LPUART_TX pin so an external device can send serial data to the receiver. When LPUART_CTRL[TXDIR] is set, the LPUART_TX pin is an output driven by the transmitter, the internal loop back connection is disabled, and as a result the receiver cannot receive characters that are sent out by the transmitter.

### 34.4.5 Interrupts and status flags

The LPUART transmitter has two status flags that can optionally generate hardware interrupt requests. Transmit data register empty LPUART_STAT[TDRE]) indicates when there is room in the transmit data buffer to write another transmit character to LPUART_DATA. If the transmit interrupt enable LPUART_CTRL[TIE]) bit is set, a hardware interrupt is requested when LPUART_STAT[TDRE] is set. Transmit complete (LPUART_STAT[TC]) indicates that the transmitter is finished transmitting all data, preamble, and break characters and is idle with LPUART_TX at the inactive level. This
flag is often used in systems with modems to determine when it is safe to turn off the modem. If the transmit complete interrupt enable (LPUART_CTRL[TCIE]) bit is set, a hardware interrupt is requested when LPUART_STAT[TC] is set. Instead of hardware interrupts, software polling may be used to monitor the LPUART_STAT[TDRE] and LPUART_STAT[TC] status flags if the corresponding LPUART_CTRL[TIE] or LPUART_CTRL[TCIE] local interrupt masks are cleared.

When a program detects that the receive data register is full (LPUART_STAT[RDRF] = 1), it gets the data from the receive data register by reading LPUART_DATA. The LPUART_STAT[RDRF] flag is cleared by reading LPUART_DATA.

The IDLE status flag includes logic that prevents it from getting set repeatedly when the LPUART_RX line remains idle for an extended period of time. IDLE is cleared by writing 1 to the LPUART_STAT[IDLE] flag. After LPUART_STAT[IDLE] has been cleared, it cannot become set again until the receiver has received at least one new character and has set LPUART_STAT[RDRF].

If the associated error was detected in the received character that caused LPUART_STAT[RDRF] to be set, the error flags - noise flag (LPUART_STAT[NF]), framing error (LPUART_STAT[FE]), and parity error flag (LPUART_STAT[PF]) - are set at the same time as LPUART_STAT[RDRF]. These flags are not set in overrun cases.

If LPUART_STAT[RDRF] was already set when a new character is ready to be transferred from the receive shifter to the receive data buffer, the overrun (LPUART_STAT[OR]) flag is set instead of the data along with any associated NF, FE, or PF condition is lost.

If the received character matches the contents of MATCH[MA1] and/or MATCH[MA2] then the LPUART_STAT[MA1F] and/or LPUART_STAT[MA2F] flags are set at the same time that LPUART_STAT[RDRF] is set.

At any time, an active edge on the LPUART_RX serial data input pin causes the LPUART_STAT[RXEDGIF] flag to set. The LPUART_STAT[RXEDGIF] flag is cleared by writing a 1 to it. This function depends on the receiver being enabled (LPUART_CTRL[RE] = 1).
Chapter 35
Serial Peripheral Interface (SPI)

35.1 Chip-specific SPI information

This device contains two SPI modules that support 16-bit data length. SPI1 includes a 4-deep FIFO. SPI0 is clocked on the bus clock. SPI1 is clocked from the system clock. SPI1 is therefore disabled in "Partial Stop Mode". The SPI supports DMA request and can operate in VLPS mode. When the SPI is operating in VLPS mode, it operates as a slave. SPI can wake the MCU from VLPS mode upon reception of SPI data in slave mode. SPI0 operates at maximum configurable speed — 12MHz in Master Mode (Bus/2). SPI1 operates at maximum configurable speed — 24MHz in Master Mode (System clock/2).

The following registers are not available in this device:

Table 35-1. SPI register

<table>
<thead>
<tr>
<th>Absolute address</th>
<th>Register</th>
<th>Instance</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x4007_600A</td>
<td>SPI clear interrupt register (SPI0_CI)</td>
<td>SPI0</td>
</tr>
<tr>
<td>0x4007_600B</td>
<td>SPI control register 3 (SPI0_C3)</td>
<td>SPI0</td>
</tr>
</tbody>
</table>

**NOTE**
SPI0 has no SPI0_CI and SPI0_C3 and relative register bit in SPI0_S

35.2 Introduction

The serial peripheral interface (SPI) module provides for full-duplex, synchronous, serial communication between the MCU and peripheral devices. These peripheral devices can include other microcontrollers, analog-to-digital converters, shift registers, sensors, and memories, among others.
The SPI runs at a baud rate up to the SPI module clock divided by two in master mode and up to the SPI module clock divided by four in slave mode. Software can poll the status flags, or SPI operation can be interrupt driven.

**NOTE**

For the actual maximum SPI baud rate, refer to the Chip Configuration details and to the device’s Data Sheet.

The SPI also supports a data length of 8 or 16 bits and includes a hardware match feature for the receive data buffer.

The SPI includes an internal DMA interface to support continuous SPI transmission through an on-chip DMA controller instead of through the CPU. This feature decreases CPU loading, allowing CPU time to be used for other work.

**35.2.1 Features**

The SPI includes these distinctive features:

- Master mode or slave mode operation
- Full-duplex or single-wire bidirectional mode
- Programmable transmit bit rate
- Double-buffered transmit and receive data register
- Serial clock phase and polarity options
- Slave select output
- Mode fault error flag with CPU interrupt capability
- Control of SPI operation during wait mode
- Selectable MSB-first or LSB-first shifting
- Programmable 8- or 16-bit data transmission length
- Receive data buffer hardware match feature
- 64-bit FIFO mode for high speed/large amounts of data transfers
- Support transmission of both Transmit and Receive by DMA
35.2.2 Modes of operation

The SPI functions in the following three modes.

- Run mode
  This is the basic mode of operation.

- Wait mode
  SPI operation in Wait mode is a configurable low power mode, controlled by the SPISWAI bit located in the SPIx_C2 register. In Wait mode, if C2[SPISWAI] is clear, the SPI operates like in Run mode. If C2[SPISWAI] is set, the SPI goes into a power conservative state, with the SPI clock generation turned off. If the SPI is configured as a master, any transmission in progress stops, but is resumed after CPU enters Run mode. If the SPI is configured as a slave, reception and transmission of a byte continues, so that the slave stays synchronized to the master.

- Stop mode
  To reduce power consumption, the SPI is inactive in stop modes where the peripheral bus clock is stopped but internal logic states are retained. If the SPI is configured as a master, any transmission in progress stops, but is resumed after the CPU enters run mode. If the SPI is configured as a slave, reception and transmission of a data continues, so that the slave stays synchronized to the master.

  The SPI is completely disabled in Stop modes where the peripheral bus clock is stopped and internal logic states are not retained. When the CPU wakes from these Stop modes, all SPI register content is reset.

Detailed descriptions of operating modes appear in Low-power mode options.

35.2.3 Block diagrams

This section includes block diagrams showing SPI system connections, the internal organization of the SPI module, and the SPI clock dividers that control the master mode bit rate.

35.2.3.1 SPI system block diagram

The following figure shows the SPI modules of two MCUs connected in a master-slave arrangement. The master device initiates all SPI data transfers. During a transfer, the master shifts data out (on the MOSI pin) to the slave while simultaneously shifting data
in (on the MISO pin) from the slave. The transfer effectively exchanges the data that was in the SPI shift registers of the two SPI systems. The SPSCK signal is a clock output from the master and an input to the slave. The slave device must be selected by a low level on the slave select input (SS pin). In this system, the master device has configured its SS pin as an optional slave select output.

![Figure 35-1. SPI system connections](image)

### 35.2.3.2 SPI module block diagram

The following is a block diagram of the SPI module. The central element of the SPI is the SPI shift register. Data is written to the double-buffered transmitter (write to SPIx_DH:SPIx_DL) and gets transferred to the SPI Shift Register at the start of a data transfer. After shifting in 8 bits or 16 bits (as determined by the SPIMODE bit) of data, the data is transferred into the double-buffered receiver where it can be read from SPIx_DH:SPIx_DL. Pin multiplexing logic controls connections between MCU pins and the SPI module.

When the FIFO feature is supported: Additionally there is an 8-byte receive FIFO and an 8-byte transmit FIFO that (once enabled) provide features to allow fewer CPU interrupts to occur when transmitting/receiving high volume/high speed data. When FIFO mode is enabled, the SPI can still function in either 8-bit or 16-bit mode (as per SPIMODE bit) and three additional flags help monitor the FIFO status. Two of these flags can provide CPU interrupts.

When the SPI is configured as a master, the clock output is routed to the SPSCK pin, the shifter output is routed to MOSI, and the shifter input is routed from the MISO pin.
When the SPI is configured as a slave, the SPSCK pin is routed to the clock input of the SPI, the shifter output is routed to MISO, and the shifter input is routed from the MOSI pin.

In the external SPI system, simply connect all SPSCK pins to each other, all MISO pins together, and all MOSI pins together. Peripheral devices often use slightly different names for these pins.

Figure 35-2. SPI module block diagram without FIFO
35.3 External signal description

The SPI optionally shares four port pins. The function of these pins depends on the settings of SPI control bits. When the SPI is disabled (SPE = 0), these four pins revert to other functions that are not controlled by the SPI (based on chip configuration).
35.3.1 **SPSCK — SPI Serial Clock**

When the SPI is enabled as a slave, this pin is the serial clock input. When the SPI is enabled as a master, this pin is the serial clock output.

35.3.2 **MOSI — Master Data Out, Slave Data In**

When the SPI is enabled as a master and SPI pin control zero (SPC0) is 0 (not bidirectional mode), this pin is the serial data output. When the SPI is enabled as a slave and SPC0 is 0, this pin is the serial data input. If SPC0 is 1 to select single-wire bidirectional mode, and master mode is selected, this pin becomes the bidirectional data I/O pin (MOMI). Also, the bidirectional mode output enable bit determines whether the pin acts as an input (BIDIROE is 0) or an output (BIDIROE is 1). If SPC0 is 1 and slave mode is selected, this pin is not used by the SPI and reverts to other functions (based on chip configuration).

35.3.3 **MISO — Master Data In, Slave Data Out**

When the SPI is enabled as a master and SPI pin control zero (SPC0) is 0 (not bidirectional mode), this pin is the serial data input. When the SPI is enabled as a slave and SPC0 is 0, this pin is the serial data output. If SPC0 is 1 to select single-wire bidirectional mode, and slave mode is selected, this pin becomes the bidirectional data I/O pin (SISO), and the bidirectional mode output enable bit determines whether the pin acts as an input (BIDIROE is 0) or an output (BIDIROE is 1). If SPC0 is 1 and master mode is selected, this pin is not used by the SPI and reverts to other functions (based on chip configuration).

35.3.4 **SS — Slave Select**

When the SPI is enabled as a slave, this pin is the low-true slave select input. When the SPI is enabled as a master and mode fault enable is off (MODFEN is 0), this pin is not used by the SPI and reverts to other functions (based on chip configuration). When the SPI is enabled as a master and MODFEN is 1, the slave select output enable bit determines whether this pin acts as the mode fault input (SSOE is 0) or as the slave select output (SSOE is 1).
35.4 Memory map/register definition

The SPI has 8-bit registers to select SPI options, to control baud rate, to report SPI status, to hold an SPI data match value, and for transmit/receive data.

### SPI memory map

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4007_6000</td>
<td>SPI Status Register (SPI0_S)</td>
<td>8</td>
<td>R</td>
<td>20h</td>
<td>35.4.1/618</td>
</tr>
<tr>
<td>4007_6001</td>
<td>SPI Baud Rate Register (SPI0_BR)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>35.4.2/622</td>
</tr>
<tr>
<td>4007_6002</td>
<td>SPI Control Register 2 (SPI0_C2)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>35.4.3/623</td>
</tr>
<tr>
<td>4007_6003</td>
<td>SPI Control Register 1 (SPI0_C1)</td>
<td>8</td>
<td>R/W</td>
<td>04h</td>
<td>35.4.4/625</td>
</tr>
<tr>
<td>4007_6004</td>
<td>SPI Match Register low (SPI0_ML)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>35.4.5/626</td>
</tr>
<tr>
<td>4007_6005</td>
<td>SPI match register high (SPI0_MH)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>35.4.6/627</td>
</tr>
<tr>
<td>4007_6006</td>
<td>SPI Data Register low (SPI0_DL)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>35.4.7/627</td>
</tr>
<tr>
<td>4007_6007</td>
<td>SPI data register high (SPI0_DH)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>35.4.8/628</td>
</tr>
<tr>
<td>4007_600A</td>
<td>SPI clear interrupt register (SPI0_CI)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>35.4.9/629</td>
</tr>
<tr>
<td>4007_600B</td>
<td>SPI control register 3 (SPI0_C3)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>35.4.10/630</td>
</tr>
<tr>
<td>4007_7000</td>
<td>SPI Status Register (SPI1_S)</td>
<td>8</td>
<td>R</td>
<td>20h</td>
<td>35.4.1/618</td>
</tr>
<tr>
<td>4007_7001</td>
<td>SPI Baud Rate Register (SPI1_BR)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>35.4.2/622</td>
</tr>
<tr>
<td>4007_7002</td>
<td>SPI Control Register 2 (SPI1_C2)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>35.4.3/623</td>
</tr>
<tr>
<td>4007_7003</td>
<td>SPI Control Register 1 (SPI1_C1)</td>
<td>8</td>
<td>R/W</td>
<td>04h</td>
<td>35.4.4/625</td>
</tr>
<tr>
<td>4007_7004</td>
<td>SPI Match Register low (SPI1_ML)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>35.4.5/626</td>
</tr>
<tr>
<td>4007_7005</td>
<td>SPI match register high (SPI1_MH)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>35.4.6/627</td>
</tr>
<tr>
<td>4007_7006</td>
<td>SPI Data Register low (SPI1_DL)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>35.4.7/627</td>
</tr>
<tr>
<td>4007_7007</td>
<td>SPI data register high (SPI1_DH)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>35.4.8/628</td>
</tr>
<tr>
<td>4007_700A</td>
<td>SPI clear interrupt register (SPI1_CI)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>35.4.9/629</td>
</tr>
<tr>
<td>4007_700B</td>
<td>SPI control register 3 (SPI1_C3)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>35.4.10/630</td>
</tr>
</tbody>
</table>

35.4.1 SPI Status Register (SPIx_S)

This register contains read-only status bits. Writes have no meaning or effect.
NOTE
When the FIFO is not supported or not enabled (FIFOMODE is not present or is 0): Bits 3 through 0 are not implemented and always read 0.

When the FIFO is supported and enabled (FIFOMODE is 1): This register has four flags that provide mechanisms to support an 8-byte FIFO mode: RNFULLF, TNEARF, TXFULLF, and RFIFOEF. When the SPI is in 8-byte FIFO mode, the function of SPRF and SPTEF differs slightly from their function in the normal buffered modes, mainly regarding how these flags are cleared by the amount available in the transmit and receive FIFOs.

- The RNFULLF and TNEAREF help improve the efficiency of FIFO operation when transferring large amounts of data. These flags provide a "watermark" feature of the FIFOs to allow continuous transmissions of data when running at high speed.
- The RNFULLF can generate an interrupt if the RNFULLIEN bit in the C3 register is set, which allows the CPU to start emptying the receive FIFO without delaying the reception of subsequent bytes. The user can also determine if all data in the receive FIFO has been read by monitoring the RFIFOEF.
- The TNEAREF can generate an interrupt if the TNEARIEN bit in the C3 register is set, which allows the CPU to start filling the transmit FIFO before it is empty and thus to prevent breaks in SPI transmission.

NOTE
At an initial POR, the values of TNEAREF and RFIFOEF are 0. However, the status (S) register and both TX and RX FIFOs are reset due to a change of SPIMODE, FIFOMODE or SPE. If this type of reset occurs and FIFOMODE is 0, TNEAREF and RFIFOEF continue to reset to 0. If this type of reset occurs and FIFOMODE is 1, TNEAREF and RFIFOEF reset to 1.

Address: Base address + 0h offset

<table>
<thead>
<tr>
<th>Bit</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read</td>
<td>SPRF</td>
<td>SPMF</td>
<td>SPTEF</td>
<td>MODF</td>
<td>RNFULLF</td>
<td>TNEAREF</td>
<td>TXFULLF</td>
<td>RFIFOEF</td>
</tr>
<tr>
<td>Write</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

**SPIx_S field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7 SPRF</td>
<td>SPI Read Buffer Full Flag (when FIFO is not supported or not enabled) or SPI read FIFO FULL flag (when FIFO is supported and enabled)</td>
</tr>
</tbody>
</table>

When the FIFO is not supported or not enabled (FIFOMODE is not present or is 0): SPRF is set at the completion of an SPI transfer to indicate that received data may be read from the SPI data (DH:DL) register. When the receive DMA request is disabled (RXDMAE is 0), SPRF is cleared by reading SPRF while it is set and then reading the SPI data register. When the receive DMA request is enabled (RXDMAE...
### SPIx_S field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>is 1), SPRF is automatically cleared when the DMA transfer for the receive DMA request is completed (RX DMA Done is asserted). When FIFOMODE is 1: This bit indicates the status of the read FIFO when FIFOMODE is enabled. The SPRF is set when the read FIFO has received 64 bits (4 words or 8 bytes) of data from the shifter and there have been no CPU reads of the SPI data (DH:DL) register. When the receive DMA request is disabled (RXDMAE is 0), SPRF is cleared by reading the SPI data register, resulting in the FIFO no longer being full, assuming another SPI message is not received. When the receive DMA request is enabled (RXDMAE is 1), SPRF is automatically cleared when the first DMA transfer for the receive DMA request is completed (RX DMA Done is asserted).</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>No data available in the receive data buffer (when FIFOMODE is not present or is 0) or Read FIFO is not full (when FIFOMODE is 1)</td>
</tr>
<tr>
<td>1</td>
<td>Data available in the receive data buffer (when FIFOMODE is not present or is 0) or Read FIFO is full (when FIFOMODE is 1)</td>
</tr>
<tr>
<td>6</td>
<td>SPI Match Flag</td>
</tr>
<tr>
<td>SPMF</td>
<td>SPMF is set after SPRF is 1 when the value in the receive data buffer matches the value in the MH:ML registers. To clear the flag, read SPMF when it is set and then write a 1 to it.</td>
</tr>
<tr>
<td>0</td>
<td>Value in the receive data buffer does not match the value in the MH:ML registers</td>
</tr>
<tr>
<td>1</td>
<td>Value in the receive data buffer matches the value in the MH:ML registers</td>
</tr>
<tr>
<td>5</td>
<td>SPI Transmit Buffer Empty Flag (when FIFO is not supported or not enabled) or SPI transmit FIFO empty flag (when FIFO is supported and enabled)</td>
</tr>
<tr>
<td>SPTEF</td>
<td>When the FIFO is not supported or not enabled (FIFOMODE is not present or is 0): This bit is set when the transmit data buffer is empty. When the transmit DMA request is disabled (TXDMAE is 0), SPTEF is cleared by reading the S register with SPTEF set and then writing a data value to the transmit buffer at DH:DL. The S register must be read with SPTEF set to 1 before writing data to the DH:DL register; otherwise, the DH:DL write is ignored. When the transmit DMA request is enabled (TXDMAE is 1), SPTEF is automatically cleared when the DMA transfer for the transmit DMA request is completed (TX DMA Done is asserted). SPTEF is automatically set when all data from the transmit buffer transfers into the transmit shift register. For an idle SPI, data written to DH:DL is transferred to the shifter almost immediately so that SPTEF is set within two bus cycles, allowing a second set of data to be queued into the transmit buffer. After completion of the transfer of the data in the shift register, the queued data from the transmit buffer automatically moves to the shifter, and SPTEF is set to indicate that room exists for new data in the transmit buffer. If no new data is waiting in the transmit buffer, SPTEF simply remains set and no data moves from the buffer to the shifter.</td>
</tr>
<tr>
<td>0</td>
<td>When the FIFO is not supported or not enabled (FIFOMODE is not present or is 0): If a transfer does not stop, the last data that was transmitted is sent out again. When the FIFO is supported and enabled (FIFOMODE is 1): This bit provides the status of the FIFO rather than an 8-bit or a 16-bit buffer. This bit is set when the transmit FIFO is empty. When the transmit DMA request is disabled (TXDMAE is 0), SPTEF is cleared by writing a data value to the transmit FIFO at DH:DL. When the transmit DMA request is enabled (TXDMAE is 1), SPTEF is automatically cleared when the DMA transfer for the transmit DMA request is completed (TX DMA Done is asserted). SPTEF is automatically set when all data from the transmit FIFO transfers into the transmit shift register. For an idle SPI, data written to the DH:DL register is transferred to the shifter almost immediately, so that SPTEF is set within two bus cycles. A second write of data to the DH:DL register clears this SPTEF flag. After completion of the transfer of the data in the shift register, the queued data from the transmit FIFO automatically moves to the shifter, and SPTEF will be set only when all data written to the transmit FIFO has been transferred to the shifter. If no new data is waiting in the transmit FIFO, SPTEF simply remains set and no data moves from the buffer to the shifter.</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>SPI transmit buffer not empty (when FIFOMODE is not present or is 0) or SPI FIFO not empty (when FIFOMODE is 1)</td>
</tr>
<tr>
<td>1</td>
<td>SPI transmit buffer empty (when FIFOMODE is not present or is 0) or SPI FIFO empty (when FIFOMODE is 1)</td>
</tr>
<tr>
<td>4 MODF</td>
<td>Master Mode Fault Flag&lt;br&gt;MODF is set if the SPI is configured as a master and the slave select input goes low, indicating some other SPI device is also configured as a master. The SS pin acts as a mode fault error input only when C1[MSTR] is 1, C2[MODFEN] is 1, and C1[SSOE] is 0; otherwise, MODF will never be set. MODF is cleared by reading MODF while it is 1 and then writing to the SPI Control Register 1 (C1).&lt;br&gt;0 No mode fault error&lt;br&gt;1 Mode fault error detected</td>
</tr>
<tr>
<td>3 RNFULLF</td>
<td>Receive FIFO nearly full flag&lt;br&gt;This flag is set when more than three 16-bit words or six 8-bit bytes of data remain in the receive FIFO, provided C3[RNFULLF_MARK] is 0, or when more than two 16-bit words or four 8-bit bytes of data remain in the receive FIFO, provided C3[RNFULLF_MARK] is 1. It has no function if FIFOMODE is not present or is 0.&lt;br&gt;0 Receive FIFO has received less than 48 bits (when C3[RNFULLF_MARK] is 0) or less than 32 bits (when C3[RNFULLF_MARK] is 1)&lt;br&gt;1 Receive FIFO has received data of an amount equal to or greater than 48 bits (when C3[RNFULLF_MARK] is 0) or 32 bits (when C3[RNFULLF_MARK] is 1)</td>
</tr>
<tr>
<td>2 TNEAREF</td>
<td>Transmit FIFO nearly empty flag&lt;br&gt;This flag is set when only one 16-bit word or two 8-bit bytes of data remain in the transmit FIFO, provided C3[TNEAREF_MARK] is 0, or when only two 16-bit words or four 8-bit bytes of data remain in the transmit FIFO, provided C3[TNEAREF_MARK] is 1. If FIFOMODE is not enabled, ignore this bit.&lt;br&gt;NOTE: At an initial POR, the values of TNEAREF and RFIFOEF are 0. However, the status (S) register and both TX and RX FIFOs are reset due to a change of SPIMODE, FIFOMODE or SPE. If this type of reset occurs and FIFOMODE is 0, TNEAREF and RFIFOEF continue to reset to 0. If this type of reset occurs and FIFOMODE is 1, TNEAREF and RFIFOEF reset to 1.&lt;br&gt;0 Transmit FIFO has more than 16 bits (when C3[TNEAREF_MARK] is 0) or more than 32 bits (when C3[TNEAREF_MARK] is 1) remaining to transmit&lt;br&gt;1 Transmit FIFO has an amount of data equal to or less than 16 bits (when C3[TNEAREF_MARK] is 0) or 32 bits (when C3[TNEAREF_MARK] is 1) remaining to transmit</td>
</tr>
<tr>
<td>1 TXFULLF</td>
<td>Transmit FIFO full flag&lt;br&gt;This bit indicates the status of the transmit FIFO when FIFOMODE is enabled. This flag is set when there are 8 bytes in the transmit FIFO. If FIFOMODE is not enabled, ignore this bit.&lt;br&gt;When FIFOMODE and DMA are both enabled, the inverted TXFULLF is used to trigger a DMA transfer. So when the transmit FIFO is not full, the DMA request is active, and remains active until the FIFO is full.&lt;br&gt;0 Transmit FIFO has less than 8 bytes&lt;br&gt;1 Transmit FIFO has 8 bytes of data</td>
</tr>
<tr>
<td>0 RFIFOEF</td>
<td>SPI read FIFO empty flag&lt;br&gt;This bit indicates the status of the read FIFO when FIFOMODE is enabled. If FIFOMODE is not enabled, ignore this bit.</td>
</tr>
</tbody>
</table>

Table continues on the next page...
**SPIx_S field descriptions (continued)**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>When FIFOMODE and DMA are both enabled, the inverted RXIFOEF is used to trigger a DMA transfer. So when the receive FIFO is not empty, the DMA request is active, and remains active until the FIFO is empty.</td>
</tr>
</tbody>
</table>

**NOTE:** At an initial POR, the values of TNEAREF and RFIFOEF are 0. However, the status (S) register and both TX and RX FIFOs are reset due to a change of SPIMODE, FIFOMODE or SPE. If this type of reset occurs and FIFOMODE is 0, TNEAREF and RFIFOEF continue to reset to 0. If this type of reset occurs and FIFOMODE is 1, TNEAREF and RFIFOEF reset to 1.

0 Read FIFO has data. Reads of the DH:DL registers in 16-bit mode or the DL register in 8-bit mode will empty the read FIFO.

1 Read FIFO is empty.

### 35.4.2 SPI Baud Rate Register (SPIx_BR)

Use this register to set the prescaler and bit rate divisor for an SPI master. This register may be read or written at any time.

**Address:** Base address + 1h offset

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>6–4</td>
<td>SPPR[2:0]</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>3–0</td>
<td>SPR[3:0]</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

**SPIx_BR field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>Reserved. This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>
| 6–4   | SPI Baud Rate Prescale Divisor

This 3-bit field selects one of eight divisors for the SPI baud rate prescaler. The input to this prescaler is the SPI module clock. The output of this prescaler drives the input of the SPI baud rate divider. Refer to the description of “SPI Baud Rate Generation” for details.

000 Baud rate prescaler divisor is 1.
001 Baud rate prescaler divisor is 2.
010 Baud rate prescaler divisor is 3.
011 Baud rate prescaler divisor is 4.
100 Baud rate prescaler divisor is 5.
101 Baud rate prescaler divisor is 6.
110 Baud rate prescaler divisor is 7.
111 Baud rate prescaler divisor is 8.
SPIx_BR field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0000</td>
<td>Baud rate divisor is 2.</td>
</tr>
<tr>
<td>0001</td>
<td>Baud rate divisor is 4.</td>
</tr>
<tr>
<td>0010</td>
<td>Baud rate divisor is 8.</td>
</tr>
<tr>
<td>0011</td>
<td>Baud rate divisor is 16.</td>
</tr>
<tr>
<td>0100</td>
<td>Baud rate divisor is 32.</td>
</tr>
<tr>
<td>0101</td>
<td>Baud rate divisor is 64.</td>
</tr>
<tr>
<td>0110</td>
<td>Baud rate divisor is 128.</td>
</tr>
<tr>
<td>0111</td>
<td>Baud rate divisor is 256.</td>
</tr>
<tr>
<td>1000</td>
<td>Baud rate divisor is 512.</td>
</tr>
<tr>
<td>All others</td>
<td>Reserved</td>
</tr>
</tbody>
</table>

35.4.3 SPI Control Register 2 (SPIx_C2)

This read/write register is used to control optional features of the SPI system.

Address: Base address + 2h offset

<table>
<thead>
<tr>
<th>Bit</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read</td>
<td>SPMIE</td>
<td>SPIMODE</td>
<td>TXDMAE</td>
<td>MODFEN</td>
<td>BIDIROE</td>
<td>RXDMAE</td>
<td>SPISWAI</td>
<td>SPC0</td>
</tr>
<tr>
<td>Write</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

SPIx_C2 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7 SPMIE</td>
<td>SPI Match Interrupt Enable</td>
</tr>
<tr>
<td>This is the interrupt enable bit for the SPI receive data buffer hardware match (SPMF) function.</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>Interrupts from SPMF inhibited (use polling)</td>
</tr>
<tr>
<td>1</td>
<td>When SPMF is 1, requests a hardware interrupt</td>
</tr>
<tr>
<td>6 SPIMODE</td>
<td>SPI 8-bit or 16-bit mode</td>
</tr>
<tr>
<td>This bit allows the user to select either an 8-bit or 16-bit SPI data transmission length. In master mode, a change of this bit aborts a transmission in progress, forces the SPI system into an idle state, and resets all status bits in the S register. Refer to the description of “Data Transmission Length” for details.</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>8-bit SPI shift register, match register, and buffers</td>
</tr>
<tr>
<td>1</td>
<td>16-bit SPI shift register, match register, and buffers</td>
</tr>
<tr>
<td>5 TXDMAE</td>
<td>Transmit DMA enable</td>
</tr>
<tr>
<td>This bit enables a transmit DMA request. When this bit is set to 1, a transmit DMA request is asserted when both SPTEF and SPE are set, and the interrupt from SPTEF is disabled.</td>
<td></td>
</tr>
</tbody>
</table>

Table continues on the next page...
### SPIx_C2 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>DMA request for transmit is disabled and interrupt from SPTEF is allowed</td>
</tr>
<tr>
<td>1</td>
<td>DMA request for transmit is enabled and interrupt from SPTEF is disabled</td>
</tr>
<tr>
<td>4</td>
<td>Master Mode-Fault Function Enable</td>
</tr>
<tr>
<td></td>
<td>When the SPI is configured for slave mode, this bit has no meaning or effect. (The SS pin is the slave select input.) In master mode, this bit determines how the SS pin is used. For details, refer to the description of the SSOE bit in the C1 register.</td>
</tr>
<tr>
<td></td>
<td>0  Mode fault function disabled, master SS pin reverts to general-purpose I/O not controlled by SPI</td>
</tr>
<tr>
<td></td>
<td>1  Mode fault function enabled, master SS pin acts as the mode fault input or the slave select output</td>
</tr>
<tr>
<td>3</td>
<td>Bidirectional Mode Output Enable</td>
</tr>
<tr>
<td></td>
<td>When bidirectional mode is enabled because SPI pin control 0 (SPC0) is set to 1, BIDIROE determines whether the SPI data output driver is enabled to the single bidirectional SPI I/O pin. Depending on whether the SPI is configured as a master or a slave, it uses the MOSI (MOMI) or MISO (SISO) pin, respectively, as the single SPI data I/O pin. When SPC0 is 0, BIDIROE has no meaning or effect.</td>
</tr>
<tr>
<td></td>
<td>0  Output driver disabled so SPI data I/O pin acts as an input</td>
</tr>
<tr>
<td></td>
<td>1  SPI I/O pin enabled as an output</td>
</tr>
<tr>
<td>2</td>
<td>Receive DMA enable</td>
</tr>
<tr>
<td></td>
<td>This is the enable bit for a receive DMA request. When this bit is set to 1, a receive DMA request is asserted when both SPRF and SPE are set, and the interrupt from SPRF is disabled.</td>
</tr>
<tr>
<td></td>
<td>0  DMA request for receive is disabled and interrupt from SPRF is allowed</td>
</tr>
<tr>
<td></td>
<td>1  DMA request for receive is enabled and interrupt from SPRF is disabled</td>
</tr>
<tr>
<td>1</td>
<td>SPI Stop in Wait Mode</td>
</tr>
<tr>
<td></td>
<td>This bit is used for power conservation while the device is in Wait mode.</td>
</tr>
<tr>
<td></td>
<td>0  SPI clocks continue to operate in Wait mode.</td>
</tr>
<tr>
<td></td>
<td>1  SPI clocks stop when the MCU enters Wait mode.</td>
</tr>
<tr>
<td>0</td>
<td>SPI Pin Control 0</td>
</tr>
<tr>
<td></td>
<td>Enables bidirectional pin configurations.</td>
</tr>
<tr>
<td></td>
<td>0  SPI uses separate pins for data input and data output (pin mode is normal).</td>
</tr>
<tr>
<td></td>
<td>In master mode of operation: MISO is master in and MOSI is master out.</td>
</tr>
<tr>
<td></td>
<td>In slave mode of operation: MISO is slave out and MOSI is slave in.</td>
</tr>
<tr>
<td></td>
<td>1  SPI configured for single-wire bidirectional operation (pin mode is bidirectional).</td>
</tr>
<tr>
<td></td>
<td>In master mode of operation: MISO is not used by SPI; MOSI is master in when BIDIROE is 0 or master I/O when BIDIROE is 1.</td>
</tr>
<tr>
<td></td>
<td>In slave mode of operation: MISO is slave in when BIDIROE is 0 or slave I/O when BIDIROE is 1; MOSI is not used by SPI.</td>
</tr>
</tbody>
</table>
### 35.4.4 SPI Control Register 1 (SPIx_C1)

This read/write register includes the SPI enable control, interrupt enables, and configuration options.

<table>
<thead>
<tr>
<th>Address: Base address + 3h offset</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read/Write</th>
<th>SPIE</th>
<th>SPE</th>
<th>SPTIE</th>
<th>MSTR</th>
<th>CPOL</th>
<th>CPHA</th>
<th>SSOE</th>
<th>LSBFE</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>Read</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td>Read/Write</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

### SPIx_C1 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| 7 SPIE | SPI Interrupt Enable: for SPRF and MODF (when FIFO is not supported or not enabled) or for read FIFO (when FIFO is supported and enabled)  
When the FIFO is not supported or not enabled (FIFOMODE is not present or is 0): Enables the interrupt for SPI receive buffer full (SPRF) and mode fault (MODF) events.  
When the FIFO is supported and enabled (FIFOMODE is 1): This bit enables the SPI to interrupt the CPU when the receive FIFO is full. An interrupt occurs when the SPRF bit is set or the MODF bit is set.  
0 Interrupts from SPRF and MODF are inhibited—use polling (when FIFOMODE is not present or is 0) or Read FIFO Full Interrupts are disabled (when FIFOMODE is 1)  
1 Request a hardware interrupt when SPRF or MODF is 1 (when FIFOMODE is not present or is 0) or Read FIFO Full Interrupts are enabled (when FIFOMODE is 1) |
| 6 SPE | SPI System Enable  
Enables the SPI system and dedicates the SPI port pins to SPI system functions. If SPE is cleared, the SPI is disabled and forced into an idle state, and all status bits in the S register are reset.  
0 SPI system inactive  
1 SPI system enabled |
| 5 SPTIE | SPI Transmit Interrupt Enable  
When the FIFO is not supported or not enabled (FIFOMODE is not present or is 0): This is the interrupt enable bit for SPI transmit buffer empty (SPTEF). An interrupt occurs when the SPI transmit buffer is empty (SPTEF is set).  
When the FIFO is supported and enabled (FIFOMODE is 1): This is the interrupt enable bit for SPI transmit FIFO empty (SPTEF). An interrupt occurs when the SPI transmit FIFO is empty (SPTEF is set).  
0 Interrupts from SPTEF inhibited (use polling)  
1 When SPTEF is 1, hardware interrupt requested |
| 4 MSTR | Master/Slave Mode Select  
Selects master or slave mode operation.  
0 SPI module configured as a slave SPI device  
1 SPI module configured as a master SPI device |

*Table continues on the next page...*
### SPIx_C1 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| 3 CPOL | Clock Polarity  
Selects an inverted or non-inverted SPI clock. To transmit data between SPI modules, the SPI modules must have identical CPOL values.  
This bit effectively places an inverter in series with the clock signal either from a master SPI device or to a slave SPI device. Refer to the description of “SPI Clock Formats” for details.  
0 Active-high SPI clock (idles low)  
1 Active-low SPI clock (idles high) |
| 2 CPHA | Clock Phase  
Selects one of two clock formats for different kinds of synchronous serial peripheral devices. Refer to the description of “SPI Clock Formats” for details.  
0 First edge on SPSCK occurs at the middle of the first cycle of a data transfer.  
1 First edge on SPSCK occurs at the start of the first cycle of a data transfer. |
| 1 SSOE | Slave Select Output Enable  
This bit is used in combination with the Mode Fault Enable (MODFEN) field in the C2 register and the Master/Slave (MSTR) control bit to determine the function of the SS pin.  
0 When C2[MODFEN] is 0: In master mode, SS pin function is general-purpose I/O (not SPI). In slave mode, SS pin function is slave select input.  
When C2[MODFEN] is 1: In master mode, SS pin function is SS input for mode fault. In slave mode, SS pin function is slave select input.  
1 When C2[MODFEN] is 0: In master mode, SS pin function is general-purpose I/O (not SPI). In slave mode, SS pin function is slave select input.  
When C2[MODFEN] is 1: In master mode, SS pin function is automatic SS output. In slave mode: SS pin function is slave select input. |
| 0 LSBFE | LSB First (shifter direction)  
This bit does not affect the position of the MSB and LSB in the data register. Reads and writes of the data register always have the MSB in bit 7 (or bit 15 in 16-bit mode).  
0 SPI serial data transfers start with the most significant bit.  
1 SPI serial data transfers start with the least significant bit. |

### 35.4.5 SPI Match Register low (SPIx_ML)

This register, together with the MH register, contains the hardware compare value. When the value received in the SPI receive data buffer equals this hardware compare value, the SPI Match Flag in the S register (S[SPMF]) sets.

In 8-bit mode, only the ML register is available. Reads of the MH register return all zeros. Writes to the MH register are ignored.
In 16-bit mode, reading either byte (the MH or ML register) latches the contents of both bytes into a buffer where they remain latched until the other byte is read. Writing to either byte (the MH or ML register) latches the value into a buffer. When both bytes have been written, they are transferred as a coherent value into the SPI match registers.

Address: Base address + 4h offset

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

**SPIx_ML field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits[7:0]</td>
<td>Hardware compare value (low byte)</td>
</tr>
</tbody>
</table>

**35.4.6 SPI match register high (SPIx_MH)**

Refer to the description of the ML register.

Address: Base address + 5h offset

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

**SPIx_MH field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits[15:8]</td>
<td>Hardware compare value (high byte)</td>
</tr>
</tbody>
</table>

**35.4.7 SPI Data Register low (SPIx_DL)**

This register, together with the DH register, is both the input and output register for SPI data. A write to the registers writes to the transmit data buffer, allowing data to be queued and transmitted.

When the SPI is configured as a master, data queued in the transmit data buffer is transmitted immediately after the previous transmission has completed.

The SPTEF bit in the S register indicates when the transmit data buffer is ready to accept new data. When the transmit DMA request is disabled (TXDMAE is 0): The S register must be read when S[SPTEF] is set before writing to the SPI data registers; otherwise, the
write is ignored. When the transmit DMA request is enabled (TXDMAE is 1) when
S[SPTEF] is set, the SPI data registers can be written automatically by DMA without
reading the S register first.

Data may be read from the SPI data registers any time after S[SPRF] is set and before
another transfer is finished. Failure to read the data out of the receive data buffer before a
new transfer ends causes a receive overrun condition, and the data from the new transfer
is lost. The new data is lost because the receive buffer still held the previous character
and was not ready to accept the new data. There is no indication for a receive overrun
condition, so the application system designer must ensure that previous data has been
read from the receive buffer before a new transfer is initiated.

In 8-bit mode, only the DL register is available. Reads of the DH register return all zeros.
Writes to the DH register are ignored.

In 16-bit mode, reading either byte (the DH or DL register) latches the contents of both
bytes into a buffer where they remain latched until the other byte is read. Writing to
either byte (the DH or DL register) latches the value into a buffer. When both bytes have
been written, they are transferred as a coherent 16-bit value into the transmit data buffer.

<table>
<thead>
<tr>
<th>Address: Base address + 6h offset</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 7 6 5 4 3 2 1 0</td>
</tr>
<tr>
<td>Read Write</td>
</tr>
<tr>
<td>Reset 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>Bits[7:0]</td>
</tr>
</tbody>
</table>

**SPIx_DL field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits[7:0]</td>
<td>Data (low byte)</td>
</tr>
</tbody>
</table>

**35.4.8 SPI data register high (SPIx_DH)**

Refer to the description of the DL register.

<table>
<thead>
<tr>
<th>Address: Base address + 7h offset</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 7 6 5 4 3 2 1 0</td>
</tr>
<tr>
<td>Read Write</td>
</tr>
<tr>
<td>Reset 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>Bits[15:8]</td>
</tr>
</tbody>
</table>

**SPIx_DH field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits[15:8]</td>
<td>Data (high byte)</td>
</tr>
</tbody>
</table>
35.4.9 SPI clear interrupt register (SPIx_CI)

This register applies only for an instance of the SPI module that supports the FIFO feature.

The register has four bits dedicated to clearing the interrupts. Writing 1 to these bits clears the corresponding interrupts if the INTCLR bit in the C3 register is 1. Reading these bits always returns 0.

This register also has two read-only bits to indicate the transmit FIFO and receive FIFO overrun conditions. When the receive FIFO is full and data is received, RXFOF is set. Similarly, when the transmit FIFO is full and a write to the data register occurs, TXFOF is set. These flags are cleared when the CI register is read while the flags are set.

The register has two more read-only bits to indicate the error flags. These flags are set when, due to some spurious reason, entries in the FIFO total more than 64 bits of data. At this point, all the flags in the status register are reset, and entries in the FIFO are flushed with the corresponding error flags set. These flags are cleared when the CI register is read while the flags are set.

Address: Base address + Ah offset

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>TXFERR</td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td>RXFERR</td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>TXFOF</td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>RXFOF</td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td></td>
<td>TNEAREFCI</td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td></td>
<td>RNFULLFCI</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td></td>
<td>SPTEFCI</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td></td>
<td>SPRFCI</td>
<td>0</td>
</tr>
</tbody>
</table>

**SPIx_CI field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7 TXFERR</td>
<td>Transmit FIFO error flag</td>
</tr>
<tr>
<td></td>
<td>This flag indicates that a transmit FIFO error occurred because entries in the FIFO total more than 64 bits of data.</td>
</tr>
<tr>
<td></td>
<td>0 No transmit FIFO error occurred</td>
</tr>
<tr>
<td></td>
<td>1 A transmit FIFO error occurred</td>
</tr>
<tr>
<td>6 RXFERR</td>
<td>Receive FIFO error flag</td>
</tr>
<tr>
<td></td>
<td>This flag indicates that a receive FIFO error occurred because entries in the FIFO total more than 64 bits of data.</td>
</tr>
<tr>
<td></td>
<td>0 No receive FIFO error occurred</td>
</tr>
<tr>
<td></td>
<td>1 A receive FIFO error occurred</td>
</tr>
<tr>
<td>5 TXFOF</td>
<td>Transmit FIFO overflow flag</td>
</tr>
<tr>
<td></td>
<td>This flag indicates that a transmit FIFO overflow condition has occurred.</td>
</tr>
</tbody>
</table>

Table continues on the next page...
### SPIx_CI field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Transmit FIFO overflow condition has not occurred</td>
</tr>
<tr>
<td>1</td>
<td>Transmit FIFO overflow condition occurred</td>
</tr>
<tr>
<td>4</td>
<td>RXFOF</td>
</tr>
<tr>
<td></td>
<td>This flag indicates that a receive FIFO overflow condition has occurred.</td>
</tr>
<tr>
<td>0</td>
<td>Receive FIFO overflow condition has not occurred</td>
</tr>
<tr>
<td>1</td>
<td>Receive FIFO overflow condition occurred</td>
</tr>
<tr>
<td>3</td>
<td>TNEAREFCI</td>
</tr>
<tr>
<td></td>
<td>Writing 1 to this bit clears the TNEAREF interrupt provided that C3[3] is set.</td>
</tr>
<tr>
<td>2</td>
<td>RNFULLFCI</td>
</tr>
<tr>
<td></td>
<td>Writing 1 to this bit clears the RNFULLF interrupt provided that C3[3] is set.</td>
</tr>
<tr>
<td>1</td>
<td>SPTEFCI</td>
</tr>
<tr>
<td></td>
<td>Writing 1 to this bit clears the SPTEF interrupt provided that C3[3] is set.</td>
</tr>
<tr>
<td>0</td>
<td>SPRFCI</td>
</tr>
<tr>
<td></td>
<td>Writing 1 to this bit clears the SPRF interrupt provided that C3[3] is set.</td>
</tr>
</tbody>
</table>

#### 35.4.10 SPI control register 3 (SPIx_C3)

This register introduces a 64-bit FIFO function on both transmit and receive buffers. It applies only for an instance of the SPI module that supports the FIFO feature.

FIFO mode is enabled by setting the FIFOMODE bit to 1. A write to this register occurs only when it sets the FIFOMODE bit to 1.

Using this FIFO feature allows the SPI to provide high speed transfers of large amounts of data without consuming large amounts of the CPU bandwidth.

Enabling this FIFO function affects the behavior of some of the read/write buffer flags in the S register as follows:

- When the receive FIFO has data in it, S[RFIFOEF] is 0. As a result:
  - If C2[RXDMAE] is 1, RFIFOEF_b generates a receive DMA request. The DMA request remains active until RFIFOEF is set to 1, indicating the receive buffer is empty.
  - If C2[RXDMAE] is 0 and C1[SPIE] is 1, SPRF interrupts the CPU.
- When the transmit FIFO is not full, S[TXFULLF] is 0. As a result:
  - If C2[TXDMAE] is 1, TXFULLF_b generates a transmit DMA request. The DMA request remains active until TXFULLF is set to 1, indicating the transmit FIFO is full.
  - If C2[TXDMAE] is 0 and C1[SPTIE] is 1, SPTEF interrupts the CPU.
Two interrupt enable bits, TNEARIEN and RNFULLIEN, provide CPU interrupts based on the "watermark" feature of the TNEARF and RNFULLF flags of the S register.

Address: Base address + Bh offset

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>TNEAREF_MARK</th>
<th>RNFULLF_MARK</th>
<th>INTCLR</th>
<th>TNEARIEN</th>
<th>RNFULLIEN</th>
<th>FIFOMODE</th>
</tr>
</thead>
<tbody>
<tr>
<td>7–6</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

**SPIx_C3 field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7–6 Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>
| 5 TNEAREF_MARK | Transmit FIFO nearly empty watermark  
This bit selects the mark after which the TNEAREF flag is asserted.  
0: TNEAREF is set when the transmit FIFO has 16 bits or less  
1: TNEAREF is set when the transmit FIFO has 32 bits or less |
| 4 RNFULLF_MARK | Receive FIFO nearly full watermark  
This bit selects the mark after which the RNFULLF flag is asserted.  
0: RNFULLF is set when the receive FIFO has 48 bits or more  
1: RNFULLF is set when the receive FIFO has 32 bits or more |
| 3 INTCLR | Interrupt clearing mechanism select  
This bit selects the mechanism by which the SPRF, SPTEF, TNEAREF, and RNFULLF interrupts are cleared.  
0: These interrupts are cleared when the corresponding flags are cleared depending on the state of the FIFOs  
1: These interrupts are cleared by writing the corresponding bits in the CI register |
| 2 TNEARIEN | Transmit FIFO nearly empty interrupt enable  
Writing 1 to this bit enables the SPI to interrupt the CPU when the TNEAREF flag is set. This bit is ignored and has no function if the FIFOMODE bit is 0.  
0: No interrupt upon TNEAREF being set  
1: Enable interrupts upon TNEAREF being set |
| 1 RNFULLIEN | Receive FIFO nearly full interrupt enable  
Writing 1 to this bit enables the SPI to interrupt the CPU when the RNFULLF flag is set. This bit is ignored and has no function if the FIFOMODE bit is 0.  
0: No interrupt upon RNFULLF being set  
1: Enable interrupts upon RNFULLF being set |
| 0 FIFOMODE | FIFO mode enable  
This bit enables the SPI to use a 64-bit FIFO (8 bytes or four 16-bit words) for both transmit and receive buffers.  
0: FIFO mode disabled  
1: FIFO mode enabled |
35.5 Functional description

This section provides the functional description of the module.

35.5.1 General

The SPI system is enabled by setting the SPI enable (SPE) bit in SPI Control Register 1. While C1[SPE] is set, the four associated SPI port pins are dedicated to the SPI function as:

- Slave select (SS)
- Serial clock (SPSCK)
- Master out/slave in (MOSI)
- Master in/slave out (MISO)

An SPI transfer is initiated in the master SPI device by reading the SPI status register (SPIx_S) when S[SPTEF] = 1 and then writing data to the transmit data buffer (write to SPIx_DH:SPIx_DL). When a transfer is complete, received data is moved into the receive data buffer. The SPIx_DH:SPIx_DL registers act as the SPI receive data buffer for reads and as the SPI transmit data buffer for writes.

The Clock Phase Control (CPHA) and Clock Polarity Control (CPOL) bits in the SPI Control Register 1 (SPIx_C1) select one of four possible clock formats to be used by the SPI system. The CPOL bit simply selects a non-inverted or inverted clock. C1[CPHA] is used to accommodate two fundamentally different protocols by sampling data on odd numbered SPSCK edges or on even numbered SPSCK edges.

The SPI can be configured to operate as a master or as a slave. When the MSTR bit in SPI Control Register 1 is set, master mode is selected; when C1[MSTR] is clear, slave mode is selected.

35.5.2 Master mode

The SPI operates in master mode when C1[MSTR] is set. Only a master SPI module can initiate transmissions. A transmission begins by reading the SPIx_S register while S[SPTEF] = 1 and writing to the master SPI data registers. If the shift register is empty, the byte immediately transfers to the shift register. The data begins shifting out on the MOSI pin under the control of the serial clock.
• **SPSCK**
  
  - The SPR3, SPR2, SPR1, and SPR0 baud rate selection bits in conjunction with the SPPR2, SPPR1, and SPPR0 baud rate preselection bits in the SPI Baud Rate register control the baud rate generator and determine the speed of the transmission. The SPSCK pin is the SPI clock output. Through the SPSCK pin, the baud rate generator of the master controls the shift register of the slave peripheral.

• **MOSI, MISO pin**
  
  - In master mode, the function of the serial data output pin (MOSI) and the serial data input pin (MISO) is determined by the SPC0 and BIDIROE control bits.

• **SS pin**
  
  - If C2[MODFEN] and C1[S SOE] are set, the SS pin is configured as slave select output. The SS output becomes low during each transmission and is high when the SPI is in idle state. If C2[MODFEN] is set and C1[S SOE] is cleared, the SS pin is configured as input for detecting mode fault error. If the SS input becomes low this indicates a mode fault error where another master tries to drive the MOSI and SPSCK lines. In this case, the SPI immediately switches to slave mode by clearing C1[MSTR] and also disables the slave output buffer MISO (or SISO in bidirectional mode). As a result, all outputs are disabled, and SPSCK, MOSI and MISO are inputs. If a transmission is in progress when the mode fault occurs, the transmission is aborted and the SPI is forced into idle state. This mode fault error also sets the Mode Fault (MODF) flag in the SPI Status Register (SPIx_S). If the SPI Interrupt Enable bit (SPIE) is set when S[ MODF] gets set, then an SPI interrupt sequence is also requested. When a write to the SPI Data Register in the master occurs, there is a half SPSCK-cycle delay. After the delay, SPSCK is started within the master. The rest of the transfer operation differs slightly, depending on the clock format specified by the SPI clock phase bit, CPHA, in SPI Control Register 1 (see SPI clock formats).

**Note**

A change of C1[CPOL], C1[CPHA], C1[S SOE], C1[LSBF E], C2[MODFEN], C2[SPC0], C2[BIDIROE] with C2[SPC0] set, SPI MODE, FIFOMODE, SPPR2-SPPR0 and SPR3-SPR0 in master mode abort a transmission in progress and force the SPI into idle state. The remote slave cannot detect this, therefore the master has to ensure that the remote slave is set back to idle state.
35.5.3 Slave mode

The SPI operates in slave mode when the MSTR bit in SPI Control Register 1 is clear.

- SPSCK
  
  In slave mode, SPSCK is the SPI clock input from the master.

- MISO, MOSI pin
  
  In slave mode, the function of the serial data output pin (MISO) and serial data input pin (MOSI) is determined by the SPC0 bit and BIDIROE bit in SPI Control Register 2.

- SS pin
  
  The SS pin is the slave select input. Before a data transmission occurs, the SS pin of the slave SPI must be low. SS must remain low until the transmission is complete. If SS goes high, the SPI is forced into an idle state.

  The SS input also controls the serial data output pin. If SS is high (not selected), the serial data output pin is high impedance. If SS is low, the first bit in the SPI Data Register is driven out of the serial data output pin. Also, if the slave is not selected (SS is high), then the SPSCK input is ignored and no internal shifting of the SPI shift register occurs.

  Although the SPI is capable of duplex operation, some SPI peripherals are capable of only receiving SPI data in a slave mode. For these simpler devices, there is no serial data out pin.

  **Note**

  When peripherals with duplex capability are used, take care not to simultaneously enable two receivers whose serial outputs drive the same system slave's serial data output line.

As long as no more than one slave device drives the system slave's serial data output line, it is possible for several slaves to receive the same transmission from a master, although the master would not receive return information from all of the receiving slaves.

If the CPHA bit in SPI Control Register 1 is clear, odd numbered edges on the SPSCK input cause the data at the serial data input pin to be latched. Even numbered edges cause the value previously latched from the serial data input pin to shift into the LSB or MSB of the SPI shift register, depending on the LSBFE bit.
If C1[CPHA] is set, even numbered edges on the SPSCK input cause the data at the serial data input pin to be latched. Odd numbered edges cause the value previously latched from the serial data input pin to shift into the LSB or MSB of the SPI shift register, depending on C1[LSBFE].

When C1[CPHA] is set, the first edge is used to get the first data bit onto the serial data output pin. When C1[CPHA] is clear and the SS input is low (slave selected), the first bit of the SPI data is driven out of the serial data output pin. After the eighth (SPIMODE = 0) or sixteenth (SPIMODE = 1) shift, the transfer is considered complete and the received data is transferred into the SPI Data register. To indicate transfer is complete, the SPRF flag in the SPI Status Register is set.

**Note**

A change of the bits FIFOMODE,SPIMODE, C2[BIDIROE] with C2[SPC0] set, C1[CPOL], C1[CPHA], C1[SSOE], C1[LSBFE], C2[MODFEN], and C2[SPC0] in slave mode will corrupt a transmission in progress and must be avoided.

### 35.5.4 SPI FIFO Mode

When the FIFO feature is supported: The SPI works in FIFO mode when the C3[FIFOMODE] bit is set. When the module is in FIFO mode, the SPI RX buffer and SPI TX buffer are replaced by an 8-byte-deep FIFO, as the following figures show.

![SPI FIFO Mode Diagram](image-url)
35.5.5 SPI Transmission by DMA

SPI supports both Transmit and Receive by DMA. The basic flow of SPI transmission by DMA is as below.

![Diagram of SPI Transmission by DMA](image)

Figure 35-6. Basic Flow of SPI Transmission by DMA
35.5.5.1 Transmit by DMA

Transmit by DMA is supported only when TXDMAE is set. A transmit DMA request is asserted when both SPE and SPTEF are set. Then the on-chip DMA controller detects this request and transfers data from memory into the SPI data register. After that, TX DMA DONE is asserted to clear SPTEF automatically. This process repeats until all data for transmission (the number is decided by the configuration register[s] of the DMA controller) is sent.

When the FIFO feature is supported: In FIFO mode (FIFOMODE=1) and when a data length of 8 bits is selected (SPIMODE=0), the DMA transfer for one transmit DMA request can write more than 1 byte (up to 8 bytes) to the DL register because the TX FIFO can store 8 bytes of transmit data. In FIFO mode (FIFOMODE=1) and when a data length of 16 bits is selected (SPIMODE=1), the DMA transfer for one transmit DMA request can write more than 1 word (up to 4 words) to the DH:DL registers because the TX FIFO can store 4 words of transmit data. A larger number of bytes or words transferred from memory to the SPI data register for each transmit DMA request results in a lower total number of transmit DMA requests.

When FIFOMODE is 0: Cycle Steal (DMA_DCRn[CS] = 1) should be enabled when using the DMA controller to transfer data from memory to the SPI data register. The DMA performs a single data transfer per DMA request in cycle steal mode. Therefore, a single byte/word is written to the SPI data register from memory and transmitted by the SPI module for each DMA request, as long as the BCR value is greater than zero (DMA_DSR_BCRn[BCR] > 0). Once the BCR has reached zero, software must reconfigure the DMA controller if more data is to be transmitted. If a configuration error occurs (DMA_DSR_BCRn[CE] = 1) when the BCR is equal to 0, software must:

- disable peripheral requests when the BCR is equal to 0,
- perform 16-bit transfers (SPIMODE = 1), or
- decrease the SPI baud rate.

Software can disable peripheral requests by setting DMA_DCRn[D_REQ] = 1 when initializing the DMA controller, or by clearing DMA_DCRn[ERQ] once the BCR is equal to zero. Also, to continue transmitting data software must re-enable peripheral requests (DMA_DCRn[ERQ] = 1) after reconfiguring the DMA controller.

35.5.5.2 Receive by DMA

Receive by DMA is supported only when RXDMAE is set. A receive DMA request is asserted when both SPE and SPRF are set. Then the on-chip DMA controller detects this request and transfers data from the SPI data register into memory. After that, RX DMA DONE is asserted to clear SPRF automatically. This process repeats until all data to be
received (the number is decided by configuration register[s] of the DMA controller) is received or no receive DMA request is generated again because the SPI transmission is finished.

When the FIFO feature is supported: In FIFO mode (FIFOMODE=1) and when a data length of 8 bits is selected (SPIMODE=0), the DMA transfer for one receive DMA request can read more than 1 byte (up to 8 bytes) from the SPI data register because the RX FIFO can hold 8 bytes. In FIFO mode (FIFOMODE=1) and when a data length of 16 bits is selected (SPIMODE=1), the DMA transfer for one receive DMA request can read more than 1 word (up to 4 words) from the DH:DL registers because the RX FIFO can hold 4 words. A larger number of bytes or words transferred from the SPI data register to memory for one receive DMA request results in a lower total number of receive DMA requests.

### 35.5.6 Data Transmission Length

The SPI can support data lengths of 8 or 16 bits. The length can be configured with the SPIMODE bit in the SPIx_C2 register.

In 8-bit mode (SPIMODE = 0), the SPI Data Register is comprised of one byte: SPIx_DL. The SPI Match Register is also comprised of only one byte: SPIx_ML. Reads of SPIx_DH and SPIx_MH will return zero. Writes to SPIx_DH and SPIx_MH will be ignored.

In 16-bit mode (SPIMODE = 1), the SPI Data Register is comprised of two bytes: SPIx_DH and SPIx_DL. Reading either byte (SPIx_DH or SPIx_DL) latches the contents of both bytes into a buffer where they remain latched until the other byte is read. Writing to either byte (SPIx_DH or SPIx_DL) latches the value into a buffer. When both bytes have been written, they are transferred as a coherent 16-bit value into the transmit data buffer.

In 16-bit mode, the SPI Match Register is also comprised of two bytes: SPIx_MH and SPIx_ML. There is no buffer mechanism for the reading of SPIxMH and SPIxML since they can only be changed by writing at CPU side. Writing to either byte (SPIx_MH or SPIx_ML) latches the value into a buffer. When both bytes have been written, they are transferred as a coherent 16-bit value into the SPI Match Register.

Any switching between 8- and 16-bit data transmission length (controlled by SPIMODE bit) in master mode will abort a transmission in progress, force the SPI system into idle state, and reset all status bits in the SPIx_S register. To initiate a transfer after writing to SPIMODE, the SPIx_S register must be read with SPTEF = 1, and data must be written to SPIx_DH:SPIx_DL in 16-bit mode (SPIMODE = 1) or SPIx_DL in 8-bit mode (SPIMODE = 0).
In slave mode, user software should write to SPIMODE only once to prevent corrupting a transmission in progress.

**Note**

Data can be lost if the data length is not the same for both master and slave devices.

### 35.5.7 SPI clock formats

To accommodate a wide variety of synchronous serial peripherals from different manufacturers, the SPI system has a Clock Polarity (CPOL) bit and a Clock Phase (CPHA) control bit in the Control Register 1 to select one of four clock formats for data transfers. C1[CPOL] selectively inserts an inverter in series with the clock. C1[CPHA] chooses between two different clock phase relationships between the clock and data.

The following figure shows the clock formats when SPIMODE = 0 (8-bit mode) and CPHA = 1. At the top of the figure, the eight bit times are shown for reference with bit 1 starting at the first SPSCK edge and bit 8 ending one-half SPSCK cycle after the eighth SPSCK edge. The MSB first and LSB first lines show the order of SPI data bits depending on the setting in LSBFE. Both variations of SPSCK polarity are shown, but only one of these waveforms applies for a specific transfer, depending on the value in C1[CPOL]. The SAMPLE IN waveform applies to the MOSI input of a slave or the MISO input of a master. The MOSI waveform applies to the MOSI output pin from a master and the MISO waveform applies to the MISO output from a slave. The SS OUT waveform applies to the slave select output from a master (provided C2[MODFEN] and C1[SSOE] = 1). The master SS output goes to active low one-half SPSCK cycle before the start of the transfer and goes back high at the end of the eighth bit time of the transfer. The SS IN waveform applies to the slave select input of a slave.
When Cl[CPHA] = 1, the slave begins to drive its MISO output when SS goes to active low, but the data is not defined until the first SPSCK edge. The first SPSCK edge shifts the first bit of data from the shifter onto the MOSI output of the master and the MISO output of the slave. The next SPSCK edge causes both the master and the slave to sample the data bit values on their MISO and MOSI inputs, respectively. At the third SPSCK edge, the SPI shifter shifts one bit position which shifts in the bit value that was just sampled, and shifts the second data bit value out the other end of the shifter to the MOSI and MISO outputs of the master and slave, respectively.

When Cl[CPHA] = 1, the slave's SS input is not required to go to its inactive high level between transfers. In this clock format, a back-to-back transmission can occur, as follows:

1. A transmission is in progress.
2. A new data byte is written to the transmit buffer before the in-progress transmission is complete.
3. When the in-progress transmission is complete, the new, ready data byte is transmitted immediately.
Between these two successive transmissions, no pause is inserted; the SS pin remains low.

The following figure shows the clock formats when SPIMODE = 0 and C1[CPHA] = 0. At the top of the figure, the eight bit times are shown for reference with bit 1 starting as the slave is selected (SS IN goes low), and bit 8 ends at the last SPSCK edge. The MSB first and LSB first lines show the order of SPI data bits depending on the setting in LSBFE. Both variations of SPSCK polarity are shown, but only one of these waveforms applies for a specific transfer, depending on the value in CPOL. The SAMPLE IN waveform applies to the MOSI input of a slave or the MISO input of a master. The MOSI waveform applies to the MOSI output pin from a master and the MISO waveform applies to the MISO output from a slave. The SS OUT waveform applies to the slave select output from a master (provided C2[MODFEN] and C1[SSOE] = 1). The master SS output goes to active low at the start of the first bit time of the transfer and goes back high one-half SPSCK cycle after the end of the eighth bit time of the transfer. The SS IN waveform applies to the slave select input of a slave.

![Figure 35-8. SPI clock formats (CPHA = 0)](image)

Figure 35-8. SPI clock formats (CPHA = 0)
When C1[CPHA] = 0, the slave begins to drive its MISO output with the first data bit value (MSB or LSB depending on LSBFE) when SS goes to active low. The first SPSCK edge causes both the master and the slave to sample the data bit values on their MISO and MOSI inputs, respectively. At the second SPSCK edge, the SPI shifter shifts one bit position which shifts in the bit value that was just sampled and shifts the second data bit value out the other end of the shifter to the MOSI and MISO outputs of the master and slave, respectively. When C1[CPHA] = 0, the slave's SS input must go to its inactive high level between transfers.

35.5.8 SPI baud rate generation

As shown in the following figure, the clock source for the SPI baud rate generator is the SPI module clock. The prescale bits (SPPR2:SPPR1:SPPR0) choose a prescale divisor of 1, 2, 3, 4, 5, 6, 7, or 8. The rate-select bits (SPR3:SPR2:SPR1:SPR0) divide the output of the prescaler stage by 2, 4, 8, 16, 32, 64, 128, 256, or 512 to get the internal SPI master mode bit-rate clock.

The baud rate generator is activated only when the SPI is in the master mode and a serial transfer is taking place. In the other cases, the divider is disabled to decrease $I_{DD}$ current.

The baud rate divisor equation is as follows (except those reserved combinations in the SPI Baud Rate Divisor table).

\[
\text{BaudRateDivisor} = (SPPR + 1) \times 2^{(SPR + 1)}
\]

The baud rate can be calculated with the following equation:

\[
\text{BaudRate} = \frac{\text{SPI Module Clock}}{\text{BaudRateDivisor}}
\]

**Figure 35-9. SPI baud rate generation**

35.5.9 Special features

The following section describes the special features of SPI module.
35.5.9.1 SS Output

The SS output feature automatically drives the SS pin low during transmission to select external devices and drives the SS pin high during idle to deselect external devices. When the SS output is selected, the SS output pin is connected to the SS input pin of the external device.

The SS output is available only in master mode during normal SPI operation by asserting C1[SSOE] and C2[MODFEN] as shown in the description of C1[SSOE].

The mode fault feature is disabled while SS output is enabled.

**Note**

Be careful when using the SS output feature in a multimaster system because the mode fault feature is not available for detecting system errors between masters.

35.5.9.2 Bidirectional mode (MOMI or SISO)

The bidirectional mode is selected when the SPC0 bit is set in SPI Control Register 2 (see the following table). In this mode, the SPI uses only one serial data pin for the interface with one or more external devices. C1[MSTR] decides which pin to use. The MOSI pin becomes the serial data I/O (MOMI) pin for the master mode, and the MISO pin becomes serial data I/O (SISO) pin for the slave mode. The MISO pin in master mode and MOSI pin in slave mode are not used by the SPI.

**Table 35-2. Normal Mode and Bidirectional Mode**

<table>
<thead>
<tr>
<th>When SPE = 1</th>
<th>Master Mode MSTR = 1</th>
<th>Slave Mode MSTR = 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Normal Mode</td>
<td>Serial Out SPI Serial In</td>
<td>MOSI</td>
</tr>
<tr>
<td>SPC0 = 0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Bidirectional Mode</td>
<td>Serial Out SPI Serial In</td>
<td>MOMI</td>
</tr>
<tr>
<td>SPC0 = 1</td>
<td>BIDIROE</td>
<td></td>
</tr>
</tbody>
</table>

The direction of each serial I/O pin depends on C2[BIDIROE]. If the pin is configured as an output, serial data from the shift register is driven out on the pin. The same pin is also the serial input to the shift register.

The SPSCK is an output for the master mode and an input for the slave mode.
$SS$ is the input or output for the master mode, and it is always the input for the slave mode.

The bidirectional mode does not affect SPSCK and $SS$ functions.

**Note**

In bidirectional master mode, with the mode fault feature enabled, both data pins MISO and MOSI can be occupied by the SPI, though MOSI is normally used for transmissions in bidirectional mode and MISO is not used by the SPI. If a mode fault occurs, the SPI is automatically switched to slave mode. In this case, MISO becomes occupied by the SPI and MOSI is not used. Consider this scenario if the MISO pin is used for another purpose.

### 35.5.10 Error conditions

The SPI module has one error condition: the mode fault error.

#### 35.5.10.1 Mode fault error

If the $SS$ input becomes low while the SPI is configured as a master, it indicates a system error where more than one master may be trying to drive the MOSI and SPSCK lines simultaneously. This condition is not permitted in normal operation, and it sets the MODF bit in the SPI status register automatically provided that C2[MODFEN] is set.

In the special case where the SPI is in master mode and C2[MODFEN] is cleared, the $SS$ pin is not used by the SPI. In this special case, the mode fault error function is inhibited and MODF remains cleared. If the SPI system is configured as a slave, the $SS$ pin is a dedicated input pin. A mode fault error does not occur in slave mode.

If a mode fault error occurs, the SPI is switched to slave mode, with the exception that the slave output buffer is disabled. So the SPSCK, MISO and MOSI pins are forced to be high impedance inputs to avoid any possibility of conflict with another output driver. A transmission in progress is aborted and the SPI is forced into idle state.

If the mode fault error occurs in the bidirectional mode for an SPI system configured in master mode, the output enable of MOMI (MOSI in bidirectional mode) is cleared if it was set. No mode fault error occurs in the bidirectional mode for the SPI system configured in slave mode.
The mode fault flag is cleared automatically by a read of the SPI Status Register (with MODF set) followed by a write to SPI Control Register 1. If the mode fault flag is cleared, the SPI becomes a normal master or slave again.

### 35.5.11 Low-power mode options

This section describes the low-power mode options.

#### 35.5.11.1 SPI in Run mode

In Run mode, with the SPI system enable (SPE) bit in the SPI Control Register 1 clear, the SPI system is in a low-power, disabled state. SPI registers can still be accessed, but clocks to the core of this module are disabled.

#### 35.5.11.2 SPI in Wait mode

SPI operation in Wait mode depends upon the state of the SPISWAI bit in SPI Control Register 2.

- If C2[SPISWAI] is clear, the SPI operates normally when the CPU is in Wait mode.
- If C2[SPISWAI] is set, SPI clock generation ceases and the SPI module enters a power conservation state when the CPU is in wait mode.
  - If C2[SPISWAI] is set and the SPI is configured for master, any transmission and reception in progress stops at Wait mode entry. The transmission and reception resumes when the SPI exits Wait mode.
  - If C2[SPISWAI] is set and the SPI is configured as a slave, any transmission and reception in progress continues if the SPSCK continues to be driven from the master. This keeps the slave synchronized to the master and the SPSCK.

If the master transmits data while the slave is in wait mode, the slave continues to send data consistent with the operation mode at the start of wait mode (that is, if the slave is currently sending its SPIx_DH:SPIx_DL to the master, it continues to send the same byte. Otherwise, if the slave is currently sending the last data received byte from the master, it continues to send each previously received data from the master byte).
Note

Care must be taken when expecting data from a master while the slave is in a Wait mode or a Stop mode where the peripheral bus clock is stopped but internal logic states are retained. Even though the shift register continues to operate, the rest of the SPI is shut down (that is, an SPRF interrupt is not generated until an exit from Stop or Wait mode). Also, the data from the shift register is not copied into the SPIx_DH:SPIx_DL registers until after the slave SPI has exited Wait or Stop mode. An SPRF flag and SPIx_DH:SPIx_DL copy is only generated if Wait mode is entered or exited during a transmission. If the slave enters Wait mode in idle mode and exits Wait mode in idle mode, neither an SPRF nor a SPIx_DH:SPIx_DL copy occurs.

35.5.11.3 SPI in Stop mode

Operation in a Stop mode where the peripheral bus clock is stopped but internal logic states are retained depends on the SPI system. The Stop mode does not depend on C2[SPISWAI]. Upon entry to this type of stop mode, the SPI module clock is disabled (held high or low).

- If the SPI is in master mode and exchanging data when the CPU enters the Stop mode, the transmission is frozen until the CPU exits stop mode. After the exit from stop mode, data to and from the external SPI is exchanged correctly.
- In slave mode, the SPI remains synchronized with the master.

The SPI is completely disabled in a stop mode where the peripheral bus clock is stopped and internal logic states are not retained. After an exit from this type of stop mode, all registers are reset to their default values, and the SPI module must be reinitialized.

35.5.12 Reset

The reset values of registers and signals are described in the Memory Map and Register Descriptions content, which details the registers and their bitfields.

- If a data transmission occurs in slave mode after a reset without a write to SPIx_DH:SPIx_DL, the transmission consists of "garbage" or the data last received from the master before the reset.
- Reading from SPIx_DH:SPIx_DL after reset always returns zeros.
35.5.13 Interrupts

The SPI originates interrupt requests only when the SPI is enabled (the SPE bit in the SPIx_C1 register is set). The following is a description of how the SPI makes a request and how the MCU should acknowledge that request. The interrupt vector offset and interrupt priority are chip dependent.

Four flag bits, three interrupt mask bits, and one interrupt vector are associated with the SPI system. The SPI interrupt enable mask (SPIE) enables interrupts from the SPI receiver full flag (SPRF) and mode fault flag (MODF). The SPI transmit interrupt enable mask (SPTIE) enables interrupts from the SPI transmit buffer empty flag (SPTEF). The SPI match interrupt enable mask bit (SPIMIE) enables interrupts from the SPI match flag (SPMF). When one of the flag bits is set, and the associated interrupt mask bit is set, a hardware interrupt request is sent to the CPU. If the interrupt mask bits are cleared, software can poll the associated flag bits instead of using interrupts. The SPI interrupt service routine (ISR) should check the flag bits to determine which event caused the interrupt. The service routine should also clear the flag bit(s) before returning from the ISR (usually near the beginning of the ISR).

35.5.13.1 MODF

MODF occurs when the master detects an error on the SS pin. The master SPI must be configured for the MODF feature (see the description of the C1[SSOE] bit). Once MODF is set, the current transfer is aborted and the master (MSTR) bit in the SPIx_C1 register resets to 0.

The MODF interrupt is reflected in the status register's MODF flag. Clearing the flag also clears the interrupt. This interrupt stays active while the MODF flag is set. MODF has an automatic clearing process that is described in the SPI Status Register.

35.5.13.2 SPRF

SPRF occurs when new data has been received and copied to the SPI receive data buffer. In 8-bit mode, SPRF is set only after all 8 bits have been shifted out of the shift register and into SPIx_DL. In 16-bit mode, SPRF is set only after all 16 bits have been shifted out of the shift register and into SPIx_DH:SPIx_DL.
After SPRF is set, it does not clear until it is serviced. SPRF has an automatic clearing process that is described in the SPI Status Register details. If the SPRF is not serviced before the end of the next transfer (that is, SPRF remains active throughout another transfer), the subsequent transfers are ignored and no new data is copied into the Data register.

35.5.13.3 SPTEF

SPTEF occurs when the SPI transmit buffer is ready to accept new data. In 8-bit mode, SPTEF is set only after all 8 bits have been moved from SPIx_DL into the shifter. In 16-bit mode, SPTEF is set only after all 16 bits have been moved from SPIx_DH:SPIx_DL into the shifter.

After SPTEF is set, it does not clear until it is serviced. SPTEF has an automatic clearing process that is described in the SPI Status Register details.

35.5.13.4 SPMF

SPMF occurs when the data in the receive data buffer is equal to the data in the SPI Match Register. In 8-bit mode, SPMF is set only after bits 7–0 in the receive data buffer are determined to be equivalent to the value in SPIx_ML. In 16-bit mode, SPMF is set after bits 15–0 in the receive data buffer are determined to be equivalent to the value in SPIx_MH:SPIx_ML.

35.5.13.5 TNEAREF

The TNEAREF bit applies when the FIFO feature is supported.

The TNEAREF flag is set when only one 16-bit word or two 8-bit bytes of data remain in the transmit FIFO provided C3[5] = 0 or when only two 16-bit words or four 8-bit bytes of data remain in the transmit FIFO provided C3[5] =1. If FIFOMODE is not enabled, ignore this bit.

Clearing this interrupt depends on the state of C3[3] and the status of TNEAREF. Refer to the description of the SPI status (S) register.

35.5.13.6 RNFULLF

The RNFULLF bit applies when the FIFO feature is supported.
RNFULLF is set when more than three 16-bit words or six 8-bit bytes of data remain in the receive FIFO provided C3[4] = 0 or when more than two 16-bit words or four 8-bit bytes of data remain in the receive FIFO provided C3[4] = 1.

Clearing this interrupt depends on the state of C3[3] and the status of RNFULLF. Refer to the description of the SPI status (S) register.

### 35.5.13.7 Asynchronous interrupt in low-power modes

When the CPU is in Wait mode or Stop mode and the SPI module receives a transmission, the SPI module can generate an asynchronous interrupt to wake the CPU from the low power mode. The module generates the asynchronous interrupt only when all of the following conditions apply:

1. C1[SPIE] is set to 1.
2. The CPU is in Wait mode—in which case C2[SPISWAI] must be 1—or in Stop mode where the peripheral bus clock is stopped but internal logic states are retained.
3. The SPI module is in slave mode.
4. The received transmission ends.
5. When the FIFO feature is supported, FIFO mode is disabled: C3[FIFOMODE] is 0.

After the interrupt wakes the CPU and the peripheral bus clock is active again, the SPI module copies the received data from the shifter into the Data register and generates flags or DMA request signals. During the wakeup phase, a continuous transmission from a master would destroy the first received data.

### 35.6 Initialization/application information

This section discusses an example of how to initialize and use the SPI.

**NOTE**

When operating the SPI at the maximum baud rate it must be configured for 16 bit operation.

### 35.6.1 Initialization sequence

Before the SPI module can be used for communication, an initialization procedure must be carried out, as follows:
1. Update the Control Register 1 (SPIx_C1) to enable the SPI and to control interrupt enables. This register also sets the SPI as master or slave, determines clock phase and polarity, and configures the main SPI options.

2. Update the Control Register 2 (SPIx_C2) to enable additional SPI functions such as the SPI match interrupt feature, the master mode-fault function, and bidirectional mode output as well as to control 8- or 16-bit mode selection and other optional features.

3. Update the Baud Rate Register (SPIx_BR) to set the prescaler and bit rate divisor for an SPI master.

4. Update the Hardware Match Register (SPIx_MH:SPIx_ML) with the value to be compared to the receive data register for triggering an interrupt if hardware match interrupts are enabled.

5. In the master, read SPIx_S while S[SPTEF] = 1, and then write to the transmit data register (SPIx_DH:SPIx_DL) to begin transfer.

### 35.6.2 Pseudo-Code Example

In this example, the SPI module is set up for master mode with only hardware match interrupts enabled. The SPI runs in 16-bit mode at a maximum baud rate of SPI module clock divided by 2. Clock phase and polarity are set for an active-high SPI clock where the first edge on SPSCK occurs at the start of the first cycle of a data transfer.

#### SPIx_C1 = 0x54(%01010100)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>SPIE</td>
</tr>
<tr>
<td>6</td>
<td>SPE</td>
</tr>
<tr>
<td>5</td>
<td>SPTIE</td>
</tr>
<tr>
<td>4</td>
<td>MSTR</td>
</tr>
<tr>
<td>3</td>
<td>CPOL</td>
</tr>
<tr>
<td>2</td>
<td>CPHA</td>
</tr>
<tr>
<td>1</td>
<td>SSOE</td>
</tr>
<tr>
<td>0</td>
<td>LSBFE</td>
</tr>
</tbody>
</table>

| Bit 7 | SPIE = 0 | Disables receive and mode fault interrupts |
| Bit 6 | SPE = 1 | Enables the SPI system |
| Bit 5 | SPTIE = 0 | Disables SPI transmit interrupts |
| Bit 4 | MSTR = 1 | Sets the SPI module as a master SPI device |
| Bit 3 | CPOL = 0 | Configures SPI clock as active-high |
| Bit 2 | CPHA = 1 | First edge on SPSCK at start of first data transfer cycle |
| Bit 1 | SSOE = 0 | Determines SS pin function when mode fault enabled |
| Bit 0 | LSBFE = 0 | SPI serial data transfers start with most significant bit |

#### SPIx_C2 = 0xC0(%11000000)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>SPMIE</td>
</tr>
<tr>
<td>6</td>
<td>SPIMODE</td>
</tr>
<tr>
<td>5</td>
<td>TXDMAE</td>
</tr>
<tr>
<td>4</td>
<td>MODFEN</td>
</tr>
</tbody>
</table>

| Bit 7 | SPMIE = 1 | SPI hardware match interrupt enabled |
| Bit 6 | SPIMODE = 1 | Configures SPI for 16-bit mode |
| Bit 5 | TXDMAE = 0 | DMA request disabled |
| Bit 4 | MODFEN = 0 | Disables mode fault function |

*Table continues on the next page...*
**Chapter 35 Serial Peripheral Interface (SPI)**

**Table: SPIx_C2 = 0xC0(%11000000)**

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>3</td>
<td>BIDIROE = SPI data I/O pin acts as input</td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td>RXDMAE = DMA request disabled</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>SPISWM = SPI clocks operate in wait mode</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>SPC0 = uses separate pins for data input and output</td>
<td>0</td>
</tr>
</tbody>
</table>

**Table: SPIx_BR = 0x00(%00000000)**

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>Reserved</td>
<td>0</td>
</tr>
<tr>
<td>6:4</td>
<td>Sets prescale divisor to 1</td>
<td>000</td>
</tr>
<tr>
<td>3:0</td>
<td>Sets baud rate divisor to 2</td>
<td>0000</td>
</tr>
</tbody>
</table>

**Table: SPIx_S = 0x00(%00000000)**

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>SPRF = Flag is set when receive data buffer is full</td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td>SPMF = Flag is set when SPIx_MH/ML = receive data buffer</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>SPTEF = Flag is set when transmit data buffer is empty</td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>MODF = Mode fault flag for master mode</td>
<td>0</td>
</tr>
<tr>
<td>3:0</td>
<td>Reserved (when FIFOMODE is not present or is 0) or FIFO flags (when FIFOMODE is 1)</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>FIFOMODE is not enabled</td>
<td>0</td>
</tr>
</tbody>
</table>

**SPIx_MH = 0XX**

In 16-bit mode, this register holds bits 8–15 of the hardware match buffer. In 8-bit mode, writes to this register will be ignored.

**SPIx_ML = 0XX**

Holds bits 0–7 of the hardware match buffer.

**SPIx_DH = 0xx**

In 16-bit mode, this register holds bits 8–15 of the data to be transmitted by the transmit buffer and received by the receive buffer.

**SPIx_DL = 0xx**

Holds bits 0–7 of the data to be transmitted by the transmit buffer and received by the receive buffer.
Figure 35-10. Initialization Flowchart Example for SPI Master Device in 16-bit Mode for FIFOMODE = 0
Figure 35-11. Initialization Flowchart Example for SPI Master Device in 16-bit Mode for FIFOMODE = 1

RES

INITIALIZE SPI
SPIxC1 = 0x54
SPIxC2 = 0xC0
SPIxBR = 0x00
SPIxMH = 0xXX

Set FIFOMODE

WRITE TO SPIxDH:SPIxDL

YES

TXFULLF = 1
?

YES

RNFULLF = 1/
SPRF = 1
?

YES

READ SPIxDH:SPIxDL

RFIFOEF = 1
?

YES

CONTINUE
Chapter 36
Inter-Integrated Circuit (I2C)

36.1 Chip-specific I2C information

36.1.1 I2C instantiation information
This device has two IIC modules. I2Cx are clocked by the system clock so they can support standard IIC communication rates of 100 kbit/s in VLPR mode.

When the package pins associated with IIC have their mux select configured for IIC operation, the pins (SCL and SDA) are driven either by true open drain or in a pseudo open drain configuration. However, only pseudo open drain configuration is for KLx7 family.

The digital glitch filter implemented in the IICx module, controlled by the I2Cx_FLT[FLT] registers, is clocked from the core/system clock and thus has filter granularity in core/system clock cycle counts.

36.2 Introduction
The inter-integrated circuit (IIC, I2C, or IIC) module provides a method of communication between a number of devices.

The interface is designed to operate up to at least 400 kbit/s with maximum bus loading and timing. The I2C device is capable of operating at higher baud rates, up to a maximum of clock/20, with reduced bus loading. The maximum communication length and the number of devices that can be connected are limited by a maximum bus capacitance of 400 pF. The I2C module also complies with the System Management Bus (SMBus) Specification, version 2.
36.2.1 Features

The I2C module has the following features:

- Compatible with *The I²C-Bus Specification*
- Multimaster operation
- Software programmable for one of 64 different serial clock frequencies
- Software-selectable acknowledge bit
- Interrupt-driven byte-by-byte data transfer
- Arbitration-lost interrupt with automatic mode switching from master to slave
- Calling address identification interrupt
- START and STOP signal generation and detection
- Repeated START signal generation and detection
- Acknowledge bit generation and detection
- Bus busy detection
- General call recognition
- 10-bit address extension
- Support for *System Management Bus (SMBus) Specification, version 2*
- Programmable input glitch filter
- Low power mode wakeup on slave address match
- Range slave address support
- DMA support
- Double buffering support to achieve higher baud rate

36.2.2 Modes of operation

The I2C module's operation in various low power modes is as follows:

- Run mode: This is the basic mode of operation. To conserve power in this mode, disable the module.
- Wait mode: The module continues to operate when the core is in Wait mode and can provide a wakeup interrupt.
- Stop mode: The module is inactive in Stop mode for reduced power consumption, except that address matching is enabled in Stop mode. The STOP instruction does not affect the I2C module's register states.

36.2.3 Block diagram

The following figure is a functional block diagram of the I2C module.
36.3 \textbf{I}^2\textbf{C} signal descriptions

The signal properties of \textit{I}^2\textit{C} are shown in the table found here.

\begin{tabular}{|l|l|}
\hline
\textbf{Signal} & \textbf{Description} & \textbf{I/O} \\
\hline
SCL & Bidirectional serial clock line of the \textit{I}^2\textit{C} system. & I/O \\
SDA & Bidirectional serial data line of the \textit{I}^2\textit{C} system. & I/O \\
\hline
\end{tabular}
36.4 Memory map/register definition

This section describes in detail all I2C registers accessible to the end user.

### I2C memory map

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4006_6000</td>
<td>I2C Address Register 1 (I2C0_A1)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>36.4.1/659</td>
</tr>
<tr>
<td>4006_6001</td>
<td>I2C Frequency Divider register (I2C0_F)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>36.4.2/659</td>
</tr>
<tr>
<td>4006_6002</td>
<td>I2C Control Register 1 (I2C0_C1)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>36.4.3/660</td>
</tr>
<tr>
<td>4006_6003</td>
<td>I2C Status register (I2C0_S)</td>
<td>8</td>
<td>R/W</td>
<td>80h</td>
<td>36.4.4/662</td>
</tr>
<tr>
<td>4006_6004</td>
<td>I2C Data I/O register (I2C0_D)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>36.4.5/664</td>
</tr>
<tr>
<td>4006_6005</td>
<td>I2C Control Register 2 (I2C0_C2)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>36.4.6/664</td>
</tr>
<tr>
<td>4006_6006</td>
<td>I2C Programmable Input Glitch Filter Register (I2C0_FLT)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>36.4.7/665</td>
</tr>
<tr>
<td>4006_6007</td>
<td>I2C Range Address register (I2C0_RA)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>36.4.8/667</td>
</tr>
<tr>
<td>4006_6008</td>
<td>I2C SMBus Control and Status register (I2C0_SMB)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>36.4.9/667</td>
</tr>
<tr>
<td>4006_6009</td>
<td>I2C Address Register 2 (I2C0_A2)</td>
<td>8</td>
<td>R/W</td>
<td>C2h</td>
<td>36.4.10/669</td>
</tr>
<tr>
<td>4006_600A</td>
<td>I2C SCL Low Timeout Register High (I2C0_SLTH)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>36.4.11/669</td>
</tr>
<tr>
<td>4006_600B</td>
<td>I2C SCL Low Timeout Register Low (I2C0_SLTL)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>36.4.12/670</td>
</tr>
<tr>
<td>4006_600C</td>
<td>I2C Status register 2 (I2C0_S2)</td>
<td>8</td>
<td>R/W</td>
<td>01h</td>
<td>36.4.13/670</td>
</tr>
<tr>
<td>4006_7000</td>
<td>I2C Address Register 1 (I2C1_A1)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>36.4.1/659</td>
</tr>
<tr>
<td>4006_7001</td>
<td>I2C Frequency Divider register (I2C1_F)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>36.4.2/659</td>
</tr>
<tr>
<td>4006_7002</td>
<td>I2C Control Register 1 (I2C1_C1)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>36.4.3/660</td>
</tr>
<tr>
<td>4006_7003</td>
<td>I2C Status register (I2C1_S)</td>
<td>8</td>
<td>R/W</td>
<td>80h</td>
<td>36.4.4/662</td>
</tr>
<tr>
<td>4006_7004</td>
<td>I2C Data I/O register (I2C1_D)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>36.4.5/664</td>
</tr>
<tr>
<td>4006_7005</td>
<td>I2C Control Register 2 (I2C1_C2)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>36.4.6/664</td>
</tr>
<tr>
<td>4006_7006</td>
<td>I2C Programmable Input Glitch Filter Register (I2C1_FLT)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>36.4.7/665</td>
</tr>
<tr>
<td>4006_7007</td>
<td>I2C Range Address register (I2C1_RA)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>36.4.8/667</td>
</tr>
<tr>
<td>4006_7008</td>
<td>I2C SMBus Control and Status register (I2C1_SMB)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>36.4.9/667</td>
</tr>
<tr>
<td>4006_7009</td>
<td>I2C Address Register 2 (I2C1_A2)</td>
<td>8</td>
<td>R/W</td>
<td>C2h</td>
<td>36.4.10/669</td>
</tr>
<tr>
<td>4006_700A</td>
<td>I2C SCL Low Timeout Register High (I2C1_SLTH)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>36.4.11/669</td>
</tr>
<tr>
<td>4006_700B</td>
<td>I2C SCL Low Timeout Register Low (I2C1_SLTL)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>36.4.12/670</td>
</tr>
<tr>
<td>4006_700C</td>
<td>I2C Status register 2 (I2C1_S2)</td>
<td>8</td>
<td>R/W</td>
<td>01h</td>
<td>36.4.13/670</td>
</tr>
</tbody>
</table>
36.4.1 I2C Address Register 1 (I2Cx_A1)

This register contains the slave address to be used by the I2C module.

Address: Base address + 0h offset

<table>
<thead>
<tr>
<th>Bit</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read/Write</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

**I2Cx_A1 field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7–1 AD[7:1]</td>
<td>Address</td>
</tr>
<tr>
<td></td>
<td>Contains the primary slave address used by the I2C module when it is addressed as a slave. This field is used in the 7-bit address scheme and the lower seven bits in the 10-bit address scheme.</td>
</tr>
<tr>
<td>0 Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>

36.4.2 I2C Frequency Divider register (I2Cx_F)

Address: Base address + 1h offset

<table>
<thead>
<tr>
<th>Bit</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read/Write</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

**I2Cx_F field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7–6 MULT</td>
<td>Multiplier Factor</td>
</tr>
<tr>
<td></td>
<td>Defines the multiplier factor (mul). This factor is used along with the SCL divider to generate the I2C baud rate.</td>
</tr>
<tr>
<td>00</td>
<td>mul = 1</td>
</tr>
<tr>
<td>01</td>
<td>mul = 2</td>
</tr>
<tr>
<td>10</td>
<td>mul = 4</td>
</tr>
<tr>
<td>11</td>
<td>Reserved</td>
</tr>
<tr>
<td>ICR</td>
<td>ClockRate</td>
</tr>
<tr>
<td>Prescales the I2C module clock for bit rate selection. This field and the MULT field determine the I2C baud rate, the SDA hold time, the SCL start hold time, and the SCL stop hold time. For a list of values corresponding to each ICR setting, see I2C divider and hold values.</td>
<td></td>
</tr>
<tr>
<td>The SCL divider multiplied by multiplier factor (mul) determines the I2C baud rate.</td>
<td></td>
</tr>
<tr>
<td>[ I2C \text{ baud rate} = \frac{\text{I2C module clock speed (Hz)}}{\text{mul} \times \text{SCL divider}} ]</td>
<td></td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
### I2Cx_F field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>The SDA hold time is the delay from the falling edge of SCL (I2C clock) to the changing of SDA (I2C data).</td>
</tr>
<tr>
<td></td>
<td>[\text{SDA hold time} = \text{I2C module clock period (s)} \times \text{mul} \times \text{SDA hold value}]</td>
</tr>
<tr>
<td></td>
<td>The SCL start hold time is the delay from the falling edge of SDA (I2C data) while SCL is high (start condition) to the falling edge of SCL (I2C clock).</td>
</tr>
<tr>
<td></td>
<td>[\text{SCL start hold time} = \text{I2C module clock period (s)} \times \text{mul} \times \text{SCL start hold value}]</td>
</tr>
<tr>
<td></td>
<td>The SCL stop hold time is the delay from the rising edge of SCL (I2C clock) to the rising edge of SDA (I2C data) while SCL is high (stop condition).</td>
</tr>
<tr>
<td></td>
<td>[\text{SCL stop hold time} = \text{I2C module clock period (s)} \times \text{mul} \times \text{SCL stop hold value}]</td>
</tr>
</tbody>
</table>

For example, if the I2C module clock speed is 8 MHz, the following table shows the possible hold time values with different ICR and MULT selections to achieve an I2C baud rate of 100 kbit/s.

<table>
<thead>
<tr>
<th>MULT</th>
<th>ICR</th>
<th>Hold times (μs)</th>
</tr>
</thead>
<tbody>
<tr>
<td>2h</td>
<td>00h</td>
<td>SDA 3.500</td>
</tr>
<tr>
<td></td>
<td></td>
<td>SCL Start 3.000</td>
</tr>
<tr>
<td></td>
<td></td>
<td>SCL Stop 5.500</td>
</tr>
<tr>
<td>1h</td>
<td>07h</td>
<td>SDA 2.500</td>
</tr>
<tr>
<td></td>
<td></td>
<td>SCL Start 4.000</td>
</tr>
<tr>
<td></td>
<td></td>
<td>SCL Stop 5.250</td>
</tr>
<tr>
<td>1h</td>
<td>0Bh</td>
<td>SDA 2.250</td>
</tr>
<tr>
<td></td>
<td></td>
<td>SCL Start 4.000</td>
</tr>
<tr>
<td></td>
<td></td>
<td>SCL Stop 5.250</td>
</tr>
<tr>
<td>0h</td>
<td>14h</td>
<td>SDA 2.125</td>
</tr>
<tr>
<td></td>
<td></td>
<td>SCL Start 4.250</td>
</tr>
<tr>
<td></td>
<td></td>
<td>SCL Stop 5.125</td>
</tr>
<tr>
<td>0h</td>
<td>18h</td>
<td>SDA 1.125</td>
</tr>
<tr>
<td></td>
<td></td>
<td>SCL Start 4.750</td>
</tr>
<tr>
<td></td>
<td></td>
<td>SCL Stop 5.125</td>
</tr>
</tbody>
</table>

### 36.4.3 I2C Control Register 1 (I2Cx_C1)

Address: Base address + 2h offset

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>IICEN</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td>IICIE</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>MST</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>TX</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td>TXAK</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td>0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>WUEN</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>DMAEN</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

#### I2Cx_C1 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7 IICEN</td>
<td>I2C Enable</td>
</tr>
<tr>
<td></td>
<td>Enables I2C module operation.</td>
</tr>
<tr>
<td>0</td>
<td>Disabled</td>
</tr>
<tr>
<td>1</td>
<td>Enabled</td>
</tr>
<tr>
<td>6 IICIE</td>
<td>I2C Interrupt Enable</td>
</tr>
<tr>
<td></td>
<td>Enables I2C interrupt requests.</td>
</tr>
</tbody>
</table>
### I2Cx_C1 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Disabled</td>
</tr>
<tr>
<td>1</td>
<td>Enabled</td>
</tr>
<tr>
<td>5 MST</td>
<td>Master Mode Select</td>
</tr>
<tr>
<td></td>
<td>When MST is changed from 0 to 1, a START signal is generated on the bus and master mode is selected. When this bit changes from 1 to 0, a STOP signal is generated and the mode of operation changes from master to slave.</td>
</tr>
<tr>
<td>0</td>
<td>Slave mode</td>
</tr>
<tr>
<td>1</td>
<td>Master mode</td>
</tr>
<tr>
<td>4 TX</td>
<td>Transmit Mode Select</td>
</tr>
<tr>
<td></td>
<td>Selects the direction of master and slave transfers. In master mode this bit must be set according to the type of transfer required. Therefore, for address cycles, this bit is always set. When addressed as a slave this bit must be set by software according to the SRW bit in the status register.</td>
</tr>
<tr>
<td>0</td>
<td>Receive</td>
</tr>
<tr>
<td>1</td>
<td>Transmit</td>
</tr>
<tr>
<td>3 TXAK</td>
<td>Transmit Acknowledge Enable</td>
</tr>
<tr>
<td></td>
<td>Specifies the value driven onto the SDA during data acknowledge cycles for both master and slave receivers. The value of SMB[FACK] affects NACK/ACK generation.</td>
</tr>
<tr>
<td></td>
<td><strong>NOTE:</strong> SCL is held low until TXAK is written.</td>
</tr>
<tr>
<td>0</td>
<td>An acknowledge signal is sent to the bus on the following receiving byte (if FACK is cleared) or the current receiving byte (if FACK is set).</td>
</tr>
<tr>
<td>1</td>
<td>No acknowledge signal is sent to the bus on the following receiving data byte (if FACK is cleared) or the current receiving data byte (if FACK is set).</td>
</tr>
<tr>
<td>2 RSTA</td>
<td>Repeat START</td>
</tr>
<tr>
<td></td>
<td>Writing 1 to this bit generates a repeated START condition provided it is the current master. This bit will always be read as 0. Attempting a repeat at the wrong time results in loss of arbitration.</td>
</tr>
<tr>
<td>1 WUEN</td>
<td>Wakeup Enable</td>
</tr>
<tr>
<td></td>
<td>The I2C module can wake the MCU from low power mode with no peripheral bus running when slave address matching occurs.</td>
</tr>
<tr>
<td>0</td>
<td>Normal operation. No interrupt generated when address matching in low power mode.</td>
</tr>
<tr>
<td>1</td>
<td>Enables the wakeup function in low power mode.</td>
</tr>
<tr>
<td>0 DMAEN</td>
<td>DMA Enable</td>
</tr>
<tr>
<td></td>
<td>Enables or disables the DMA function.</td>
</tr>
<tr>
<td>0</td>
<td>All DMA signalling disabled.</td>
</tr>
<tr>
<td>1</td>
<td>DMA transfer is enabled. While SMB[FACK] = 0, the following conditions trigger the DMA request:</td>
</tr>
<tr>
<td></td>
<td>• a data byte is received, and either address or data is transmitted. (ACK/NACK is automatic)</td>
</tr>
<tr>
<td></td>
<td>• the first byte received matches the A1 register or is a general call address.</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
### I2Cx_C1 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>If any address matching occurs, S[IAAS] and S[TCF] are set. If the direction of transfer is known from master to slave, then it is not required to check S[SRW]. With this assumption, DMA can also be used in this case. In other cases, if the master reads data from the slave, then it is required to rewrite the C1 register operation. With this assumption, DMA cannot be used. When FACK = 1, an address or a data byte is transmitted.</td>
</tr>
</tbody>
</table>

### 36.4.4 I2C Status register (I2Cx_S)

Address: Base address + 3h offset

<table>
<thead>
<tr>
<th>Bit</th>
<th>TCF</th>
<th>IAAS</th>
<th>BUSY</th>
<th>ARBL</th>
<th>RAM</th>
<th>SRW</th>
<th>IICIF</th>
<th>RXAK</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Write</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

#### I2Cx_S field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| 7 TCF | Transfer Complete Flag  
Acknowledges a byte transfer; TCF is set on the completion of a byte transfer. This bit is valid only during or immediately following a transfer to or from the I2C module. TCF is cleared by reading the I2C data register in receive mode or by writing to the I2C data register in transmit mode.  
**NOTE:** In the buffer mode, TCF is cleared automatically by internal reading or writing the data register I2C_D, with no need waiting for manually reading/writing the I2C data register in Rx/Tx mode.  
0 Transfer in progress  
1 Transfer complete |
| 6 IAAS | Addressed As A Slave  
This bit is set by one of the following conditions:  
- The calling address matches the programmed primary slave address in the A1 register, or matches the range address in the RA register (which must be set to a nonzero value and under the condition I2C_C2[RMEN] = 1).  
- C2[GCAEN] is set and a general call is received.  
- SMB[SIICAEN] is set and the calling address matches the second programmed slave address.  
- ALERTEN is set and an SMBus alert response address is received  
- RMEN is set and an address is received that is within the range between the values of the A1 and RA registers.  
IAAS sets before the ACK bit. The CPU must check the SRW bit and set TX/RX accordingly. Writing the C1 register with any value clears this bit.  
0 Not addressed  
1 Addressed as a slave |
| 5 BUSY | Bus Busy |

*Table continues on the next page...*
# I2Cx_S field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>I2C</strong>&lt;sub&gt;S&lt;/sub&gt;</td>
<td>Indicates the status of the bus regardless of slave or master mode. This bit is set when a START signal is detected and cleared when a STOP signal is detected.</td>
</tr>
<tr>
<td>0</td>
<td>Bus is idle</td>
</tr>
<tr>
<td>1</td>
<td>Bus is busy</td>
</tr>
<tr>
<td><strong>ARBL</strong></td>
<td>Arbitration Lost</td>
</tr>
<tr>
<td>0</td>
<td>Standard bus operation.</td>
</tr>
<tr>
<td>1</td>
<td>Loss of arbitration.</td>
</tr>
<tr>
<td><strong>RAM</strong></td>
<td>Range Address Match</td>
</tr>
<tr>
<td>This bit is set to 1 by any of the following conditions, if I2C_C2[RMEN] = 1:</td>
<td></td>
</tr>
<tr>
<td>• Any nonzero calling address is received that matches the address in the RA register.</td>
<td></td>
</tr>
<tr>
<td>• The calling address is within the range of values of the A1 and RA registers.</td>
<td></td>
</tr>
<tr>
<td><strong>NOTE:</strong> For the RAM bit to be set to 1 correctly, C1[IICIE] must be set to 1.</td>
<td></td>
</tr>
<tr>
<td>Writing the C1 register with any value clears this bit to 0.</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>Not addressed</td>
</tr>
<tr>
<td>1</td>
<td>Addressed as a slave</td>
</tr>
<tr>
<td><strong>SRW</strong></td>
<td>Slave Read/Write</td>
</tr>
<tr>
<td>When addressed as a slave, SRW indicates the value of the R/W command bit of the calling address sent to the master.</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>Slave receive, master writing to slave</td>
</tr>
<tr>
<td>1</td>
<td>Slave transmit, master reading from slave</td>
</tr>
<tr>
<td><strong>IICIF</strong></td>
<td>Interrupt Flag</td>
</tr>
<tr>
<td>This bit sets when an interrupt is pending. This bit must be cleared by software by writing 1 to it, such as in the interrupt routine. One of the following events can set this bit:</td>
<td></td>
</tr>
<tr>
<td>• One byte transfer, including ACK/NACK bit, completes if FACK is 0. An ACK or NACK is sent on the bus by writing 0 or 1 to TXAK after this bit is set in receive mode.</td>
<td></td>
</tr>
<tr>
<td>• One byte transfer, excluding ACK/NACK bit, completes if FACK is 1.</td>
<td></td>
</tr>
<tr>
<td>• Match of slave address to calling address including primary slave address, range slave address, alert response address, second slave address, or general call address.</td>
<td></td>
</tr>
<tr>
<td>• Arbitration lost</td>
<td></td>
</tr>
<tr>
<td>• In SMBus mode, any timeouts except SCL and SDA high timeouts</td>
<td></td>
</tr>
<tr>
<td>• I2C bus stop or start detection if the SSIE bit in the Input Glitch Filter register is 1</td>
<td></td>
</tr>
<tr>
<td><strong>NOTE:</strong> To clear the I2C bus stop or start detection interrupt: In the interrupt service routine, first clear the STOPF or STARTF bit in the Input Glitch Filter register by writing 1 to it, and then clear the IICIF bit. If this sequence is reversed, the IICIF bit is asserted again.</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>No interrupt pending</td>
</tr>
<tr>
<td>1</td>
<td>Interrupt pending</td>
</tr>
<tr>
<td><strong>RXAK</strong></td>
<td>Receive Acknowledge</td>
</tr>
</tbody>
</table>

Table continues on the next page...
### I2Cx_S field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Acknowledge signal was received after the completion of one byte of data transmission on the bus</td>
</tr>
<tr>
<td>1</td>
<td>No acknowledge signal detected</td>
</tr>
</tbody>
</table>

### 36.4.5 I2C Data I/O register (I2Cx_D)

Address: Base address + 4h offset

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

#### I2Cx_D field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DATA</td>
<td>Data</td>
</tr>
</tbody>
</table>

In master transmit mode, when data is written to this register, a data transfer is initiated. The most significant bit is sent first. In master receive mode, reading this register initiates receiving of the next byte of data.

**NOTE:** When making the transition out of master receive mode, switch the I2C mode before reading the Data register to prevent an inadvertent initiation of a master receive data transfer.

In slave mode, the same functions are available after an address match occurs.

The C1[TX] bit must correctly reflect the desired direction of transfer in master and slave modes for the transmission to begin. For example, if the I2C module is configured for master transmit but a master receive is desired, reading the Data register does not initiate the receive.

Reading the Data register returns the last byte received while the I2C module is configured in master receive or slave receive mode. The Data register does not reflect every byte that is transmitted on the I2C bus, and neither can software verify that a byte has been written to the Data register correctly by reading it back.

In master transmit mode, the first byte of data written to the Data register following assertion of MST (start bit) or assertion of RSTA (repeated start bit) is used for the address transfer and must consist of the calling address (in bits 7-1) concatenated with the required R/W bit (in position bit 0).

### 36.4.6 I2C Control Register 2 (I2Cx_C2)

Address: Base address + 5h offset

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>GCAEN</td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td>ADEXT</td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>HDRS</td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>SBRC</td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td>RMEN</td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td></td>
<td></td>
<td>0</td>
</tr>
</tbody>
</table>

KL17 Sub-Family Reference Manual, Rev. 4.1, 07/2016
## I2Cx_C2 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| 7 GCAEN | General Call Address Enable  
Enables general call address.  
0 Disabled  
1 Enabled |
| 6 ADEXT | Address Extension  
Controls the number of bits used for the slave address.  
0 7-bit address scheme  
1 10-bit address scheme |
| 5 HDRS | High Drive Select  
Controls the drive capability of the I2C pads.  
0 Normal drive mode  
1 High drive mode |
| 4 SBRC | Slave Baud Rate Control  
Enables independent slave mode baud rate at maximum frequency, which forces clock stretching on SCL in very fast I2C modes. To a slave, an example of a "very fast" mode is when the master transfers at 40 kbit/s but the slave can capture the master's data at only 10 kbit/s.  
0 The slave baud rate follows the master baud rate and clock stretching may occur  
1 Slave baud rate is independent of the master baud rate |
| 3 RMEN | Range Address Matching Enable  
This bit controls the slave address matching for addresses between the values of the A1 and RA registers. When this bit is set, a slave address matching occurs for any address greater than the value of the A1 register and less than or equal to the value of the RA register.  
0 Range mode disabled. No address matching occurs for an address within the range of values of the A1 and RA registers.  
1 Range mode enabled. Address matching occurs when a slave receives an address within the range of values of the A1 and RA registers. |

### AD[10:8] Slave Address  
Contains the upper three bits of the slave address in the 10-bit address scheme. This field is valid only while the ADEXT bit is set.

## 36.4.7 I2C Programmable Input Glitch Filter Register (I2CxFLT)

Address: Base address + 6h offset

<table>
<thead>
<tr>
<th>Bit</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read</td>
<td>SHEN</td>
<td>STOPF</td>
<td>SSIE</td>
<td>STARTF</td>
<td>FLT</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Write</td>
<td>w1c</td>
<td>w1c</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>
### I2Cx_FLT field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| 7 SHEN | Stop Hold Enable  
Set this bit to hold off entry to stop mode when any data transmission or reception is occurring.  
The following scenario explains the holdoff functionality:  
1. The I2C module is configured for a basic transfer, and the SHEN bit is set to 1.  
2. A transfer begins.  
3. The MCU signals the I2C module to enter stop mode.  
4. The byte currently being transferred, including both address and data, completes its transfer.  
5. The I2C slave or master acknowledges that the in-transfer byte completed its transfer and  
acknowledges the request to enter stop mode.  
6. After receiving the I2C module's acknowledgment of the request to enter stop mode, the MCU determines whether to shut off the I2C module's clock.  
If the SHEN bit is set to 1 and the I2C module is in an idle or disabled state when the MCU signals to enter stop mode, the module immediately acknowledges the request to enter stop mode.  
If SHEN is cleared to 0 and the overall data transmission or reception that was suspended by stop mode entry was incomplete: To resume the overall transmission or reception after the MCU exits stop mode, software must reinitialize the transfer by resending the address of the slave.  
If the I2C Control Register 1's IICIE bit was set to 1 before the MCU entered stop mode, system software will receive the interrupt triggered by the I2C Status Register's TCF bit after the MCU wakes from the stop mode.  
0 Stop holdoff is disabled. The MCU's entry to stop mode is not gated.  
1 Stop holdoff is enabled. |
| 6 STOPF | I2C Bus Stop Detect Flag  
Hardware sets this bit when the I2C bus's stop status is detected. The STOPF bit must be cleared by writing 1 to it.  
0 No stop happens on I2C bus  
1 Stop detected on I2C bus |
| 5 SSIE | I2C Bus Stop or Start Interrupt Enable  
This bit enables the interrupt for I2C bus stop or start detection.  
**NOTE:** To clear the I2C bus stop or start detection interrupt: In the interrupt service routine, first clear the STOPF or STARTF bit by writing 1 to it, and then clear the IICIF bit in the status register. If this sequence is reversed, the IICIF bit is asserted again.  
0 Stop or start detection interrupt is disabled  
1 Stop or start detection interrupt is enabled |
| 4 STARTF | I2C Bus Start Detect Flag  
Hardware sets this bit when the I2C bus's start status is detected. The STARTF bit must be cleared by writing 1 to it.  
0 No start happens on I2C bus  
1 Start detected on I2C bus |
| FLT | I2C Programmable Filter Factor  
Controls the width of the glitch, in terms of I2C module clock cycles, that the filter must absorb. For any glitch whose size is less than or equal to this width setting, the filter does not allow the glitch to pass.  
0h No filter/bypass  
1-Fh Filter glitches up to width of n I2C module clock cycles, where n=1-15d |
36.4.8 I2C Range Address register (I2Cx_RA)

Address: Base address + 7h offset

<table>
<thead>
<tr>
<th>Bit</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Write</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

**I2Cx_RA field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7–1</td>
<td>Range Slave Address</td>
</tr>
<tr>
<td>RAD</td>
<td>This field contains the slave address to be used by the I2C module. The field is used in the 7-bit address scheme. If I2C_C2[RREN] is set to 1, any nonzero value write enables this register. This register value can be considered as a maximum boundary in the range matching mode.</td>
</tr>
<tr>
<td>0</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>

36.4.9 I2C SMBus Control and Status register (I2Cx_SMB)

**NOTE**

When the SCL and SDA signals are held high for a length of time greater than the high timeout period, the SHTF1 flag sets. Before reaching this threshold, while the system is detecting how long these signals are being held high, a master assumes that the bus is free. However, the SHTF1 bit is set to 1 in the bus transmission process with the idle bus state.

**NOTE**

When the TCKSEL bit is set, there is no need to monitor the SHTF1 bit because the bus speed is too high to match the protocol of SMBus.

Address: Base address + 8h offset

<table>
<thead>
<tr>
<th>Bit</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Write</td>
<td>FACK</td>
<td>ALERTEN</td>
<td>SIICAEN</td>
<td>TCKSEL</td>
<td>SLTF</td>
<td>SHTF1</td>
<td>SHTF2</td>
<td>SHTF2IE</td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>
### I2Cx_SMB field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| 7 FACK | Fast NACK/ACK Enable  
For SMBus packet error checking, the CPU must be able to issue an ACK or NACK according to the result of receiving data byte.  
0 An ACK or NACK is sent on the following receiving data byte  
1 Writing 0 to TXAK after receiving a data byte generates an ACK. Writing 1 to TXAK after receiving a data byte generates a NACK. |
| 6 ALERTEN | SMBus Alert Response Address Enable  
Enables or disables SMBus alert response address matching.  
**NOTE:** After the host responds to a device that used the alert response address, you must use software to put the device's address on the bus. The alert protocol is described in the SMBus specification.  
0 SMBus alert response address matching is disabled  
1 SMBus alert response address matching is enabled |
| 5 SIICAEN | Second I2C Address Enable  
Enables or disables SMBus device default address.  
0 I2C address register 2 matching is disabled  
1 I2C address register 2 matching is enabled |
| 4 TCKSEL | Timeout Counter Clock Select  
Selects the clock source of the timeout counter.  
0 Timeout counter counts at the frequency of the I2C module clock / 64  
1 Timeout counter counts at the frequency of the I2C module clock |
| 3 SLTF | SCL Low Timeout Flag  
This bit is set when the SLT register (consisting of the SLTH and SLTL registers) is loaded with a non-zero value (LoValue) and an SCL low timeout occurs. Software clears this bit by writing a logic 1 to it.  
**NOTE:** The low timeout function is disabled when the SLT register's value is 0.  
0 No low timeout occurs  
1 Low timeout occurs |
| 2 SHTF1 | SCL High Timeout Flag 1  
This read-only bit sets when SCL and SDA are held high more than clock × LoValue / 512, which indicates the bus is free. This bit is cleared automatically.  
0 No SCL high and SDA high timeout occurs  
1 SCL high and SDA high timeout occurs |
| 1 SHTF2 | SCL High Timeout Flag 2  
This bit sets when SCL is held high and SDA is held low more than clock × LoValue / 512. Software clears this bit by writing 1 to it.  
0 No SCL high and SDA low timeout occurs  
1 SCL high and SDA low timeout occurs |

*Table continues on the next page...*
I2Cx_SMB field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>SHTF2IE</td>
</tr>
<tr>
<td></td>
<td>SHTF2 Interrupt Enable</td>
</tr>
<tr>
<td></td>
<td>Enables SCL high and SDA low timeout interrupt.</td>
</tr>
<tr>
<td>0</td>
<td>SHTF2 interrupt is disabled</td>
</tr>
<tr>
<td>1</td>
<td>SHTF2 interrupt is enabled</td>
</tr>
</tbody>
</table>

36.4.10 I2C Address Register 2 (I2Cx_A2)

Address: Base address + 9h offset

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>SAD</td>
</tr>
<tr>
<td>6</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
</tbody>
</table>

I2Cx_A2 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7–1</td>
<td>SMBus Address</td>
</tr>
<tr>
<td>SAD</td>
<td>Contains the slave address used by the SMBus.</td>
</tr>
<tr>
<td></td>
<td>This field is used on the device default address</td>
</tr>
<tr>
<td></td>
<td>or other related addresses.</td>
</tr>
<tr>
<td>0</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has</td>
</tr>
<tr>
<td></td>
<td>the value 0.</td>
</tr>
</tbody>
</table>

36.4.11 I2C SCL Low Timeout Register High (I2Cx_SLTH)

Address: Base address + Ah offset

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>SSLT[15:8]</td>
</tr>
<tr>
<td>6</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
</tbody>
</table>

I2Cx_SLTH field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>SSLT[15:8]</td>
<td>SSLT[15:8]</td>
</tr>
<tr>
<td></td>
<td>Most significant byte of SCL low timeout value that</td>
</tr>
<tr>
<td></td>
<td>determines the timeout period of SCL low.</td>
</tr>
</tbody>
</table>
36.4.12 I2C SCL Low Timeout Register Low (I2Cx_SLTL)

Address: Base address + Bh offset

<table>
<thead>
<tr>
<th>Bit</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Write</td>
<td>SSLT[7:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

**I2Cx_SLTL field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>SSLT[7:0]</td>
<td>SSLT[7:0]</td>
</tr>
<tr>
<td></td>
<td>Least significant byte of SCL low timeout value that determines the timeout period of SCL low.</td>
</tr>
</tbody>
</table>

36.4.13 I2C Status register 2 (I2Cx_S2)

Address: Base address + Ch offset

<table>
<thead>
<tr>
<th>Bit</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>ERROR</td>
</tr>
<tr>
<td>Write</td>
<td>EMPTY</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

**I2Cx_S2 field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>6</td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>5</td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>4</td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>3</td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>2</td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>1</td>
<td>Error flag</td>
</tr>
<tr>
<td></td>
<td>Indicates if there are read or write errors with the Tx and Rx buffers.</td>
</tr>
<tr>
<td></td>
<td>0  The buffer is not full and all write/read operations have no errors.</td>
</tr>
<tr>
<td></td>
<td>1  There are 3 or more write/read errors during the data transfer phase (when the Empty flag is not set and the buffer is busy).</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
### 36.5 Functional description

This section provides a comprehensive functional description of the I2C module.

#### 36.5.1 I2C protocol

The I2C bus system uses a serial data line (SDA) and a serial clock line (SCL) for data transfers.

All devices connected to it must have open drain or open collector outputs. A logic AND function is exercised on both lines with external pull-up resistors. The value of these resistors depends on the system.

Normally, a standard instance of communication is composed of four parts:

1. START signal
2. Slave address transmission
3. Data transfer
4. STOP signal

The STOP signal should not be confused with the CPU STOP instruction. The following figure illustrates I2C bus system communication.
36.5.1.1 START signal

The bus is free when no master device is engaging the bus (both SCL and SDA are high). When the bus is free, a master may initiate communication by sending a START signal. A START signal is defined as a high-to-low transition of SDA while SCL is high. This signal denotes the beginning of a new data transfer—each data transfer might contain several bytes of data—and brings all slaves out of their idle states.

36.5.1.2 Slave address transmission

Immediately after the START signal, the first byte of a data transfer is the slave address transmitted by the master. This address is a 7-bit calling address followed by an R/W bit. The R/W bit tells the slave the desired direction of data transfer.

- 1 = Read transfer: The slave transmits data to the master
- 0 = Write transfer: The master transmits data to the slave

Only the slave with a calling address that matches the one transmitted by the master responds by sending an acknowledge bit. The slave sends the acknowledge bit by pulling SDA low at the ninth clock.
No two slaves in the system can have the same address. If the I2C module is the master, it must not transmit an address that is equal to its own slave address. The I2C module cannot be master and slave at the same time. However, if arbitration is lost during an address cycle, the I2C module reverts to slave mode and operates correctly even if it is being addressed by another master.

### 36.5.1.3 Data transfers

When successful slave addressing is achieved, data transfer can proceed on a byte-by-byte basis in the direction specified by the R/W bit sent by the calling master.

All transfers that follow an address cycle are referred to as data transfers, even if they carry subaddress information for the slave device.

Each data byte is 8 bits long. Data may be changed only while SCL is low. Data must be held stable while SCL is high. There is one clock pulse on SCL for each data bit, and the MSB is transferred first. Each data byte is followed by a ninth (acknowledge) bit, which is signaled from the receiving device by pulling SDA low at the ninth clock. In summary, one complete data transfer needs nine clock pulses.

If the slave receiver does not acknowledge the master in the ninth bit, the slave must leave SDA high. The master interprets the failed acknowledgement as an unsuccessful data transfer.

If the master receiver does not acknowledge the slave transmitter after a data byte transmission, the slave interprets it as an end to data transfer and releases the SDA line.

In the case of a failed acknowledgement by either the slave or master, the data transfer is aborted and the master does one of two things:

- Relinquishes the bus by generating a STOP signal.
- Commences a new call by generating a repeated START signal.

### 36.5.1.4 STOP signal

The master can terminate the communication by generating a STOP signal to free the bus. A STOP signal is defined as a low-to-high transition of SDA while SCL is asserted.
36.5.1.5 Repeated START signal

The master may generate a START signal followed by a calling command without generating a STOP signal first. This action is called a repeated START. The master uses a repeated START to communicate with another slave or with the same slave in a different mode (transmit/receive mode) without releasing the bus. The master needs to send a NACK signal before sending repeated-START in the buffering mode.

36.5.1.6 Arbitration procedure

The I2C bus is a true multimaster bus that allows more than one master to be connected on it.

If two or more masters try to control the bus at the same time, a clock synchronization procedure determines the bus clock. The bus clock's low period is equal to the longest clock low period, and the high period is equal to the shortest one among the masters.

The relative priority of the contending masters is determined by a data arbitration procedure. A bus master loses arbitration if it transmits logic level 1 while another master transmits logic level 0. The losing masters immediately switch to slave receive mode and stop driving SDA output. In this case, the transition from master to slave mode does not generate a STOP condition. Meanwhile, hardware sets a status bit to indicate the loss of arbitration.

36.5.1.7 Clock synchronization

Because wire AND logic is performed on SCL, a high-to-low transition on SCL affects all devices connected on the bus. The devices start counting their low period and, after a device's clock has gone low, that device holds SCL low until the clock reaches its high state. However, the change of low to high in this device clock might not change the state of SCL if another device clock is still within its low period. Therefore, the synchronized clock SCL is held low by the device with the longest low period. Devices with shorter low periods enter a high wait state during this time; see the following diagram. When all applicable devices have counted off their low period, the synchronized clock SCL is released and pulled high. Afterward there is no difference between the device clocks and the state of SCL, and all devices start counting their high periods. The first device to complete its high period pulls SCL low again.
### 36.5.1.8 Handshaking

The clock synchronization mechanism can be used as a handshake in data transfers. A slave device may hold SCL low after completing a single byte transfer (9 bits). In this case, it halts the bus clock and forces the master clock into wait states until the slave releases SCL.

### 36.5.1.9 Clock stretching

The clock synchronization mechanism can be used by slaves to slow down the bit rate of a transfer. After the master drives SCL low, a slave can drive SCL low for the required period and then release it. If the slave's SCL low period is greater than the master's SCL low period, the resulting SCL bus signal's low period is stretched. In other words, the SCL bus signal's low period is increased to be the same length as the slave's SCL low period.

### 36.5.1.10 I2C divider and hold values

**NOTE**

For some cases on some devices, the SCL divider value may vary by ±2 or ±4 when ICR’s value ranges from 00h to 0Fh. These potentially varying SCL divider values are highlighted in the following table. For the actual SCL divider values for your device, see the chip-specific details about the I2C module.
### Table 36-2. I2C divider and hold values

<table>
<thead>
<tr>
<th>ICR (hex)</th>
<th>SCL divider</th>
<th>SDA hold value</th>
<th>SCL hold (start) value</th>
<th>SCL hold (stop) value</th>
<th>ICR (hex)</th>
<th>SCL divider (clocks)</th>
<th>SDA hold (clocks)</th>
<th>SCL hold (start) value</th>
<th>SCL hold (stop) value</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>20</td>
<td>7</td>
<td>6</td>
<td>11</td>
<td>20</td>
<td>160</td>
<td>17</td>
<td>78</td>
<td>81</td>
</tr>
<tr>
<td>01</td>
<td>22</td>
<td>7</td>
<td>7</td>
<td>12</td>
<td>21</td>
<td>192</td>
<td>17</td>
<td>94</td>
<td>97</td>
</tr>
<tr>
<td>02</td>
<td>24</td>
<td>8</td>
<td>8</td>
<td>13</td>
<td>22</td>
<td>224</td>
<td>33</td>
<td>110</td>
<td>113</td>
</tr>
<tr>
<td>03</td>
<td>26</td>
<td>8</td>
<td>9</td>
<td>14</td>
<td>23</td>
<td>256</td>
<td>33</td>
<td>126</td>
<td>129</td>
</tr>
<tr>
<td>04</td>
<td>28</td>
<td>9</td>
<td>10</td>
<td>15</td>
<td>24</td>
<td>288</td>
<td>49</td>
<td>142</td>
<td>145</td>
</tr>
<tr>
<td>05</td>
<td>30</td>
<td>9</td>
<td>11</td>
<td>16</td>
<td>25</td>
<td>320</td>
<td>49</td>
<td>158</td>
<td>161</td>
</tr>
<tr>
<td>06</td>
<td>34</td>
<td>10</td>
<td>13</td>
<td>18</td>
<td>26</td>
<td>384</td>
<td>65</td>
<td>190</td>
<td>193</td>
</tr>
<tr>
<td>07</td>
<td>40</td>
<td>10</td>
<td>16</td>
<td>21</td>
<td>27</td>
<td>480</td>
<td>65</td>
<td>238</td>
<td>241</td>
</tr>
<tr>
<td>08</td>
<td>28</td>
<td>7</td>
<td>10</td>
<td>15</td>
<td>28</td>
<td>320</td>
<td>33</td>
<td>158</td>
<td>161</td>
</tr>
<tr>
<td>09</td>
<td>32</td>
<td>7</td>
<td>12</td>
<td>17</td>
<td>29</td>
<td>384</td>
<td>33</td>
<td>190</td>
<td>193</td>
</tr>
<tr>
<td>0A</td>
<td>36</td>
<td>9</td>
<td>14</td>
<td>19</td>
<td>2A</td>
<td>448</td>
<td>65</td>
<td>222</td>
<td>225</td>
</tr>
<tr>
<td>0B</td>
<td>40</td>
<td>9</td>
<td>16</td>
<td>21</td>
<td>2B</td>
<td>512</td>
<td>65</td>
<td>254</td>
<td>257</td>
</tr>
<tr>
<td>0C</td>
<td>44</td>
<td>11</td>
<td>18</td>
<td>23</td>
<td>2C</td>
<td>576</td>
<td>97</td>
<td>286</td>
<td>289</td>
</tr>
<tr>
<td>0D</td>
<td>48</td>
<td>11</td>
<td>20</td>
<td>25</td>
<td>2D</td>
<td>640</td>
<td>97</td>
<td>318</td>
<td>321</td>
</tr>
<tr>
<td>0E</td>
<td>56</td>
<td>13</td>
<td>24</td>
<td>29</td>
<td>2E</td>
<td>768</td>
<td>129</td>
<td>382</td>
<td>385</td>
</tr>
<tr>
<td>0F</td>
<td>68</td>
<td>13</td>
<td>30</td>
<td>35</td>
<td>2F</td>
<td>960</td>
<td>129</td>
<td>478</td>
<td>481</td>
</tr>
<tr>
<td>10</td>
<td>48</td>
<td>9</td>
<td>18</td>
<td>25</td>
<td>30</td>
<td>640</td>
<td>65</td>
<td>318</td>
<td>321</td>
</tr>
<tr>
<td>11</td>
<td>56</td>
<td>9</td>
<td>22</td>
<td>29</td>
<td>31</td>
<td>768</td>
<td>65</td>
<td>382</td>
<td>385</td>
</tr>
<tr>
<td>12</td>
<td>64</td>
<td>13</td>
<td>26</td>
<td>33</td>
<td>32</td>
<td>896</td>
<td>129</td>
<td>446</td>
<td>449</td>
</tr>
<tr>
<td>13</td>
<td>72</td>
<td>13</td>
<td>30</td>
<td>37</td>
<td>33</td>
<td>1024</td>
<td>129</td>
<td>510</td>
<td>513</td>
</tr>
<tr>
<td>14</td>
<td>80</td>
<td>17</td>
<td>34</td>
<td>41</td>
<td>34</td>
<td>1152</td>
<td>193</td>
<td>574</td>
<td>577</td>
</tr>
<tr>
<td>15</td>
<td>88</td>
<td>17</td>
<td>38</td>
<td>45</td>
<td>35</td>
<td>1280</td>
<td>193</td>
<td>638</td>
<td>641</td>
</tr>
<tr>
<td>16</td>
<td>104</td>
<td>21</td>
<td>46</td>
<td>53</td>
<td>36</td>
<td>1536</td>
<td>257</td>
<td>766</td>
<td>769</td>
</tr>
<tr>
<td>17</td>
<td>128</td>
<td>21</td>
<td>58</td>
<td>65</td>
<td>37</td>
<td>1920</td>
<td>257</td>
<td>958</td>
<td>961</td>
</tr>
<tr>
<td>18</td>
<td>80</td>
<td>9</td>
<td>38</td>
<td>41</td>
<td>38</td>
<td>1280</td>
<td>129</td>
<td>638</td>
<td>641</td>
</tr>
<tr>
<td>19</td>
<td>96</td>
<td>9</td>
<td>46</td>
<td>49</td>
<td>39</td>
<td>1536</td>
<td>129</td>
<td>766</td>
<td>769</td>
</tr>
<tr>
<td>1A</td>
<td>112</td>
<td>17</td>
<td>54</td>
<td>57</td>
<td>3A</td>
<td>1792</td>
<td>257</td>
<td>894</td>
<td>897</td>
</tr>
<tr>
<td>1B</td>
<td>128</td>
<td>17</td>
<td>62</td>
<td>65</td>
<td>3B</td>
<td>2048</td>
<td>257</td>
<td>1022</td>
<td>1025</td>
</tr>
<tr>
<td>1C</td>
<td>144</td>
<td>25</td>
<td>70</td>
<td>73</td>
<td>3C</td>
<td>2304</td>
<td>385</td>
<td>1150</td>
<td>1153</td>
</tr>
<tr>
<td>1D</td>
<td>160</td>
<td>25</td>
<td>78</td>
<td>81</td>
<td>3D</td>
<td>2560</td>
<td>385</td>
<td>1278</td>
<td>1281</td>
</tr>
<tr>
<td>1E</td>
<td>192</td>
<td>33</td>
<td>94</td>
<td>97</td>
<td>3E</td>
<td>3072</td>
<td>513</td>
<td>1534</td>
<td>1537</td>
</tr>
<tr>
<td>1F</td>
<td>240</td>
<td>33</td>
<td>118</td>
<td>121</td>
<td>3F</td>
<td>3840</td>
<td>513</td>
<td>1918</td>
<td>1921</td>
</tr>
</tbody>
</table>
36.5.2 10-bit address

For 10-bit addressing, 0x11110 is used for the first 5 bits of the first address byte. Various combinations of read/write formats are possible within a transfer that includes 10-bit addressing.

36.5.2.1 Master-transmitter addresses a slave-receiver

The transfer direction is not changed. When a 10-bit address follows a START condition, each slave compares the first 7 bits of the first byte of the slave address (11110XX) with its own address and tests whether the eighth bit (R/W direction bit) is 0. It is possible that more than one device finds a match and generates an acknowledge (A1). Each slave that finds a match compares the 8 bits of the second byte of the slave address with its own address, but only one slave finds a match and generates an acknowledge (A2). The matching slave remains addressed by the master until it receives a STOP condition (P) or a repeated START condition (Sr) followed by a different slave address.

Table 36-3. Master-transmitter addresses slave-receiver with a 10-bit address

<table>
<thead>
<tr>
<th>S</th>
<th>Slave address first 7 bits 11110 + AD10 + AD9</th>
<th>R/W 0</th>
<th>A1</th>
<th>Slave address second byte AD[8:1]</th>
<th>A2</th>
<th>Data</th>
<th>A</th>
<th>...</th>
<th>Data</th>
<th>A/A</th>
<th>P</th>
</tr>
</thead>
</table>

After the master-transmitter has sent the first byte of the 10-bit address, the slave-receiver sees an I2C interrupt. User software must ensure that for this interrupt, the contents of the Data register are ignored and not treated as valid data.

36.5.2.2 Master-receiver addresses a slave-transmitter

The transfer direction is changed after the second R/W bit. Up to and including acknowledge bit A2, the procedure is the same as that described for a master-transmitter addressing a slave-receiver. After the repeated START condition (Sr), a matching slave remembers that it was addressed before. This slave then checks whether the first seven bits of the first byte of the slave address following Sr are the same as they were after the START condition (S), and it tests whether the eighth (R/W) bit is 1. If there is a match, the slave considers that it has been addressed as a transmitter and generates acknowledge A3. The slave-transmitter remains addressed until it receives a STOP condition (P) or a repeated START condition (Sr) followed by a different slave address.
After a repeated START condition (Sr), all other slave devices also compare the first seven bits of the first byte of the slave address with their own addresses and test the eighth (R/W) bit. However, none of them are addressed because \( R/W = 1 \) (for 10-bit devices), or the 11110XX slave address (for 7-bit devices) does not match.

### Table 36-4. Master-receiver addresses a slave-transmitter with a 10-bit address

| S | Slave address first 7 bits 11110 + AD10 + AD9 | R/W 0 | A1 | Slave address second byte AD[8:1] | A2 | Sr | Slave address first 7 bits 11110 + AD10 + AD9 | R/W 1 | A3 | Data | A | … | Data | A | P |
|---|---|---|---|---|---|---|---|---|---|---|---|---|
|   |   |   |   |   |   |   |   |   |   |   |   |   |   |

After the master-receiver has sent the first byte of the 10-bit address, the slave-transmitter sees an I2C interrupt. User software must ensure that for this interrupt, the contents of the Data register are ignored and not treated as valid data.

### 36.5.3 Address matching

All received addresses can be requested in 7-bit or 10-bit address format.

- AD[7:1] in Address Register 1, which contains the I2C primary slave address, always participates in the address matching process. It provides a 7-bit address.
- If the ADEXT bit is set, AD[10:8] in Control Register 2 participates in the address matching process. It extends the I2C primary slave address to a 10-bit address.

Additional conditions that affect address matching include:

- If the GCAEN bit is set, general call participates the address matching process.
- If the ALERTEN bit is set, alert response participates the address matching process.
- If the SIICAEN bit is set, Address Register 2 participates in the address matching process.
- If the RMEN bit is set, when the Range Address register is programmed to a nonzero value, any address within the range of values of Address Register 1 (excluded) and the Range Address register (included) participates in the address matching process. The Range Address register must be programmed to a value greater than the value of Address Register 1.

When the I2C module responds to one of these addresses, it acts as a slave-receiver and the IAAS bit is set after the address cycle. Software must read the Data register after the first byte transfer to determine that the address is matched.
36.5.4 System management bus specification

SMBus provides a control bus for system and power management related tasks. A system can use SMBus to pass messages to and from devices instead of tripping individual control lines.

Removing the individual control lines reduces pin count. Accepting messages ensures future expandability. With the system management bus, a device can provide manufacturer information, tell the system what its model/part number is, save its state for a suspend event, report different types of errors, accept control parameters, and return its status.

36.5.4.1 Timeouts

The $T_{\text{TIMEOUT,MIN}}$ parameter allows a master or slave to conclude that a defective device is holding the clock low indefinitely or a master is intentionally trying to drive devices off the bus. The slave device must release the bus (stop driving the bus and let SCL and SDA float high) when it detects any single clock held low longer than $T_{\text{TIMEOUT,MIN}}$. Devices that have detected this condition must reset their communication and be able to receive a new START condition within the timeframe of $T_{\text{TIMEOUT,MAX}}$.

SMBus defines a clock low timeout, $T_{\text{TIMEOUT}}$, of 35 ms, specifies $T_{\text{LOW:SEXT}}$ as the cumulative clock low extend time for a slave device, and specifies $T_{\text{LOW:MEXT}}$ as the cumulative clock low extend time for a master device.

36.5.4.1.1 SCL low timeout

If the SCL line is held low by a slave device on the bus, no further communication is possible. Furthermore, the master cannot force the SCL line high to correct the error condition. To solve this problem, the SMBus protocol specifies that devices participating in a transfer must detect any clock cycle held low longer than a timeout value condition. Devices that have detected the timeout condition must reset the communication. When the I2C module is an active master, if it detects that SMBCLK low has exceeded the value of $T_{\text{TIMEOUT,MIN}}$, it must generate a stop condition within or after the current data byte in the transfer process. When the I2C module is a slave, if it detects the $T_{\text{TIMEOUT,MIN}}$ condition, it resets its communication and is then able to receive a new START condition.
36.5.4.1.2 SCL high timeout

When the I2C module has determined that the SMBCLK and SMBDAT signals have been high for at least $T_{\text{HIGH}:\text{MAX}}$, it assumes that the bus is idle.

A HIGH timeout occurs after a START condition appears on the bus but before a STOP condition appears on the bus. Any master detecting this scenario can assume the bus is free when either of the following occurs:

- SHTF1 rises.
- The BUSY bit is high and SHTF1 is high.

When the SMBDAT signal is low and the SMBCLK signal is high for a period of time, another kind of timeout occurs. The time period must be defined in software. SHTF2 is used as the flag when the time limit is reached. This flag is also an interrupt resource, so it triggers IICIF.

36.5.4.1.3 CSMBCLK TIMEOUT MEXT and CSMBCLK TIMEOUT SEXT

The following figure illustrates the definition of the timeout intervals $T_{\text{LOW}:\text{SEXT}}$ and $T_{\text{LOW}:\text{MEXT}}$. When in master mode, the I2C module must not cumulatively extend its clock cycles for a period greater than $T_{\text{LOW}:\text{MEXT}}$ within a byte, where each byte is defined as START-to-ACK, ACK-to-ACK, or ACK-to-STOP. When CSMBCLK TIMEOUT MEXT occurs, SMBus MEXT rises and also triggers the SLTF.

![Figure 36-4. Timeout measurement intervals](image)

A master is allowed to abort the transaction in progress to any slave that violates the $T_{\text{LOW}:\text{SEXT}}$ or $T_{\text{TIMEOUT},\text{MIN}}$ specifications. To abort the transaction, the master issues a STOP condition at the conclusion of the byte transfer in progress. When a slave, the I2C module must not cumulatively extend its clock cycles for a period greater than $T_{\text{LOW}:\text{SEXT}}$ during any message from the initial START to the STOP. When CSMBCLK TIMEOUT SEXT occurs, SEXT rises and also triggers SLTF.
NOTE
CSMBCLK TIMEOUT SEXT and CSMBCLK TIMEOUT MEXT are optional functions that are implemented in the second step.

36.5.4.2 FAST ACK and NACK

To improve reliability and communication robustness, implementation of packet error checking (PEC) by SMBus devices is optional for SMBus devices but required for devices participating in and only during the address resolution protocol (ARP) process. The PEC is a CRC-8 error checking byte, calculated on all the message bytes. The PEC is appended to the message by the device that supplied the last data byte. If the PEC is present but not correct, a NACK is issued by the receiver. Otherwise an ACK is issued. To calculate the CRC-8 by software, this module can hold the SCL line low after receiving the eighth SCL (8th bit) if this byte is a data byte. So software can determine whether an ACK or NACK should be sent to the bus by setting or clearing the TXAK bit if the FACK (fast ACK/NACK enable) bit is enabled.

SMBus requires a device always to acknowledge its own address, as a mechanism to detect the presence of a removable device (such as a battery or docking station) on the bus. In addition to indicating a slave device busy condition, SMBus uses the NACK mechanism to indicate the reception of an invalid command or invalid data. Because such a condition may occur on the last byte of the transfer, SMBus devices are required to have the ability to generate the not acknowledge after the transfer of each byte and before the completion of the transaction. This requirement is important because SMBus does not provide any other resend signaling. This difference in the use of the NACK signaling has implications on the specific implementation of the SMBus port, especially in devices that handle critical system data such as the SMBus host and the SBS components.

NOTE
In the last byte of master receive slave transmit mode, the master must send a NACK to the bus, so FACK must be switched off before the last byte transmits.

36.5.5 Resets

The I2C module is disabled after a reset. The I2C module cannot cause a core reset.
36.5.6 Interrupts

The I2C module generates an interrupt when any of the events in the table found here occur, provided that the IICIE bit is set.

The interrupt is driven by the IICIF bit (of the I2C Status Register) and masked with the IICIE bit (of the I2C Control Register 1). The IICIF bit must be cleared (by software) by writing 1 to it in the interrupt routine. The SMBus timeouts interrupt is driven by SLTF and masked with the IICIE bit. The SLTF bit must be cleared by software by writing 1 to it in the interrupt routine. You can determine the interrupt type by reading the Status Register.

**NOTE**

In master receive mode, the FACK bit must be set to zero before the last byte transfer.

### Table 36-5. Interrupt summary

<table>
<thead>
<tr>
<th>Interrupt source</th>
<th>Status</th>
<th>Flag</th>
<th>Local enable</th>
</tr>
</thead>
<tbody>
<tr>
<td>Complete 1-byte transfer</td>
<td>TCF</td>
<td>IICIF</td>
<td>IICIE</td>
</tr>
<tr>
<td>Match of received calling address</td>
<td>IAAS</td>
<td>IICIF</td>
<td>IICIE</td>
</tr>
<tr>
<td>Arbitration lost</td>
<td>ARBL</td>
<td>IICIF</td>
<td>IICIE</td>
</tr>
<tr>
<td>I2C bus stop detection</td>
<td>STOPF</td>
<td>IICIF</td>
<td>IICIE &amp; SSIE</td>
</tr>
<tr>
<td>I2C bus start detection</td>
<td>STARTF</td>
<td>IICIF</td>
<td>IICIE &amp; SSIE</td>
</tr>
<tr>
<td>SMBus SCL low timeout</td>
<td>SLTF</td>
<td>IICIF</td>
<td>IICIE</td>
</tr>
<tr>
<td>SMBus SCL high SDA low timeout</td>
<td>SHTF2</td>
<td>IICIF</td>
<td>IICIE &amp; SHTF2IE</td>
</tr>
<tr>
<td>Wakeup from stop or wait mode</td>
<td>IAAS</td>
<td>IICIF</td>
<td>IICIE &amp; WUEN</td>
</tr>
</tbody>
</table>

36.5.6.1 Byte transfer interrupt

The Transfer Complete Flag (TCF) bit is set at the falling edge of the ninth clock to indicate the completion of a byte and acknowledgement transfer. When FACK is enabled, TCF is then set at the falling edge of eighth clock to indicate the completion of byte.

36.5.6.2 Address detect interrupt

When the calling address matches the programmed slave address (I2C Address Register) or when the GCAEN bit is set and a general call is received, the IAAS bit in the Status Register is set. The CPU is interrupted, provided the IICIE bit is set. The CPU must check the SRW bit and set its Tx mode accordingly.
36.5.6.3 Stop Detect Interrupt

When the stop status is detected on the I²C bus, the SSIE bit is set to 1. The CPU is interrupted, provided the IICIE and SSIE bits are both set to 1.

36.5.6.4 Exit from low-power/stop modes

The slave receive input detect circuit and address matching feature are still active on low power modes (wait and stop). An asynchronous input matching slave address or general call address brings the CPU out of low power/stop mode if the interrupt is not masked. Therefore, TCF and IAAS both can trigger this interrupt.

36.5.6.5 Arbitration lost interrupt

The I²C is a true multimaster bus that allows more than one master to be connected on it. If two or more masters try to control the bus at the same time, the relative priority of the contending masters is determined by a data arbitration procedure. The I²C module asserts the arbitration-lost interrupt when it loses the data arbitration process and the ARBL bit in the Status Register is set.

Arbitration is lost in the following circumstances:

1. SDA is sampled as low when the master drives high during an address or data transmit cycle.
2. SDA is sampled as low when the master drives high during the acknowledge bit of a data receive cycle.
3. A START cycle is attempted when the bus is busy.
4. A repeated START cycle is requested in slave mode.
5. A STOP condition is detected when the master did not request it.

The ARBL bit must be cleared (by software) by writing 1 to it.
36.5.6.6 Timeout interrupt in SMBus

When the IICIE bit is set, the I2C module asserts a timeout interrupt (outputs SLTF and SHTF2) upon detection of any of the mentioned timeout conditions, with one exception. The SCL high and SDA high TIMEOUT mechanism must not be used to influence the timeout interrupt output, because this timeout indicates an idle condition on the bus. SHTF1 rises when it matches the SCL high and SDA high TIMEOUT and falls automatically just to indicate the bus status. The SHTF2's timeout period is the same as that of SHTF1, which is short compared to that of SLTF, so another control bit, SHTF2IE, is added to enable or disable it.

36.5.7 Programmable input glitch filter

An I2C glitch filter has been added outside legacy I2C modules but within the I2C package. This filter can absorb glitches on the I2C clock and data lines for the I2C module.

The width of the glitch to absorb can be specified in terms of the number of (half) I2C module clock cycles. A single Programmable Input Glitch Filter control register is provided. Effectively, any down-up-down or up-down-up transition on the data line that occurs within the number of clock cycles programmed in this register is ignored by the I2C module. The programmer must specify the size of the glitch (in terms of I2C module clock cycles) for the filter to absorb and not pass.

![Figure 36-5. Programmable input glitch filter diagram](image)

36.5.8 Address matching wake-up

When a primary, range, or general call address match occurs when the I2C module is in slave receive mode, the MCU wakes from a low power mode where no peripheral bus is running.

Data sent on the bus that is the same as a target device address might also wake the target MCU.
After the address matching IAAS bit is set, an interrupt is sent at the end of address matching to wake the core. The IAAS bit must be cleared after the clock recovery.

**NOTE**

After the system recovers and is in Run mode, restart the I2C module if it is needed to transfer packets. To avoid I2C transfer problems resulting from the situation, firmware should prevent the MCU execution of a STOP instruction when the I2C module is in the middle of a transfer unless the Stop mode holdoff feature is used during this period (set FLT[SHEN] to 1).

**NOTE**

After I2C address matching wake-up, the master must wait a time long enough for the slave ISR to finish running and resend start or repeat start signals.

For the SRW bit to function properly, it only supports Address +Write to wake up by I2C address matching. Before entering the next low power mode, Address+Write must be sent to change the SRW status.

### 36.5.9 DMA support

If the DMAEN bit is cleared and the IICIE bit is set, an interrupt condition generates an interrupt request.

If the DMAEN bit is set and the IICIE bit is set, an interrupt condition generates a DMA request instead. DMA requests are generated by the transfer complete flag (TCF).

If the DMAEN bit is set, only the TCF initiates a DMA request. All other events generate CPU interrupts.

**NOTE**

Before the last byte of master receive mode, TXAK must be set to send a NACK after the last byte's transfer. Therefore, the DMA must be disabled before the last byte's transfer.

**NOTE**

In 10-bit address mode transmission, the addresses to send occupy 2–3 bytes. During this transfer period, the DMA must be disabled because the C1 register is written to send a repeat start or to change the transfer direction.
36.5.10 Double buffering mode

In the double buffering mode, the data transfer is processed byte by byte. However, the data can be transferred without waiting for the interrupt or the polling to finish. This means the write/read I2C_D operation will not block the data transfer, as the hardware has already finished the internal write or read. The benefit is that the baud rate is able to achieve higher speed.

There are several items to consider as follows:

- When initiating a double buffering transfer at Tx side, the user can write 2 values to the I2C_D buffer before transfer. However, that is allowed only at one time per package frame (due to the buffer depth, and because two-times writes in each ISR are not allowed). The second write to the I2C_D buffer must wait for the Empty flag. On the other hand, at Rx side the user can read twice in a one-byte transfer (if needed).

**NOTE**

Check Empty flag before write to I2C_D.

Write twice to the I2C_D buffer ONLY after the address matching byte. Do not write twice (Address+Data) before START or at the beginning of I2C transfer, especially when the baud rate is very slow.

- To write twice in one frame, during the next-to-last ISR, do a dummy read from the I2C_D buffer at Tx side (or the TCF will stay high, because the TCF is cleared by write/read operation). In the next-to-last ISR, do not send data again (the buffer data will be under running).
- To keep new ISRs software-compatible with previous ISRs, the write/read I2C_D operation will not block the internal-hardware-released SCL/SDA signals. At the ACK phase, the bus is released to accept the next byte if the master can send the clock immediately.
- On the slave side, two-times writes to the I2C_D buffer may be limited by the master's clock and START/repeated-START signal. This is not currently supported, and the master's START/repeated-START signal will break data transfers. To release the bus, do a dummy read or write to the I2C_D buffer again. It is suggested to send repeated-START/START during intervals as before.
- The master receive should send a NACK in the next-to-last ISR, if it wants to do the STOP or the repeated-START work. The transmitting slave which receives the NACK, will switch to receive mode, and do a dummy read to release SCL and SDA signals.
### 36.6 Initialization/application information

Module Initialization (Slave)

1. Write: Control Register 2
   - to enable or disable general call
   - to select 10-bit or 7-bit addressing mode
2. Write: Address Register 1 to set the slave address
3. Write: Control Register 1 to enable the I2C module and interrupts
4. Initialize RAM variables (IICEN = 1 and IICIE = 1) for transmit data
5. Initialize RAM variables used to achieve the routine shown in the following figure

Module Initialization (Master)

1. Write: Frequency Divider register to set the I2C baud rate (see example in description of ICR)
2. Write: Control Register 1 to enable the I2C module and interrupts
3. Initialize RAM variables (IICEN = 1 and IICIE = 1) for transmit data
4. Initialize RAM variables used to achieve the routine shown in the following figure
5. Write: Control Register 1 to enable TX
6. Write: Control Register 1 to enable MST (master mode)
7. Write: Data register with the address of the target slave (the LSB of this byte determines whether the communication is master receive or transmit)

The routine shown in the following figure encompasses both master and slave I2C operations. For slave operation, an incoming I2C message that contains the proper address begins I2C communication. For master operation, communication must be initiated by writing the Data register. An example of an I2C driver which implements many of the steps described here is available in AN4342: Using the Inter-Integrated Circuit on ColdFire+ and Kinetis.
Notes:
1. If general call is enabled, check to determine if the received address is a general call address (0x00). If the received address is a general call address, the general call must be handled by user software.
2. When 10-bit addressing addresses a slave, the slave sees an interrupt following the first byte of the extended address. Ensure that for this interrupt, the contents of the Data register are ignored and not treated as a valid data transfer.

Figure 36-6. Typical I2C interrupt routine

KL17 Sub-Family Reference Manual, Rev. 4.1, 07/2016
Notes:
1. If general call or SIICAEN is enabled, check to determine if the received address is a general call address (0x00) or an SMBus device default address. In either case, they must be handled by user software.
2. In receive mode, one bit time delay may be needed before the first and second data reading, to wait for the possible longest time period (in worst case) of the 9th SCL cycle.

Figure 36-7. Typical I2C SMBus interrupt routine
Chapter 37
FlexIO

37.1 Chip-specific FlexIO information

37.1.1 FlexIO

This section summarize the features and module configurations of FlexIO

37.1.2 Clock options

The FlexIO blocks are clocked from a single FlexIO clock that can be selected from OSCERCLK, MCGIRCLK, or MCGPCLK (IRC48M clock). The selected source is controlled by SIM_SOPT2[FLEXIOSRC].

37.1.3 Trigger options

FlexIO has a selectable trigger input source controlled by FlexIO_TIMCTLn[TRGSEL] (4-bit field) to use for starting the counter and/or reloading the counter. The options available are shown in the following table.

Table 37-1. FlexIO trigger options

<table>
<thead>
<tr>
<th>FlexIO_TIMCTLn[TRGSEL] (4-bit field)</th>
<th>Selected source</th>
</tr>
</thead>
<tbody>
<tr>
<td>0000</td>
<td>External trigger pin input (EXTRG_IN)</td>
</tr>
<tr>
<td>0001</td>
<td>CMP0 output</td>
</tr>
<tr>
<td>0010</td>
<td>Reserved</td>
</tr>
<tr>
<td>0011</td>
<td>Reserved</td>
</tr>
<tr>
<td>0100</td>
<td>PIT trigger 0</td>
</tr>
<tr>
<td>0101</td>
<td>PIT trigger 1</td>
</tr>
<tr>
<td>0110</td>
<td>Reserved</td>
</tr>
</tbody>
</table>

Table continues on the next page...
### 37.2 Introduction

#### 37.2.1 Overview

The FlexIO is a highly configurable module providing a wide range of functionality including:
- Emulation of a variety of serial communication protocols
- Flexible 16-bit timers with support for a variety of trigger, reset, enable and disable conditions

These functions are provided by the FlexIO while adhering to the following key objectives:

- Low software/CPU overhead: less overhead than software bit-banging, more overhead than dedicated peripheral IP.
- Area/Power efficient implementation: more efficient than integrating multiple peripherals for each desired protocol.

#### 37.2.2 Features

The FlexIO module is capable of supporting a wide range of protocols including, but not limited to:

- UART
- I2C
- SPI
- I2S
- PWM/Waveform generation

The following key features are provided:

- Array of 32-bit shift registers with transmit, receive and data match modes
- Double buffered shifter operation for continuous data transfer
- Shifter concatenation to support large transfer sizes
- Automatic start/stop bit generation
- Interrupt, DMA or polled transmit/receive operation
- Programmable baud rates independent of bus clock frequency, with support for asynchronous operation during stop modes
- Highly flexible 16-bit timers with support for a variety of internal or external trigger, reset, enable and disable conditions

### 37.2.3 Block Diagram

The following diagram gives a high-level overview of the configuration of FlexIO timers and shifters.

![FlexIO Block Diagram](image-url)

**Figure 37-1. FlexIO block diagram**
37.2.4 Modes of operation

The FlexIO module supports the chip modes described in the following table.

<table>
<thead>
<tr>
<th>Chip mode</th>
<th>FlexIO Operation</th>
</tr>
</thead>
<tbody>
<tr>
<td>Run</td>
<td>Normal operation</td>
</tr>
<tr>
<td>Stop/Wait</td>
<td>Can continue operating provided the Doze Enable bit (CTRL[DOZEN]) is set and</td>
</tr>
<tr>
<td></td>
<td>the FlexIO is using an external or internal clock source which remains operating</td>
</tr>
<tr>
<td></td>
<td>during stop/wait modes.</td>
</tr>
<tr>
<td>Low Leakage Stop</td>
<td>The Doze Enable (CTRL[DOZEN]) bit is ignored and the FlexIO will wait for all</td>
</tr>
<tr>
<td></td>
<td>Timers to complete any pending operation before acknowledging low leakage</td>
</tr>
<tr>
<td></td>
<td>mode entry.</td>
</tr>
<tr>
<td>Debug</td>
<td>Can continue operating provided the Debug Enable bit (CTRL[DBGE]) is set.</td>
</tr>
</tbody>
</table>

### 37.2.5 FlexIO Signal Descriptions

<table>
<thead>
<tr>
<th>Signal</th>
<th>Description</th>
<th>I/O</th>
</tr>
</thead>
<tbody>
<tr>
<td>FXIO_Dn (n=0...7)</td>
<td>Bidirectional FlexIO Shifter and Timer pin inputs/outputs</td>
<td>I/O</td>
</tr>
</tbody>
</table>

### 37.3 Memory Map and Registers

**FLEXIO memory map**

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/ page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4005_F000</td>
<td>Version ID Register (FLEXIO_VERID)</td>
<td>32</td>
<td>R</td>
<td>0100_0000h</td>
<td>37.3.1/696</td>
</tr>
<tr>
<td>4005_F004</td>
<td>Parameter Register (FLEXIO_PARAM)</td>
<td>32</td>
<td>R</td>
<td>See section</td>
<td>37.3.2/697</td>
</tr>
<tr>
<td>4005_F008</td>
<td>FlexIO Control Register (FLEXIO_CTRL)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>37.3.3/698</td>
</tr>
<tr>
<td>4005_F010</td>
<td>Shifter Status Register (FLEXIO_SHIFTSTAT)</td>
<td>32</td>
<td>w1c</td>
<td>0000_0000h</td>
<td>37.3.4/699</td>
</tr>
<tr>
<td>4005_F014</td>
<td>Shifter Error Register (FLEXIO_SHIFTERR)</td>
<td>32</td>
<td>w1c</td>
<td>0000_0000h</td>
<td>37.3.5/700</td>
</tr>
<tr>
<td>4005_F018</td>
<td>Timer Status Register (FLEXIO_TIMSTAT)</td>
<td>32</td>
<td>w1c</td>
<td>0000_0000h</td>
<td>37.3.6/700</td>
</tr>
<tr>
<td>4005_F020</td>
<td>Shifter Status Interrupt Enable (FLEXIO_SHIFTSIEN)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>37.3.7/701</td>
</tr>
<tr>
<td>4005_F024</td>
<td>Shifter Error Interrupt Enable (FLEXIO_SHIFTEIEN)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>37.3.8/702</td>
</tr>
<tr>
<td>4005_F028</td>
<td>Timer Interrupt Enable Register (FLEXIO_TIMIEN)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>37.3.9/702</td>
</tr>
</tbody>
</table>

Table continues on the next page...
<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4005_F030</td>
<td>Shifter Status DMA Enable (FLEXIO_SHIFTSDEN)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>37.3.10/703</td>
</tr>
<tr>
<td>4005_F080</td>
<td>Shifter Control N Register (FLEXIO_SHIFTCTL0)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>37.3.11/703</td>
</tr>
<tr>
<td>4005_F084</td>
<td>Shifter Control N Register (FLEXIO_SHIFTCTL1)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>37.3.11/703</td>
</tr>
<tr>
<td>4005_F088</td>
<td>Shifter Control N Register (FLEXIO_SHIFTCTL2)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>37.3.11/703</td>
</tr>
<tr>
<td>4005_F08C</td>
<td>Shifter Control N Register (FLEXIO_SHIFTCTL3)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>37.3.11/703</td>
</tr>
<tr>
<td>4005_F100</td>
<td>Shifter Configuration N Register (FLEXIO_SHIFTCFG0)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>37.3.12/705</td>
</tr>
<tr>
<td>4005_F104</td>
<td>Shifter Configuration N Register (FLEXIO_SHIFTCFG1)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>37.3.12/705</td>
</tr>
<tr>
<td>4005_F108</td>
<td>Shifter Configuration N Register (FLEXIO_SHIFTCFG2)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>37.3.12/705</td>
</tr>
<tr>
<td>4005_F10C</td>
<td>Shifter Configuration N Register (FLEXIO_SHIFTCFG3)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>37.3.12/705</td>
</tr>
<tr>
<td>4005_F200</td>
<td>Shifter Buffer N Register (FLEXIO_SHIFTBUF0)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>37.3.13/706</td>
</tr>
<tr>
<td>4005_F204</td>
<td>Shifter Buffer N Register (FLEXIO_SHIFTBUF1)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>37.3.13/706</td>
</tr>
<tr>
<td>4005_F208</td>
<td>Shifter Buffer N Register (FLEXIO_SHIFTBUF2)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>37.3.13/706</td>
</tr>
<tr>
<td>4005_F20C</td>
<td>Shifter Buffer N Register (FLEXIO_SHIFTBUF3)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>37.3.13/706</td>
</tr>
<tr>
<td>4005_F280</td>
<td>Shifter Buffer N Bit Swapped Register</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>37.3.14/707</td>
</tr>
<tr>
<td>4005_F284</td>
<td>(FLEXIO_SHIFTBUFBIS0)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>4005_F288</td>
<td>(FLEXIO_SHIFTBUFBIS1)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>4005_F28C</td>
<td>(FLEXIO_SHIFTBUFBIS2)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>4005_F300</td>
<td>(FLEXIO_SHIFTBUFBYS0)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>4005_F304</td>
<td>(FLEXIO_SHIFTBUFBYS1)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>4005_F308</td>
<td>(FLEXIO_SHIFTBUFBYS2)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>4005_F30C</td>
<td>(FLEXIO_SHIFTBUFBYS3)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>4005_F380</td>
<td>(FLEXIO_SHIFTBUFBBS0)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Table continues on the next page...
### FLEXIO memory map (continued)

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4005_F384</td>
<td>Shifter Buffer N Bit Byte Swapped Register</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>37.3.16/708</td>
</tr>
<tr>
<td></td>
<td>(FLEXIO_SHIFTBUFBBBS1)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>4005_F388</td>
<td>Shifter Buffer N Bit Byte Swapped Register</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>37.3.16/708</td>
</tr>
<tr>
<td></td>
<td>(FLEXIO_SHIFTBUFBBBS2)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>4005_F38C</td>
<td>Shifter Buffer N Bit Byte Swapped Register</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>37.3.16/708</td>
</tr>
<tr>
<td></td>
<td>(FLEXIO_SHIFTBUFBBBS3)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>4005_F400</td>
<td>Timer Control N Register (FLEXIO_TIMCTL0)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>37.3.17/708</td>
</tr>
<tr>
<td>4005_F404</td>
<td>Timer Control N Register (FLEXIO_TIMCTL1)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>37.3.17/708</td>
</tr>
<tr>
<td>4005_F408</td>
<td>Timer Control N Register (FLEXIO_TIMCTL2)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>37.3.17/708</td>
</tr>
<tr>
<td>4005_F40C</td>
<td>Timer Control N Register (FLEXIO_TIMCTL3)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>37.3.17/708</td>
</tr>
<tr>
<td>4005_F480</td>
<td>Timer Configuration N Register (FLEXIO_TIMCFG0)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>37.3.18/710</td>
</tr>
<tr>
<td>4005_F484</td>
<td>Timer Configuration N Register (FLEXIO_TIMCFG1)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>37.3.18/710</td>
</tr>
<tr>
<td>4005_F488</td>
<td>Timer Configuration N Register (FLEXIO_TIMCFG2)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>37.3.18/710</td>
</tr>
<tr>
<td>4005_F48C</td>
<td>Timer Configuration N Register (FLEXIO_TIMCFG3)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>37.3.18/710</td>
</tr>
<tr>
<td>4005_F500</td>
<td>Timer Compare N Register (FLEXIO_TIMCMP0)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>37.3.19/712</td>
</tr>
<tr>
<td>4005_F504</td>
<td>Timer Compare N Register (FLEXIO_TIMCMP1)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>37.3.19/712</td>
</tr>
<tr>
<td>4005_F508</td>
<td>Timer Compare N Register (FLEXIO_TIMCMP2)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>37.3.19/712</td>
</tr>
<tr>
<td>4005_F50C</td>
<td>Timer Compare N Register (FLEXIO_TIMCMP3)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>37.3.19/712</td>
</tr>
</tbody>
</table>

### 37.3.1 Version ID Register (FLEXIO VERID)

Address: 4005_F000h base + 0h offset = 4005_F000h

```
| Bit  | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| R    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| W    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
### FLEXIO_VERID field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–24 MAJOR</td>
<td>Major Version Number</td>
</tr>
<tr>
<td></td>
<td>This read only field returns the major version number for the module specification.</td>
</tr>
<tr>
<td>23–16 MINOR</td>
<td>Minor Version Number</td>
</tr>
<tr>
<td></td>
<td>This read only field returns the minor version number for the module specification.</td>
</tr>
<tr>
<td>FEATURE</td>
<td>Feature Specification Number</td>
</tr>
<tr>
<td></td>
<td>This read only field returns the feature set number.</td>
</tr>
<tr>
<td></td>
<td>0x0000 Standard features implemented.</td>
</tr>
<tr>
<td></td>
<td>0x0001 Supports state, logic and parallel modes.</td>
</tr>
</tbody>
</table>

### 37.3.2 Parameter Register (FLEXIO_PARAM)

Address: 4005_F000h base + 4h offset = 4005_F004h

<table>
<thead>
<tr>
<th>Bit</th>
<th>R</th>
<th>W</th>
<th>TRIGGER</th>
<th>PIN</th>
<th>TIMER</th>
<th>SHIFTER</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>30</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>29</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>28</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>27</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>26</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>25</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>24</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>23</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>22</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>21</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>20</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>19</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>18</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>17</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>16</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>15</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>14</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>13</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>12</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>11</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>10</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>9</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>8</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>7</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

### FLEXIO_PARAM field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–24 TRIGGER</td>
<td>Trigger Number</td>
</tr>
<tr>
<td></td>
<td>Number of external triggers implemented.</td>
</tr>
<tr>
<td>23–16 PIN</td>
<td>Pin Number</td>
</tr>
<tr>
<td></td>
<td>Number of Pins implemented.</td>
</tr>
<tr>
<td>15–8 TIMER</td>
<td>Timer Number</td>
</tr>
<tr>
<td></td>
<td>Number of Timers implemented.</td>
</tr>
<tr>
<td>SHIFTER</td>
<td>Shifter Number</td>
</tr>
<tr>
<td></td>
<td>Number of Shifters implemented.</td>
</tr>
</tbody>
</table>
37.3.3 FlexIO Control Register (FLEXIO_CTRL)

Address: 4005_F000h base + 8h offset = 4005_F008h

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td>DOZEN</td>
<td>DBGE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

**FLEXIO_CTRL field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>Doze Enable</td>
</tr>
<tr>
<td>30</td>
<td>Debug Enable</td>
</tr>
<tr>
<td>29–3</td>
<td>Reserved</td>
</tr>
<tr>
<td>2</td>
<td>Fast Access</td>
</tr>
<tr>
<td>1</td>
<td>Software Reset</td>
</tr>
</tbody>
</table>

**Field descriptions**

**DOZEN**

Disables FlexIO operation in Doze modes. This field is ignored and the FlexIO always disabled in low-leakage stop modes.

- 0: FlexIO enabled in Doze modes.
- 1: FlexIO disabled in Doze modes.

**DBGE**

Enables FlexIO operation in Debug mode.

- 0: FlexIO is disabled in debug modes.
- 1: FlexIO is enabled in debug modes

**Reserved**

This field is reserved.

This read-only field is reserved and always has the value 0.

**FASTACC**

Enables fast register accesses to FlexIO registers, but requires the FlexIO clock to be at least twice the frequency of the bus clock.

- 0: Configures for normal register accesses to FlexIO
- 1: Configures for fast register accesses to FlexIO

**SWRST**

The FlexIO Control Register is not affected by the software reset, all other logic in the FlexIO is affected by the software reset and register accesses are ignored until this bit is cleared. This register bit will remain set until cleared by software, and the reset has cleared in the FlexIO clock domain.

 Table continues on the next page...
FLEXIO_CTRL field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Software reset is disabled</td>
</tr>
<tr>
<td>1</td>
<td>Software reset is enabled, all FlexIO registers except the Control Register are reset.</td>
</tr>
<tr>
<td>0</td>
<td>FlexIO Enable</td>
</tr>
<tr>
<td></td>
<td>FlexIO module is disabled.</td>
</tr>
<tr>
<td>1</td>
<td>FlexIO module is enabled.</td>
</tr>
</tbody>
</table>

37.3.4 Shifter Status Register (FLEXIO_SHIFTSTAT)

Address: 4005_F000h base + 10h offset = 4005_F010h

FLEXIO_SHIFTSTAT field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–4</td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>SSF</td>
<td>Shifter Status Flag</td>
</tr>
<tr>
<td></td>
<td>The shifter status flag is updated when one of the following events occurs:</td>
</tr>
<tr>
<td></td>
<td>For SMOD=Receive, the status flag is set when SHIFTBUF has been loaded with data from Shifter (SHIFTBUF is full), and the status flag is cleared when SHIFTBUF register is read.</td>
</tr>
<tr>
<td></td>
<td>For SMOD=Transmit, the status flag is set when SHIFTBUF data has been transferred to the Shifter (SHIFTBUF is empty) or when initially configured for SMOD=Transmit, and the status flag is cleared when the SHIFTBUF register is written.</td>
</tr>
<tr>
<td></td>
<td>For SMOD=Match Store, the status flag is set when a match has occurred between SHIFTBUF and Shifter, and the status flag is cleared when the SHIFTBUF register is read.</td>
</tr>
<tr>
<td></td>
<td>For SMOD=Match Continuous, returns the current match result between the SHIFTBUF and Shifter.</td>
</tr>
<tr>
<td></td>
<td>The status flag can also be cleared by writing a logic one to the flag for all modes except Match Continuous.</td>
</tr>
<tr>
<td>0</td>
<td>Status flag is clear</td>
</tr>
<tr>
<td>1</td>
<td>Status flag is set</td>
</tr>
</tbody>
</table>
37.3.5 Shifter Error Register (FLEXIO_SHIFTERR)

Address: 4005_F000h base + 14h offset = 4005_F014h

| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| R   | 0  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| W   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

FLEXIO_SHIFTERR field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–4</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>SEF</td>
<td>Shifter Error Flags</td>
</tr>
<tr>
<td></td>
<td>The shifter error flag is set when one of the following events occurs:</td>
</tr>
<tr>
<td></td>
<td>For SMOD=Receive, indicates Shifter was ready to store new data into SHIFTBUF before the previous data was read from SHIFTBUF (SHIFTBUF Overrun), or indicates that the received start or stop bit does not match the expected value.</td>
</tr>
<tr>
<td></td>
<td>For SMOD=Transmit, indicates Shifter was ready to load new data from SHIFTBUF before new data had been written into SHIFTBUF (SHIFTBUF Underrun).</td>
</tr>
<tr>
<td></td>
<td>For SMOD=Match Store, indicates a match event occured before the previous match data was read from SHIFTBUF (SHIFTBUF Overrun).</td>
</tr>
<tr>
<td></td>
<td>For SMOD=Match Continuous, the error flag is set when a match has occured between SHIFTBUF and Shifter.</td>
</tr>
<tr>
<td></td>
<td>Can be cleared by writing logic one to the flag. For SMOD=Match Continuous, can also be cleared when the SHIFTBUF register is read.</td>
</tr>
<tr>
<td>0</td>
<td>Shifter Error Flag is clear</td>
</tr>
<tr>
<td>1</td>
<td>Shifter Error Flag is set</td>
</tr>
</tbody>
</table>

37.3.6 Timer Status Register (FLEXIO_TIMSTAT)

Address: 4005_F000h base + 18h offset = 4005_F018h

| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| R   | 0  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| W   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

TSF

w1c
### FLEXIO_TIMSTAT field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–4 Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>
| TSF     | Timer Status Flags  
The timer status flag sets depending on the timer mode, and can be cleared by writing logic one to the flag.  
In 8-bit counter mode, the timer status flag is set when the upper 8-bit counter equals zero and decrements, this also causes the counter to reload with the value in the compare register.  
In 8-bit PWM mode, the timer status flag is set when the upper 8-bit counter equals zero and decrements, this also causes the counter to reload with the value in the compare register.  
In 16-bit counter mode, the timer status flag is set when the 16-bit counter equals zero and decrements, this also causes the counter to reload with the value in the compare register.  
0 Timer Status Flag is clear  
1 Timer Status Flag is set |

### 37.3.7 Shifter Status Interrupt Enable (FLEXIO_SHIFTSIEN)

Address: 4005_F000h base + 20h offset = 4005_F020h

| Bit   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|-------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| R/W   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

### FLEXIO_SHIFTSIEN field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–4 Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>
| SSIE    | Shifter Status Interrupt Enable  
Enables interrupt generation when corresponding SSF is set.  
0 Shifter Status Flag interrupt disabled  
1 Shifter Status Flag interrupt enabled |
37.3.8  Shifter Error Interrupt Enable (FLEXIO_SHIFTEIEN)

Address: 4005_F000h base + 24h offset = 4005_F024h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-4</td>
<td>Reserved</td>
</tr>
<tr>
<td>SEIE</td>
<td>Shifter Error Interrupt Enable</td>
</tr>
</tbody>
</table>

Enables interrupt generation when corresponding SEF is set.
0  Shifter Error Flag interrupt disabled
1  Shifter Error Flag interrupt enabled

37.3.9  Timer Interrupt Enable Register (FLEXIO_TIMIEN)

Address: 4005_F000h base + 28h offset = 4005_F028h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-4</td>
<td>Reserved</td>
</tr>
<tr>
<td>TEIE</td>
<td>Timer Status Interrupt Enable</td>
</tr>
</tbody>
</table>

Enables interrupt generation when corresponding TSF is set.
0  Timer Status Flag interrupt disabled
1  Timer Status Flag interrupt enabled
37.3.10 Shifter Status DMA Enable (FLEXIO_SHIFTSDEN)

Address: 4005_F000h base + 30h offset = 4005_F030h

| Bit | 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  | 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| R   | 0   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| W   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Reset | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

**Field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–4</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>SSDE</td>
<td>Shifter Status DMA Enable</td>
</tr>
<tr>
<td></td>
<td>Enables DMA request generation when corresponding SSF is set.</td>
</tr>
<tr>
<td></td>
<td>0 Shifter Status Flag DMA request is disabled</td>
</tr>
<tr>
<td></td>
<td>1 Shifter Status Flag DMA request is enabled</td>
</tr>
</tbody>
</table>

37.3.11 Shifter Control N Register (FLEXIO_SHIFTCTLn)

Address: 4005_F000h base + 80h offset + (4d × i), where i=0d to 3d

| Bit | 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  | 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| R   | 0   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| W   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
| Reset | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

<table>
<thead>
<tr>
<th>Bit</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>TIMSEL</td>
<td></td>
</tr>
<tr>
<td>TIMPOL</td>
<td></td>
</tr>
<tr>
<td>PINCFG</td>
<td></td>
</tr>
<tr>
<td>PINSEL</td>
<td></td>
</tr>
<tr>
<td>PINPOL</td>
<td></td>
</tr>
<tr>
<td>SMOD</td>
<td></td>
</tr>
</tbody>
</table>
## FLEXIO_SHIFTCTL\(n\) field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–26 Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>
| 25–24 TIMSEL | Timer Select  
Selects which Timer is used for controlling the logic/shift register and generating the Shift clock. |
| 23 TIMPOL | Timer Polarity  
0 Shift on posedge of Shift clock  
1 Shift on negedge of Shift clock |
| 22–18 Reserved | This field is reserved. This read-only field is reserved and always has the value 0. |
| 17–16 PINCFG | Shifter Pin Configuration  
00 Shifter pin output disabled  
01 Shifter pin open drain or bidirectional output enable  
10 Shifter pin bidirectional output data  
11 Shifter pin output |
| 15–11 Reserved | This field is reserved. This read-only field is reserved and always has the value 0. |
| 10–8 PINSEL | Shifter Pin Select  
Selects which pin is used by the Shifter input or output. |
| 7 PINPOL | Shifter Pin Polarity  
0 Pin is active high  
1 Pin is active low |
| 6–3 Reserved | This field is reserved. This read-only field is reserved and always has the value 0. |
| SMOD | Shifter Mode  
Configures the mode of the Shifter.  
000 Disabled.  
001 Receive mode. Captures the current Shifter content into the SHIFTBUF on expiration of the Timer.  
010 Transmit mode. Load SHIFTBUF contents into the Shifter on expiration of the Timer.  
011 Reserved.  
100 Match Store mode. Shifter data is compared to SHIFTBUF content on expiration of the Timer.  
101 Match Continuous mode. Shifter data is continuously compared to SHIFTBUF contents.  
110 Reserved.  
111 Reserved. |
37.3.12 Shifter Configuration N Register (FLEXIO_SHIFTCFGn)

Address: 4005_F000h base + 100h offset + (4d × i), where i=0d to 3d

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td>INSRC</td>
<td>0</td>
<td>0</td>
<td>SSTOP</td>
<td>0</td>
<td>SSTART</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

**FLEXIO_SHIFTCFGn field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–21 Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>20–16 Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>15–9 Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>8 INSRC</td>
<td>Input Source</td>
</tr>
<tr>
<td></td>
<td>Selects the input source for the shifter.</td>
</tr>
<tr>
<td>0 Pin</td>
<td>Pin</td>
</tr>
<tr>
<td>1 Shifter N+1 Output</td>
<td></td>
</tr>
<tr>
<td>7 Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>6 Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>5–4 SSTOP</td>
<td>Shifter Stop bit</td>
</tr>
<tr>
<td></td>
<td>For SMOD=Transmit, this field allows automatic stop bit insertion if the selected timer has also enabled a stop bit.</td>
</tr>
<tr>
<td></td>
<td>For SMOD=Receive or Match Store, this field allows automatic stop bit checking if the selected timer has also enabled a stop bit.</td>
</tr>
<tr>
<td>00 Stop bit disabled for transmitter/receiver/match store</td>
<td></td>
</tr>
<tr>
<td>01 Reserved for transmitter/receiver/match store</td>
<td></td>
</tr>
<tr>
<td>10 Transmitter outputs stop bit value 0 on store, receiver/match store sets error flag if stop bit is not 0</td>
<td></td>
</tr>
<tr>
<td>11 Transmitter outputs stop bit value 1 on store, receiver/match store sets error flag if stop bit is not 1</td>
<td></td>
</tr>
</tbody>
</table>

Table continues on the next page...
3–2
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.

SSTART
Shifter Start bit
For SMOD=Transmit, this field allows automatic start bit insertion if the selected timer has also enabled a
start bit.
For SMOD=Receive or Match Store, this field allows automatic start bit checking if the selected timer has
also enabled a start bit.
00 Start bit disabled for transmitter/receiver/match store, transmitter loads data on enable
01 Start bit disabled for transmitter/receiver/match store, transmitter loads data on first shift
10 Transmitter outputs start bit value 0 before loading data on first shift, receiver/match store sets error
 flag if start bit is not 0
11 Transmitter outputs start bit value 1 before loading data on first shift, receiver/match store sets error
 flag if start bit is not 1

37.3.13 Shifter Buffer N Register (FLEXIO_SHIFTBUFn)

Address: 4005_F000h base + 200h offset + (4d × i), where i=0d to 3d

| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| R/W |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

FLEXIO_SHIFTBUFn field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>SHIFTBUF</td>
<td>Shift Buffer</td>
</tr>
<tr>
<td>Shift buffer data is used for a variety of functions depending on the SMOD setting:</td>
<td></td>
</tr>
<tr>
<td>For SMOD=Receive, Shifter data is transferred into SHIFTBUF at the expiration of Timer.</td>
<td></td>
</tr>
<tr>
<td>For SMOD=Transmit, SHIFTBUF data is transferred into the Shifter before the Timer begins.</td>
<td></td>
</tr>
<tr>
<td>For SMOD=Match Store/Continuous, SHIFTBUF[31:16] contains the data to be matched with the Shifter contents. The Match is checked either continuously (Match Continuous mode) or when the Timer expires (Match Store mode). SHIFTBUF[15:0] can be used to mask the match result (1=mask, 0=no mask). In Match Store mode, Shifter data [31:16] is written to SHIFTBUF[31:16] whenever a match event occurs.</td>
<td></td>
</tr>
</tbody>
</table>
37.3.14 Shifter Buffer N Bit Swapped Register (FLEXIO_SHIFTBUFBISn)

Address: 4005_F000h base + 280h offset + (4d × i), where i=0d to 3d

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>30</td>
</tr>
<tr>
<td>29</td>
<td>28</td>
</tr>
<tr>
<td>27</td>
<td>26</td>
</tr>
<tr>
<td>25</td>
<td>24</td>
</tr>
<tr>
<td>23</td>
<td>22</td>
</tr>
<tr>
<td>21</td>
<td>20</td>
</tr>
<tr>
<td>19</td>
<td>18</td>
</tr>
<tr>
<td>17</td>
<td>16</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
</tr>
<tr>
<td>13</td>
<td>12</td>
</tr>
<tr>
<td>11</td>
<td>10</td>
</tr>
<tr>
<td>9</td>
<td>8</td>
</tr>
<tr>
<td>7</td>
<td>6</td>
</tr>
<tr>
<td>5</td>
<td>4</td>
</tr>
<tr>
<td>3</td>
<td>2</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Reset: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

FLEXIO_SHIFTBUFBISn field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>SHIFTBUFBIS</td>
<td>Shift Buffer</td>
</tr>
<tr>
<td></td>
<td>Alias to SHIFTBUF register, except reads/writes to this register are bit swapped. Reads return SHIFTBUF[0:31].</td>
</tr>
</tbody>
</table>

37.3.15 Shifter Buffer N Byte Swapped Register (FLEXIO_SHIFTBUFBYSn)

Address: 4005_F000h base + 300h offset + (4d × i), where i=0d to 3d

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>30</td>
</tr>
<tr>
<td>29</td>
<td>28</td>
</tr>
<tr>
<td>27</td>
<td>26</td>
</tr>
<tr>
<td>25</td>
<td>24</td>
</tr>
<tr>
<td>23</td>
<td>22</td>
</tr>
<tr>
<td>21</td>
<td>20</td>
</tr>
<tr>
<td>19</td>
<td>18</td>
</tr>
<tr>
<td>17</td>
<td>16</td>
</tr>
<tr>
<td>15</td>
<td>14</td>
</tr>
<tr>
<td>13</td>
<td>12</td>
</tr>
<tr>
<td>11</td>
<td>10</td>
</tr>
<tr>
<td>9</td>
<td>8</td>
</tr>
<tr>
<td>7</td>
<td>6</td>
</tr>
<tr>
<td>5</td>
<td>4</td>
</tr>
<tr>
<td>3</td>
<td>2</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

Reset: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

FLEXIO_SHIFTBUFBYSn field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>SHIFTBUFBYS</td>
<td>Shift Buffer</td>
</tr>
<tr>
<td></td>
<td>Alias to SHIFTBUF register, except reads/writes to this register are byte swapped. Reads return { SHIFTBUF[7:0], SHIFTBUF[15:8], SHIFTBUF[23:16], SHIFTBUF[31:24] }.</td>
</tr>
</tbody>
</table>
37.3.16 Shifter Buffer N Bit Byte Swapped Register (FLEXIO_SHIFTBUFBBS\textsubscript{n})

Address: 4005\_F000h base + 380h offset + (4d \times i), where i=0d to 3d

| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| R   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| W   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| Reset | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

FLEXIO\_SHIFTBUFBBS\textsubscript{n} field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>SHIFTBUFBBS</td>
<td>Shift Buffer</td>
</tr>
<tr>
<td></td>
<td>Alias to SHIFTBUF register, except reads/writes to this register are bit swapped within each byte. Reads return { SHIFTBUF[24:31], SHIFTBUF[16:23], SHIFTBUF[8:15], SHIFTBUF[0:7] }.</td>
</tr>
</tbody>
</table>

37.3.17 Timer Control N Register (FLEXIO_TIMCTL\textsubscript{n})

Address: 4005\_F000h base + 400h offset + (4d \times i), where i=0d to 3d

| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| R   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| W   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| Reset | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

FLEXIO\_TIMCTL\textsubscript{n} field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–28</td>
<td>This field is reserved.</td>
</tr>
<tr>
<td>Reserved</td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>27–24</td>
<td>TRGSEL</td>
</tr>
<tr>
<td>24</td>
<td>Trigger Select</td>
</tr>
</tbody>
</table>

Table continues on the next page...
### FLEXIO\_TIMCTLn field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>TRGPOL</td>
<td>Trigger Polarity</td>
</tr>
<tr>
<td>0</td>
<td>Trigger active high</td>
</tr>
<tr>
<td>1</td>
<td>Trigger active low</td>
</tr>
<tr>
<td>TRGSRC</td>
<td>Trigger Source</td>
</tr>
<tr>
<td>0</td>
<td>External trigger selected</td>
</tr>
<tr>
<td>1</td>
<td>Internal trigger selected</td>
</tr>
<tr>
<td>PINCFG</td>
<td>Timer Pin Configuration</td>
</tr>
<tr>
<td>00</td>
<td>Timer pin output disabled</td>
</tr>
<tr>
<td>01</td>
<td>Timer pin open drain or bidirectional output enable</td>
</tr>
<tr>
<td>10</td>
<td>Timer pin bidirectional output data</td>
</tr>
<tr>
<td>11</td>
<td>Timer pin output</td>
</tr>
<tr>
<td>PINSEL</td>
<td>Timer Pin Select</td>
</tr>
<tr>
<td>Selects which pin is used by the Timer input or output.</td>
<td></td>
</tr>
<tr>
<td>PINPOL</td>
<td>Timer Pin Polarity</td>
</tr>
<tr>
<td>0</td>
<td>Pin is active high</td>
</tr>
<tr>
<td>1</td>
<td>Pin is active low</td>
</tr>
<tr>
<td>TIMOD</td>
<td>Timer Mode</td>
</tr>
<tr>
<td>In 8-bit counter mode, the lower 8-bits of the counter and compare register are used to configure the baud rate of the timer shift clock and the upper 8-bits are used to configure the shifter bit count.</td>
<td></td>
</tr>
<tr>
<td>In 8-bit PWM mode, the lower 8-bits of the counter and compare register are used to configure the high period of the timer shift clock and the upper 8-bits are used to configure the low period of the timer shift clock. The shifter bit count is configured using another timer or external signal.</td>
<td></td>
</tr>
<tr>
<td>In 16-bit counter mode, the full 16-bits of the counter and compare register are used to configure either the baud rate of the shift clock or the shifter bit count.</td>
<td></td>
</tr>
<tr>
<td>00</td>
<td>Timer Disabled.</td>
</tr>
<tr>
<td>01</td>
<td>Dual 8-bit counters baud/bit mode.</td>
</tr>
<tr>
<td>10</td>
<td>Dual 8-bit counters PWM mode.</td>
</tr>
<tr>
<td>11</td>
<td>Single 16-bit counter mode.</td>
</tr>
</tbody>
</table>
### 37.3.18 Timer Configuration N Register (FLEXIO_TIMCFG\textit{n})

The options to enable or disable the timer using the Timer N-1 enable or disable are reserved when N is evenly divisible by 4 (e.g., Timer 0).

Address: 4005_F000h base + 480h offset + (4d × i), where i=0d to 3d

<table>
<thead>
<tr>
<th>Bit Range</th>
<th>Description</th>
<th>Details</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–26</td>
<td>Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>25–24</td>
<td>TIMEROUT</td>
<td>Timer Output Configures the initial state of the Timer Output and whether it is affected by the Timer reset.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>00: Timer output is logic one when enabled and is not affected by timer reset</td>
</tr>
<tr>
<td></td>
<td></td>
<td>01: Timer output is logic zero when enabled and is not affected by timer reset</td>
</tr>
<tr>
<td></td>
<td></td>
<td>10: Timer output is logic one when enabled and on timer reset</td>
</tr>
<tr>
<td></td>
<td></td>
<td>11: Timer output is logic zero when enabled and on timer reset</td>
</tr>
<tr>
<td>23–22</td>
<td>Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>21–20</td>
<td>TIMDECN</td>
<td>Timer Decrement Configures the source of the Timer decrement and the source of the Shift clock.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>00: Decrement counter on FlexIO clock, Shift clock equals Timer output.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>01: Decrement counter on Trigger input (both edges), Shift clock equals Timer output.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>10: Decrement counter on Pin input (both edges), Shift clock equals Pin input.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>11: Decrement counter on Trigger input (both edges), Shift clock equals Trigger input.</td>
</tr>
<tr>
<td>19</td>
<td>Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>18–16</td>
<td>TIMRST</td>
<td>Timer Reset</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
FLEXIO\_TIMCFGn field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Configures the condition that causes the timer counter (and optionally the timer output) to be reset. In 8-bit counter mode, the timer reset will only reset the lower 8-bits that configure the baud rate. In all other modes, the timer reset will reset the full 16-bits of the counter.</td>
<td></td>
</tr>
<tr>
<td>000</td>
<td>Timer never reset</td>
</tr>
<tr>
<td>001</td>
<td>Reserved</td>
</tr>
<tr>
<td>010</td>
<td>Timer reset on Timer Pin equal to Timer Output</td>
</tr>
<tr>
<td>011</td>
<td>Timer reset on Timer Trigger equal to Timer Output</td>
</tr>
<tr>
<td>100</td>
<td>Timer reset on Timer Pin rising edge</td>
</tr>
<tr>
<td>101</td>
<td>Reserved</td>
</tr>
<tr>
<td>110</td>
<td>Timer reset on Trigger rising edge</td>
</tr>
<tr>
<td>111</td>
<td>Timer reset on Trigger rising or falling edge</td>
</tr>
<tr>
<td>15</td>
<td>Reserved</td>
</tr>
<tr>
<td>This field is reserved.</td>
<td></td>
</tr>
<tr>
<td>This read-only field is reserved and always has the value 0.</td>
<td></td>
</tr>
<tr>
<td>14–12</td>
<td>TIMDIS</td>
</tr>
<tr>
<td>Timer Disable</td>
<td></td>
</tr>
<tr>
<td>Configures the condition that causes the Timer to be disabled and stop decrementing.</td>
<td></td>
</tr>
<tr>
<td>000</td>
<td>Timer never disabled</td>
</tr>
<tr>
<td>001</td>
<td>Timer disabled on Timer N-1 disable</td>
</tr>
<tr>
<td>010</td>
<td>Timer disabled on Timer compare</td>
</tr>
<tr>
<td>011</td>
<td>Timer disabled on Timer compare and Trigger Low</td>
</tr>
<tr>
<td>100</td>
<td>Timer disabled on Pin rising or falling edge</td>
</tr>
<tr>
<td>101</td>
<td>Timer disabled on Pin rising or falling edge provided Trigger is high</td>
</tr>
<tr>
<td>110</td>
<td>Timer disabled on Trigger falling edge</td>
</tr>
<tr>
<td>111</td>
<td>Reserved</td>
</tr>
<tr>
<td>11</td>
<td>Reserved</td>
</tr>
<tr>
<td>This field is reserved.</td>
<td></td>
</tr>
<tr>
<td>This read-only field is reserved and always has the value 0.</td>
<td></td>
</tr>
<tr>
<td>10–8</td>
<td>TIMENA</td>
</tr>
<tr>
<td>Timer Enable</td>
<td></td>
</tr>
<tr>
<td>Configures the condition that causes the Timer to be enabled and start decrementing.</td>
<td></td>
</tr>
<tr>
<td>000</td>
<td>Timer always enabled</td>
</tr>
<tr>
<td>001</td>
<td>Timer enabled on Timer N-1 enable</td>
</tr>
<tr>
<td>010</td>
<td>Timer enabled on Trigger high</td>
</tr>
<tr>
<td>011</td>
<td>Timer enabled on Trigger high and Pin high</td>
</tr>
<tr>
<td>100</td>
<td>Timer enabled on Pin rising edge</td>
</tr>
<tr>
<td>101</td>
<td>Timer enabled on Pin rising edge and Trigger high</td>
</tr>
<tr>
<td>110</td>
<td>Timer enabled on Trigger rising edge</td>
</tr>
<tr>
<td>111</td>
<td>Timer enabled on Trigger rising or falling edge</td>
</tr>
<tr>
<td>7–6</td>
<td>Reserved</td>
</tr>
<tr>
<td>This field is reserved.</td>
<td></td>
</tr>
<tr>
<td>This read-only field is reserved and always has the value 0.</td>
<td></td>
</tr>
<tr>
<td>5–4</td>
<td>TSTOP</td>
</tr>
<tr>
<td>Timer Stop Bit</td>
<td></td>
</tr>
<tr>
<td>The stop bit can be added on a timer compare (between each word) or on a timer disable. When stop bit is enabled, configured shifters will output the contents of the stop bit when the timer is disabled. When stop bit is enabled on timer disable, the timer remains disabled until the next rising edge of the shift clock. If configured for both timer compare and timer disable, only one stop bit is inserted on timer disable.</td>
<td></td>
</tr>
<tr>
<td>00</td>
<td>Stop bit disabled</td>
</tr>
</tbody>
</table>
### FLEXIO_TIMCFGn field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>01</td>
<td>Stop bit is enabled on timer compare</td>
</tr>
<tr>
<td>10</td>
<td>Stop bit is enabled on timer disable</td>
</tr>
<tr>
<td>11</td>
<td>Stop bit is enabled on timer compare and timer disable</td>
</tr>
<tr>
<td>0</td>
<td>Reserved</td>
</tr>
<tr>
<td>1</td>
<td>Reserved</td>
</tr>
<tr>
<td>3–2</td>
<td>Reserved</td>
</tr>
</tbody>
</table>

### 37.3.19 Timer Compare N Register (FLEXIO_TIMCMPn)

Address: 4005_F000h base + 500h offset + (4d × i), where i=0d to 3d

| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| W   | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 |
| R   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

### FLEXIO_TIMCMPn field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–16</td>
<td>Reserved</td>
</tr>
<tr>
<td>CMP</td>
<td>Timer Compare Value</td>
</tr>
</tbody>
</table>

The timer compare value is loaded into the timer counter when the timer is first enabled, when the timer is reset and when the timer decrements down to zero. In dual 8-bit counters baud/bit mode, the lower 8-bits configures the baud rate divider equal to (CMP[7:0] + 1) * 2. The upper 8-bits configure the number of bits in each word equal to (CMP[15:8] + 1) / 2. In dual 8-bit counters PWM mode, the lower 8-bits configure the high period of the output to (CMP[7:0] + 1) * 2. The upper 8-bits configure the low period of the output to (CMP[15:8] + 1) * 2. In 16-bit counter mode, the compare value can be used to generate the baud rate divider (if shift clock source is timer output) to equal (CMP[15:0] + 1) * 2. When the shift clock source is a pin or trigger input, the compare register is used to set the number of bits in each word equal to (CMP[15:0] + 1) / 2.
37.4 Functional description

37.4.1 Shifter operation

Shifters are responsible for buffering and shifting data into or out of the FlexIO. The timing of shift, load and store events are controlled by the Timer assigned to the Shifter via the SHIFTCTL[TIMSEL] register. The Shifters are designed to support either DMA, interrupt or polled operation. The following block diagram provides a detailed view of the Shifter microarchitecture.

![Shifter Microarchitecture](image)

Figure 37-2. Shifter Microarchitecture

37.4.1.1 Transmit Mode

When configured for Transmit mode (SHIFTCTL[SMOD]=Transmit), the shifter will load data from the SHIFTBUF register and shift data out when a load event is signalled by the assigned Timer. An optional start/stop bit can also be automatically loaded before/after SHIFTBUF data by configuring the SHIFTCFG[SSTART], TIMCFG[TSTART] or SHIFTCFG[SSTOP], TIMCFG[TSTOP] registers in the Shifter and Timer. Note that the shifter will immediately load a stop bit when the Shifter is initially configured for Transmit mode if a stop bit is enabled.

The Shifter Status Flag (SHIFTSTAT[SSF]) and any enabled interrupts or DMA requests will set when data has been loaded from the SHIFTBUF register into the Shifter or when the Shifter is initially configured into Transmit mode. The flag will clear when new data has been written into the SHIFTBUF register.
The Shifter Error Flag (SHIFTERR[SEF]) and any enabled interrupts will set when an attempt to load data from an empty SHIFTBUF register occurs (buffer underrun). The flag can be cleared by writing it with logic 1.

### 37.4.1.2 Receive Mode

When configured for Receive mode (SHIFTCTL[SMOD]=Receive), the shifter will shift data in and store data into the SHIFTBUF register when a store event is signalled by the assigned Timer. Checking for a start/stop bit can be enabled before/after shifter data is sampled by configuring the SHIFTCFG[SSTART], TIMCFG[TSTART] or SHIFTCFG[SSTOP], TIMCFG[TSTOP] registers in the Shifter and Timer.

The Shifter Status Flag (SHIFTSTAT[SSF]) and any enabled interrupts or DMA requests will set when data has been stored into the SHIFTBUF register from the Shifter. The flag will clear when the data has been read from the SHIFTBUF register.

The Shifter Error Flag (SHIFTERR[SEF]) and any enabled interrupts will set when an attempt to store data into a full SHIFTBUF register occurs (buffer overrun) or when a mismatch occurs on a start/stop bit check. The flag can be cleared by writing it with logic 1.

### 37.4.1.3 Match Store Mode

When configured for Match Store mode (SHIFTCTL[SMOD]=Match Store), the shifter will shift data in, check for a match result and store matched data into the SHIFTBUF register when a store event is signalled by the assigned Timer. Checking for a start/stop bit can be enabled before/after shifter data is sampled by configuring the SHIFTCFG[SSTART], TIMCFG[TSTART] or SHIFTCFG[SSTOP], TIMCFG[TSTOP] registers in the Shifter and Timer. Up to 16-bits of data can be compared using SHIFTBUF[31:16] to configure the data to be matched and SHIFTBUF[15:0] to mask the match result.

The Shifter Status Flag (SHIFTSTAT[SSF]) and any enabled interrupts or DMA requests will set when a match occurs and matched data has been stored into the SHIFTBUF register from the Shifter. The flag will clear when the matched data has been read from the SHIFTBUF register.

The Shifter Error Flag (SHIFTERR[SEF]) and any enabled interrupts will set when an attempt to store matched data into a full SHIFTBUF register occurs (buffer overrun) or when a mismatch occurs on a start/stop bit check. The flag can be cleared by writing it with logic 1.
37.4.1.4  Match Continuous Mode

When configured for Match Continuous mode (SHIFTCTL[SMOD]=Match Continuous), the shifter will shift data in and continuously check for a match result whenever a shift event is signalled by the assigned Timer. Up to 16-bits of data can be compared using SHIFTBUF[31:16] to configure the data to be matched and SHIFTBUF[15:0] to mask the match result.

The Shifter Status Flag (SHIFTSTAT[SSF]) and any enabled interrupts or DMA requests will set when a match occurs. The flag will clear automatically as soon as there is no longer a match between Shifter data and SHIFTBUF register.

The Shifter Error Flag (SHIFTERR[SEF]) and any enabled interrupts will set when a match occurs. The flag will clear when there is a read from the SHIFTBUF register or it written with logic 1.

37.4.2  Timer operation

The FlexIO 16-bit timers control the loading, shifting and storing of the shift registers, the counters load the contents of the compare register and decrement down to zero on the FlexIO clock. They can perform generic timer functions such as generating a clock or select output or a PWM waveform. Timers can be configured to enable in response to a trigger, pin or shifter condition; decrement always or only on a trigger or pin edge; reset in response to a trigger or pin condition; and disable on a trigger or pin condition or on a timer compare. Timers can optionally include a start condition and/or stop condition.

Each timer operates independently, although a timer can be configured to enable or disable at the same time as the previous timer (eg: timer1 can enable or disable at the same time as timer 0) and a timer output can be used to trigger any other timer. The trigger used by each timer is configured independently and can be configured to be a timer output, shifter status flag, pin input or an external trigger input (refer to the chip configuration section for details on the external trigger connections). The trigger configuration is separate from the pin configuration, which can be configured for input, output data or output enable.

The Timer Configuration Register (TIMCFGn) should be configured before setting the Timer Mode (TIMOD). Once the TIMOD is configured for the desired mode, when the condition configured by timer enable (TIMENA) is detected then the following events occur.

- Timer counter will load the current value of the Compare Register and start decrementing as configured by TIMDEC.
• Timer output will set depending on the TIMOUT configuration.
• Transmit shifters controlled by this timer will either output their start bit value, or load the shift register from the shift buffer and output the first bit, as configured by SSTART.

The Timer will then generate the timer output and timer shift clock depending on the TIMOD and TIMDEC fields. The shifter clock is either equal to the timer output (when TIMDEC=00 or 01) or equal to the decrement clock (when TIMDEC=10 or 11). When TIMDEC is configured to decrement from a pin or trigger, the timer will decrement on both rising and falling edges.

When the Timer is configured to reset as configured in the TIMRST field then the Timer counter will load the current value of the Compare Register again, the timer output may also be affected by the reset as configured in TIMOUT.

If the Timer start bit is enabled, the timer counter will reload with the compare register on the first rising edge of the shift clock after the timer starts decrementing. If there is no falling edge on the shift clock before the first rising edge (for example, when TIMOUT=1), a shifter that is configured to shift on falling edge and load on the first shift will not load correctly.

When configured for 8-bit counter mode, whenever the lower 8-bit counter decrements to zero the timer output will toggle, the lower 8-bit counter register will reload from the compare register and the upper 8-bit counter will decrement. For 8-bit PWM mode, the lower 8-bit counter will only decrement when the output is high and the upper 8-bit counter will only decrement when the output is low. The timer output will toggle whenever either lower or upper 8-bit counter decrements to zero.

When the timer decrements to zero, a compare event occurs depending on the timer mode. For 8-bit counter or PWM modes, both halves of the counter must equal zero and the upper half must decrement for the timer compare event to occur, while in 16-bit mode the entire counter must equal zero and decrement. The timer compare event will cause the timer status flag to set, the timer counter to load the contents of the timer compare register, the timer output to toggle, any configured transmit shift registers to load and any configured receive shift registers to store.

When the is Timer is configured to add a stop bit on each compare, the following additional events will occur.

• Transmit shifters controlled by this timer will output their stop bit value (if configured by SSTOP).
• Receive shifters controlled by this timer will store the contents of the shift register in their shift buffer, as configured by SSTOP.
• On the first rising edge of the shifter clock after the compare, the timer counter will reload the current value of the Compare Register.
Transmit shifters must be configured to load on the first shift when the timer is configured to insert a stop bit on each compare.

When the condition configured by timer disable (TIMDIS) is detected, the following events occur.

- Timer counter will reload the current value of the Compare Register and start decrementing as configured by TIMDEC.
- Timer output will clear.
- Transmit shifters controlled by this timer will output their stop bit value (if configured by SSTOP).
- Receive shifters controlled by this timer will store the contents of the shift register in their shift buffer, as configured by SSTOP.

If the timer stop bit is enabled, the timer counter will continue decrementing until the next rising edge of the shift clock is detected, at which point it will finish. A timer enable condition can be detected in the same cycle as a timer disable condition (if timer stop bit is disabled), or on the first rising edge of the shift clock after the disable condition (if stop bit is enabled). Receive shift registers will stop bit enabled will store the contents of the shift register into the shift buffer and verify the state of the input data on the configured shift edge while the timer is in the stop state condition. If there is no configured edge between the timer disable and the next rising edge of the shift clock then the final store and verify do not occur.

### 37.4.3 Pin operation

The pin configuration for each timer and shifter can be configured to use any FlexIO pin with either polarity. Each timer and shifter can be configured as an input, output data, output enable or bidirectional output. A pin configured for output enable can be used as an open drain (with inverted polarity, since the output enable assertion would cause logic zero to be output on the pin) or to control the enable on the bidirectional output. Any timer or shifter could be configured to control the output enable for a pin where the bidirectional output data is driven by another timer or shifter.

When configuring a pin as an input (this includes a timer trigger configured as a pin input), the input signal is first synchronized to the FlexIO clock before the signal is used by a timer or shifter. This introduces a small latency of between 0.5 to 1.5 FlexIO clock cycles when using an external pin input to generate an output or control a shifter. This sets the maximum setup time at 1.5 FlexIO clock cycles.

If an input is used by more than one timer or shifter then the synchronization occurs once to ensure any edge is seen on the same cycle by all timers and shifters using that input.
Note that FlexIO pins are also connected internally, configuring a FlexIO shifter or timer to output data on an unused pin will make an internal connection that allows other shifters and timer to use this pin as an input. This allows a shifter output to be used to trigger a timer or a timer output to be shifted into a shifter. This path is also synchronized to the FlexIO clock and therefore incurs a 1 cycle latency.

So when using a Pin input as a Timer Trigger, Timer Clock or Shifter Data Input, the following synchronization delays occur:
1. 0.5 – 1.5 FlexIO clock cycles for external pin
2. 1 FlexIO clock cycle for an internally driven pin

For timing considerations such as output valid time and input setup time for specific applications (SPI Master, SPI Slave, I2C Master, I2S Master, I2S Slave) please refer to the FlexIO Application Information Section.

### 37.5 Application Information

This section provides examples for a variety of FlexIO module applications.

#### 37.5.1 UART Transmit

UART transmit can be supported using one Timer, one Shifter and one Pin (two Pins if supporting CTS). The start and stop bit insertion is handled automatically and multiple transfers can be supported using DMA controller. The timer status flag can be used to indicate when the stop bit of each word is transmitted.

Break and idle characters require software intervention, before transmitting a break or idle character the SSTART and SSTOP fields should be altered to transmit the required state and the data to transmit must equal 0xFF or 0x00. Supporting a second stop bit requires the stop bit to be inserted into the data stream using software (and increasing the number of bits to transmit). Note that when performing byte writes to SHIFTBUFn (or SHIFTBUFBIS for transmitting MSB first), the rest of the register remains unaltered allowing an address mark bit or additional stop bit to remain undisturbed.

FlexIO does not support automatic insertion of parity bits.

<table>
<thead>
<tr>
<th>Register</th>
<th>Value</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>SHIFTCFGn</td>
<td>0x0000_0032</td>
<td>Configure start bit of 0 and stop bit of 1.</td>
</tr>
<tr>
<td>SHIFTCTLn</td>
<td>0x0003_0002</td>
<td>Configure transmit using Timer 0 on posedge of clock with output data on Pin.</td>
</tr>
</tbody>
</table>

Table continues on the next page...
Table 37-3. UART Transmit Configuration (continued)

<table>
<thead>
<tr>
<th>Register</th>
<th>Value</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>0. Can invert output data by setting PINPOL, or can support open drain by setting PINPOL=0x1 and PINCFG=0x1.</td>
</tr>
<tr>
<td>TIMCMPn</td>
<td>0x0000_0F01</td>
<td>Configure 8-bit transfer with baud rate of divide by 4 of the FlexIO clock. Set TIMCMP[15:8] = (number of bits x 2) - 1. Set TIMCMP[7:0] = (baud rate divider / 2) - 1.</td>
</tr>
<tr>
<td>TIMCFGn</td>
<td>0x0000_2222</td>
<td>Configure start bit, stop bit, enable on trigger low and disable on compare. Can support CTS by configuring TIMEN=0x3.</td>
</tr>
<tr>
<td>TIMCTLn</td>
<td>0x01C0_0001</td>
<td>Configure dual 8-bit counter using Shifter 0 status flag as inverted internal trigger source. Can support CTS by configuring PINSEL=0x1 (for Pin 1) and PINPOL=0x1.</td>
</tr>
<tr>
<td>SHIFTBUFn</td>
<td>Data to transmit</td>
<td>Transmit data can be written to SHIFTBUF[7:0] to initiate an 8-bit transfer, use the Shifter Status Flag to indicate when data can be written using interrupt or DMA request. Can support MSB first transfer by writing to SHIFTBUFBIS[7:0] register instead.</td>
</tr>
</tbody>
</table>

37.5.2 UART Receive

UART receive can be supported using one Timer, one Shifter and one Pin (two Timers and two Pins if supporting RTS). The start and stop bit verification is handled automatically and multiple transfers can be supported using the DMA controller. The timer status flag can be used to indicate when the stop bit of each word is received.

Triple voting of the received data is not supported by FlexIO, data is sampled only once in the middle of each bit. Another timer can be used to implement a glitch filter on the incoming data, another Timer can also be used to detect an idle line of programmable length. Break characters will cause the error flag to set and the shifter buffer register will return 0x00.

FlexIO does not support automatic verification of parity bits.

Table 37-4. UART Receiver Configuration

<table>
<thead>
<tr>
<th>Register</th>
<th>Value</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>SHIFTCFGn</td>
<td>0x0000_0032</td>
<td>Configure start bit of 0 and stop bit of 1.</td>
</tr>
</tbody>
</table>

Table continues on the next page...
### Table 37-4. UART Receiver Configuration (continued)

<table>
<thead>
<tr>
<th>Register</th>
<th>Value</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>SHIFTCTLn</td>
<td>0x0080_0001</td>
<td>Configure receive using Timer 0 on negedge of clock with input data on Pin 0. Can invert input data by setting PINPOL.</td>
</tr>
<tr>
<td>TIMCMPn</td>
<td>0x0000_0F01</td>
<td>Configure 8-bit transfer with baud rate of divide by 4 of the FlexIO clock. Set TIMCMP[15:8] = (number of bits x 2) - 1. Set TIMCMP[7:0] = (baud rate divider / 2) - 1.</td>
</tr>
<tr>
<td>TIMCFGn</td>
<td>0x0000_2422</td>
<td>Configure start bit, stop bit, enable on pin posedge and disable on compare. Enable resynchronization to received data with TIMOUT=0x2 and TIMRST=0x4.</td>
</tr>
<tr>
<td>TIMCTLn</td>
<td>0x0000_0081</td>
<td>Configure dual 8-bit counter using inverted Pin 0 input.</td>
</tr>
<tr>
<td>SHIFTBUFn</td>
<td>Data to receive</td>
<td>Received data can be read from SHIFTBUF[31:24], use the Shifter Status Flag to indicate when data can be read using interrupt or DMA request. Can support MSB first transfer by reading from SHIFTBUFBIS[7:0] register instead.</td>
</tr>
</tbody>
</table>

The UART Receiver with RTS configuration uses a 2nd Timer to generate the RTS output. The RTS will assert when the start bit is detected and negate when the data is read from the shifter buffer register. No start bit will be detected while the RTS is asserted, the received data is simply ignored.

### Table 37-5. UART Receiver with RTS Configuration

<table>
<thead>
<tr>
<th>Register</th>
<th>Value</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>SHIFTCFGn</td>
<td>0x0000_0032</td>
<td>Configure start bit of 0 and stop bit of 1.</td>
</tr>
<tr>
<td>SHIFTCTLn</td>
<td>0x0080_0001</td>
<td>Configure receive using Timer 0 on negedge of clock with input data on Pin 0. Can invert input data by setting PINPOL.</td>
</tr>
<tr>
<td>TIMCMPn</td>
<td>0x0000_0F01</td>
<td>Configure 8-bit transfer with baud rate of divide by 4 of the FlexIO clock. Set TIMCMP[15:8] = (number of bits x 2) - 1. Set TIMCMP[7:0] = (baud rate divider / 2) - 1.</td>
</tr>
<tr>
<td>TIMCFGn</td>
<td>0x0000_2522</td>
<td>Configure start bit, stop bit, enable on pin posedge with trigger low and disable on compare. Enable resynchronization to received data with TIMOUT=0x2 and TIMRST=0x4.</td>
</tr>
</tbody>
</table>

Table continues on the next page...
### Table 37-5. UART Receiver with RTS Configuration (continued)

<table>
<thead>
<tr>
<th>Register</th>
<th>Value</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>TIMCTLn</td>
<td>0x03C0_0081</td>
<td>Configure dual 8-bit counter using inverted Pin 0 input. Trigger is internal using inverted Pin 1 input.</td>
</tr>
<tr>
<td>TIMCMP(n+1)</td>
<td>0x0000_FFFF</td>
<td>Never compare.</td>
</tr>
<tr>
<td>TIMCFG(n+1)</td>
<td>0x0030_6100</td>
<td>Enable on Timer N enable and disable on trigger falling edge. Decrement on trigger to ensure no compare.</td>
</tr>
<tr>
<td>TIMCTL(n+1)</td>
<td>0x0143_0083</td>
<td>Configure 16-bit counter and output on Pin 1. Trigger is internal using Shifter 0 flag.</td>
</tr>
<tr>
<td>SHIFTBUFn</td>
<td>Data to receive</td>
<td>Received data can be read from SHIFTBUF[31:24], use the Shifter Status Flag to indicate when data can be read using interrupt or DMA request. Can support MSB first transfer by reading from SHIFTBUFBIS[7:0] register instead.</td>
</tr>
</tbody>
</table>

### 37.5.3 SPI Master

SPI master mode can be supported using two Timers, two Shifters and four Pins. Either CPHA=0 or CPHA=1 can be supported and transfers can be supported using the DMA controller. For CPHA=1, the select can remain asserted for multiple transfers and the timer status flag can be used to indicate the end of the transfer.

The stop bit is used to guarantee a minimum of 1 clock cycle between the slave select negating and before the next transfer. Writing to the transmit buffer by either core or DMA is used to initiate each transfer.

Due to synchronization delays, the setup time for the serial input data is 1.5 FlexIO clock cycles, so the maximum baud rate is divide by 4 of the FlexIO clock frequency.

### Table 37-6. SPI Master (CPHA=0) Configuration

<table>
<thead>
<tr>
<th>Register</th>
<th>Value</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>SHIFTCFGn</td>
<td>0x0000_0000</td>
<td>Start and stop bit disabled.</td>
</tr>
<tr>
<td>SHIFTCTLn</td>
<td>0x0083_0002</td>
<td>Configure transmit using Timer 0 on negedge of clock with output data on Pin 0.</td>
</tr>
<tr>
<td>SHIFTCFG(n+1)</td>
<td>0x0000_0000</td>
<td>Start and stop bit disabled.</td>
</tr>
<tr>
<td>SHIFTCTL(n+1)</td>
<td>0x0000_0101</td>
<td>Configure receive using Timer 0 on posedge of clock with input data on Pin 1.</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
### Table 37-6. SPI Master (CPHA=0) Configuration (continued)

<table>
<thead>
<tr>
<th>Register</th>
<th>Value</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>TIMCMPn</td>
<td>0x0000_3F01</td>
<td>Configure 32-bit transfer with baud rate of divide by 4 of the FlexIO clock. Set TIMCMP[15:8] = (number of bits x 2) - 1. Set TIMCMP[7:0] = (baud rate divider / 2) - 1.</td>
</tr>
<tr>
<td>TIMCFGn</td>
<td>0x0100_2222</td>
<td>Configure start bit, stop bit, enable on trigger high and disable on compare, initial clock state is logic 0. Set PINPOL to invert the output shift clock.</td>
</tr>
<tr>
<td>TIMCTLn</td>
<td>0x01C3_0201</td>
<td>Configure dual 8-bit counter using Pin 2 output (shift clock), with Shifter 0 flag as the inverted trigger.</td>
</tr>
<tr>
<td>TIMCMP(n+1)</td>
<td>0x0000_FFFF</td>
<td>Never compare.</td>
</tr>
<tr>
<td>TIMCFG(n+1)</td>
<td>0x0000_1100</td>
<td>Enable when Timer 0 is enabled and disable when Timer 0 is disabled.</td>
</tr>
<tr>
<td>TIMCTL(n+1)</td>
<td>0x0003_0383</td>
<td>Configure 16-bit counter (never compare) using inverted Pin 3 output (as slave select).</td>
</tr>
<tr>
<td>SHIFTBUFn</td>
<td>Data to transmit</td>
<td>Transmit data can be written to SHIFTBUF, use the Shifter Status Flag to indicate when data can be written using interrupt or DMA request. Can support MSB first transfer by writing to SHIFTBUFBBS register instead.</td>
</tr>
<tr>
<td>SHIFTBUF(n+1)</td>
<td>Data to receive</td>
<td>Received data can be read from SHIFTBUF, use the Shifter Status Flag to indicate when data can be read using interrupt or DMA request. Can support MSB first transfer by reading from SHIFTBUFBBS register instead.</td>
</tr>
</tbody>
</table>

### Table 37-7. SPI Master (CPHA=1) Configuration

<table>
<thead>
<tr>
<th>Register</th>
<th>Value</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>SHIFTCFGn</td>
<td>0x0000_0021</td>
<td>Start bit loads data on first shift.</td>
</tr>
<tr>
<td>SHIFTCTLn</td>
<td>0x0003_0002</td>
<td>Configure transmit using Timer 0 on posedge of clock with output data on Pin 0.</td>
</tr>
<tr>
<td>SHIFTCFG(n+1)</td>
<td>0x0000_0000</td>
<td>Start and stop bit disabled.</td>
</tr>
<tr>
<td>SHIFTCTL(n+1)</td>
<td>0x0080_0101</td>
<td>Configure receive using Timer 0 on negedge of clock with input data on Pin 1.</td>
</tr>
<tr>
<td>TIMCMPn</td>
<td>0x0000_3F01</td>
<td>Configure 32-bit transfer with baud rate of divide by 4 of the FlexIO clock. Set TIMCMP[15:8] = (number of bits x 2) - 1. Set TIMCMP[7:0] = (baud rate divider / 2) - 1.</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
Table 37-7. SPI Master (CPHA=1) Configuration (continued)

<table>
<thead>
<tr>
<th>Register</th>
<th>Value</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>TIMCFGn</td>
<td>0x0100_2222</td>
<td>Configure start bit, stop bit, enable on trigger high and disable on compare, initial clock state is logic 0. Set PINPOL to invert the output shift clock. Set TIMDIS=3 to keep slave select asserted for as long as there is data in the transmit buffer.</td>
</tr>
<tr>
<td>TIMCTLn</td>
<td>0x01C3_0201</td>
<td>Configure dual 8-bit counter using Pin 2 output (shift clock), with Shifter 0 flag as the inverted trigger.</td>
</tr>
<tr>
<td>TIMCMP(n+1)</td>
<td>0x0000_FFFF</td>
<td>Never compare.</td>
</tr>
<tr>
<td>TIMCFG(n+1)</td>
<td>0x0000_1100</td>
<td>Enable when Timer 0 is enabled and disable when Timer 0 is disabled.</td>
</tr>
<tr>
<td>TIMCTL(n+1)</td>
<td>0x0003_0383</td>
<td>Configure 16-bit counter (never compare) using inverted Pin 3 output (as slave select).</td>
</tr>
<tr>
<td>SHIFTBUFn</td>
<td>Data to transmit</td>
<td>Transmit data can be written to SHIFTBUF, use the Shifter Status Flag to indicate when data can be written using interrupt or DMA request. Can support MSB first transfer by writing to SHIFTBUFBBS register instead.</td>
</tr>
<tr>
<td>SHIFTBUF(n+1)</td>
<td>Data to receive</td>
<td>Received data can be read from SHIFTBUF, use the Shifter Status Flag to indicate when data can be read using interrupt or DMA request. Can support MSB first transfer by reading from SHIFTBUFBBS register instead.</td>
</tr>
</tbody>
</table>

37.5.4 SPI Slave

SPI slave mode can be supported using one Timer, two Shifters and four Pins. Either CPHA=0 or CPHA=1 can be supported and transfers can be supported using the DMA controller. For CPHA=1, the select can remain asserted for multiple transfers and the timer status flag can be used to indicate the end of the transfer.

The transmit data must be written to the transmit buffer register before the external slave select asserts, otherwise the shifter error flag will be set.

Due to synchronization delays, the output valid time for the serial output data is 2.5 FlexIO clock cycles, so the maximum baud rate is divide by 6 of the FlexIO clock frequency.
Table 37-8. SPI Slave (CPHA=0) Configuration

<table>
<thead>
<tr>
<th>Register</th>
<th>Value</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>SHIFTCFGn</td>
<td>0x0000_0000</td>
<td>Start and stop bit disabled.</td>
</tr>
<tr>
<td>SHIFTCTLn</td>
<td>0x0083_0002</td>
<td>Configure transmit using Timer 0 on falling edge of shift clock with output data on Pin 0.</td>
</tr>
<tr>
<td>SHIFTCFG(n+1)</td>
<td>0x0000_0000</td>
<td>Start and stop bit disabled.</td>
</tr>
<tr>
<td>SHIFTCTL(n+1)</td>
<td>0x0000_0101</td>
<td>Configure receive using Timer 0 on rising edge of shift clock with input data on Pin 1.</td>
</tr>
<tr>
<td>TIMCMPn</td>
<td>0x0000_003F</td>
<td>Configure 32-bit transfer. Set TIMCMP[15:0] = (number of bits x 2) - 1.</td>
</tr>
<tr>
<td>TIMCFGn</td>
<td>0x0120_6600</td>
<td>Configure enable on trigger rising edge and disable on trigger falling edge, initial clock state is logic 0 and decrement on pin input.</td>
</tr>
<tr>
<td>TIMCTLn</td>
<td>0x06C0_0203</td>
<td>Configure 16-bit counter using Pin 2 input (shift clock), with Pin 3 input (slave select) as the inverted trigger.</td>
</tr>
<tr>
<td>SHIFTBUFn</td>
<td>Data to transmit</td>
<td>Transmit data can be written to SHIFTBUF, use the Shifter Status Flag to indicate when data can be written using interrupt or DMA request. Can support MSB first transfer by writing to SHIFTBUFBBS register instead.</td>
</tr>
<tr>
<td>SHIFTBUF(n+1)</td>
<td>Data to receive</td>
<td>Received data can be read from SHIFTBUF, use the Shifter Status Flag to indicate when data can be read using interrupt or DMA request. Can support MSB first transfer by reading from SHIFTBUFBBS register instead.</td>
</tr>
</tbody>
</table>

Table 37-9. SPI Slave (CPHA=1) Configuration

<table>
<thead>
<tr>
<th>Register</th>
<th>Value</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>SHIFTCFGn</td>
<td>0x0000_0001</td>
<td>Shifter configured to load on first shift and stop bit disabled.</td>
</tr>
<tr>
<td>SHIFTCTLn</td>
<td>0x0003_0002</td>
<td>Configure transmit using Timer 0 on rising edge of shift clock with output data on Pin 0.</td>
</tr>
<tr>
<td>SHIFTCFG(n+1)</td>
<td>0x0000_0000</td>
<td>Start and stop bit disabled.</td>
</tr>
<tr>
<td>SHIFTCTL(n+1)</td>
<td>0x0080_0101</td>
<td>Configure receive using Timer 0 on falling edge of shift clock with input data on Pin 1.</td>
</tr>
<tr>
<td>TIMCMPn</td>
<td>0x0000_003F</td>
<td>Configure 32-bit transfer. Set TIMCMP[15:0] = (number of bits x 2) - 1.</td>
</tr>
<tr>
<td>TIMCFGn</td>
<td>0x0120_6602</td>
<td>Configure start bit, enable on trigger rising edge, disable on trigger falling edge, initial clock state is logic 0 and decrement on pin input.</td>
</tr>
</tbody>
</table>

Table continues on the next page...
Table 37-9. SPI Slave (CPHA=1) Configuration (continued)

<table>
<thead>
<tr>
<th>Register</th>
<th>Value</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>TIMCTLn</td>
<td>0x06C0_0203</td>
<td>Configure 16-bit counter using Pin 2 input (shift clock), with Pin 3 input (slave select) as the inverted trigger.</td>
</tr>
<tr>
<td>SHIFTBUFn</td>
<td>Data to transmit</td>
<td>Transmit data can be written to SHIFTBUF, use the Shifter Status Flag to indicate when data can be written using interrupt or DMA request. Can support MSB first transfer by writing to SHIFTBUFBBS register instead.</td>
</tr>
<tr>
<td>SHIFTBUF(n+1)</td>
<td>Data to receive</td>
<td>Received data can be read from SHIFTBUF, use the Shifter Status Flag to indicate when data can be read using interrupt or DMA request. Can support MSB first transfer by reading from SHIFTBUFBBS register instead.</td>
</tr>
</tbody>
</table>

37.5.5 I2C Master

I2C master mode can be supported using two Timers, two Shifters and two Pins. One timer is used to generate the SCL output and one timer is used to control the shifters. The two shifters are used to transmit and receive for every word, when receiving the transmitter must transmit 0xFF to tristate the output. FlexIO inserts a stop bit after every word to generate/verify the ACK/NACK. FlexIO waits for the first write to the transmit data buffer before enabling SCL generation. Data transfers can be supported using the DMA controller and the shifter error flag will set on transmit underrun or receive overflow.

The first timer generates the bit clock for the entire packet (START to Repeated START/STOP), so the compare register needs to be programmed with the total number of clock edges in the packet (minus one). The timer supports clock stretching using the reset counter when pin equal to output (although this increases both the clock high and clock low periods by at least 1 FlexIO clock cycle each). The second timer uses the SCL input pin to control the transmit/receive shift registers, this enforces an SDA data hold time by an extra 2 FlexIO clock cycles.

Both the transmit and receive shifters need to be serviced for each word in the transfer, the transmit shifter must transmit 0xFF when receiving and the receive shifter returns the data actually present on the SDA pin. The transmit shifter will load 1 additional word on the last falling edge of SCL pin, this word should be 0x00 if generating a STOP condition or 0xFF if generating a repeated START condition. During the last word of a master-receiver transfer, the transmit SSTOP bit should be set by software to generate a NACK.
The receive shift register will assert an error interrupt if a NACK is detected, but software is responsible for generating the STOP or repeated START condition. If a NACK is detected during master-transmit, the interrupt routine should immediately write the transmit shifter register with 0x00 (if generating STOP) or 0xFF (if generating repeated START). Software should then wait for the next rising edge on SCL and then disable both timers. The transmit shifter should then be disabled after waiting the setup delay for a repeated START or STOP condition.

Due to synchronization delays, the data valid time for the transmit output is 2 FlexIO clock cycles, so the maximum baud rate is divide by 6 of the FlexIO clock frequency.

The I2C master data valid is delayed 2 cycles because the clock output is passed through a synchronizer before clocking the transmit/receive shifter (to guarantee some SDA hold time). Since the SCL output is synchronous with FlexIO clock, the synchronization delay is 1 cycle and then 1 cycle to generate the output.

<table>
<thead>
<tr>
<th>Register</th>
<th>Value</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>SHIFTCFGn</td>
<td>0x0000_0032</td>
<td>Start bit enabled (logic 0) and stop bit enabled (logic 1).</td>
</tr>
<tr>
<td>SHIFTCtrln</td>
<td>0x0101_0082</td>
<td>Configure transmit using Timer 1 on rising edge of clock with inverted output enable (open drain output) on Pin 0.</td>
</tr>
<tr>
<td>SHIFTCFG(n+1)</td>
<td>0x0000_0020</td>
<td>Start bit disabled and stop bit enabled (logic 0) for ACK/NACK detection.</td>
</tr>
<tr>
<td>SHIFTCtrl(n+1)</td>
<td>0x0180_0001</td>
<td>Configure receive using Timer 1 on falling edge of clock with input data on Pin 0.</td>
</tr>
<tr>
<td>TIMCMPn</td>
<td>0x0000_2501</td>
<td>Configure 2 word transfer with baud rate of divide by 4 of the FlexIO clock. Set TIMCMP[15:8] = (number of words x 18) + 1. Set TIMCMP[7:0] = (baud rate divider / 2) - 1.</td>
</tr>
<tr>
<td>TIMCFGn</td>
<td>0x0102_2222</td>
<td>Configure start bit, stop bit, enable on trigger high, disable on compare, reset if output equals pin. Initial clock state is logic 0 and is not affected by reset.</td>
</tr>
<tr>
<td>TIMCTLn</td>
<td>0x01C1_0101</td>
<td>Configure dual 8-bit counter using Pin 1 output enable (SCL open drain), with Shifter 0 flag as the inverted trigger.</td>
</tr>
<tr>
<td>TIMCMP(n+1)</td>
<td>0x0000_000F</td>
<td>Configure 8-bit transfer. Set TIMCMP[15:0] = (number of bits x 2) - 1.</td>
</tr>
<tr>
<td>TIMCFG(n+1)</td>
<td>0x0020_1112</td>
<td>Enable when Timer 0 is enabled, disable when Timer 0 is disabled, enable start bit and stop bit at end of each word, decrement on pin input.</td>
</tr>
<tr>
<td>TIMCTLn(n+1)</td>
<td>0x01C0_0183</td>
<td>Configure 16-bit counter using inverted Pin 1 input (SCL).</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
### Table 37-10. I2C Master Configuration (continued)

<table>
<thead>
<tr>
<th>Register</th>
<th>Value</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>SHIFTBUFn</td>
<td>Data to transmit</td>
<td>Transmit data can be written to SHIFTBUFBBS[7:0], use the Shifter Status Flag to indicate when data can be written using interrupt or DMA request.</td>
</tr>
<tr>
<td>SHIFTBUF(n+1)</td>
<td>Data to receive</td>
<td>Received data can be read from SHIFTBUFBIS[7:0], use the Shifter Status Flag to indicate when data can be read using interrupt or DMA request.</td>
</tr>
</tbody>
</table>

### 37.5.6 I2S Master

I2S master mode can be supported using two Timers, two Shifters and four Pins. One timer is used to generate the bit clock and control the shifters and one timer is used to generate the frame sync. FlexIO waits for the first write to the transmit data buffer before enabling bit clock and frame sync generation. Data transfers can be supported using the DMA controller and the shifter error flag will set on transmit underrun or receive overflow.

The bit clock frequency is an even integer divide of the FlexIO clock frequency, and the initial frame sync assertion occurs at the same time as the first bit clock edge. The timer uses the start bit to ensure the frame sync is generated one clock cycle before the first output data.

Due to synchronization delays, the setup time for the receiver input is 1.5 FlexIO clock cycles, so the maximum baud rate is divide by 4 of the FlexIO clock frequency.

### Table 37-11. I2S Master Configuration

<table>
<thead>
<tr>
<th>Register</th>
<th>Value</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>SHIFTCFGn</td>
<td>0x0000_0001</td>
<td>Load transmit data on first shift and stop bit disabled.</td>
</tr>
<tr>
<td>SHIFTCTRLn</td>
<td>0x0003_0002</td>
<td>Configure transmit using Timer 0 on rising edge of clock with output data on Pin 0.</td>
</tr>
<tr>
<td>SHIFTCFG(n+1)</td>
<td>0x0000_0000</td>
<td>Start and stop bit disabled.</td>
</tr>
<tr>
<td>SHIFTCTRL(n+1)</td>
<td>0x0080_0101</td>
<td>Configure receive using Timer 0 on falling edge of clock with input data on Pin 1.</td>
</tr>
<tr>
<td>TIMCMPn</td>
<td>0x0000_3F01</td>
<td>Configure 32-bit transfer with baud rate of divide by 4 of the FlexIO clock. Set TIMCMP[15:8] = (number of bits x 2) - 1. Set TIMCMP[7:0] = (baud rate divider / 2) - 1.</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
### Table 37-11. I2S Master Configuration (continued)

<table>
<thead>
<tr>
<th>Register</th>
<th>Value</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>TIMCFGn</td>
<td>0x0000_0202</td>
<td>Configure start bit, enable on trigger high and never disable. Initial clock state is logic 1.</td>
</tr>
<tr>
<td>TIMCTLn</td>
<td>0x01C3_0201</td>
<td>Configure dual 8-bit counter using Pin 2 output (bit clock), with Shifter 0 flag as the inverted trigger. Set PINPOL to invert the output shift clock.</td>
</tr>
<tr>
<td>TIMCMP(n+1)</td>
<td>0x0000_007F</td>
<td>Configure 32-bit transfer with baud rate of divide by 4 of the FlexIO clock. Set TIMCMP[15:0] = (number of bits x baud rate divider) - 1.</td>
</tr>
<tr>
<td>TIMCFG(n+1)</td>
<td>0x0000_0100</td>
<td>Enable when Timer 0 is enabled and never disable.</td>
</tr>
<tr>
<td>TIMCTL(n+1)</td>
<td>0x0003_0383</td>
<td>Configure 16-bit counter using inverted Pin 3 output (as frame sync).</td>
</tr>
<tr>
<td>SHIFTBUFn</td>
<td>Data to transmit</td>
<td>Transmit data can be written to SHIFTBUFBBS, use the Shifter Status Flag to indicate when data can be written using interrupt or DMA request. Can support LSB first transfer by writing to SHIFTBUF register instead.</td>
</tr>
<tr>
<td>SHIFTBUF(n+1)</td>
<td>Data to receive</td>
<td>Received data can be read from SHIFTBUFBBS, use the Shifter Status Flag to indicate when data can be read using interrupt or DMA request. Can support LSB first transfer by reading from SHIFTBUF register instead.</td>
</tr>
</tbody>
</table>

### 37.5.7 I2S Slave

I2S slave mode can be supported using two Timers, two Shifters and four Pins (for single transmit and single receive, other combinations of transmit and receive are possible).

The transmit data must be written to the transmit buffer register before the external frame sync asserts, otherwise the shifter error flag will be set.

Due to synchronization delays, the output valid time for the serial output data is 2.5 FlexIO clock cycles, so the maximum baud rate is divide by 6 of the FlexIO clock frequency.

The output valid time of SPI slave is max 2.5 cycles because there is a maximum 1.5 cycle delay on the clock synchronization plus 1 cycle to output the data.
Table 37-12. I2S Slave Configuration

<table>
<thead>
<tr>
<th>Register</th>
<th>Value</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>SHIFTCFGn</td>
<td>0x0000_0000</td>
<td>Start and stop bit disabled.</td>
</tr>
<tr>
<td>SHIFTCTLn</td>
<td>0x0103_0002</td>
<td>Configure transmit using Timer 1 on rising edge of shift clock with output data on Pin 0.</td>
</tr>
<tr>
<td>SHIFTCFG(n+1)</td>
<td>0x0000_0000</td>
<td>Start and stop bit disabled.</td>
</tr>
<tr>
<td>SHIFTCTL(n+1)</td>
<td>0x0180_0101</td>
<td>Configure receive using Timer 1 on falling edge of shift clock with input data on Pin 1.</td>
</tr>
<tr>
<td>TIMCMPn</td>
<td>0x0000_007D</td>
<td>Configure two 32-bit transfers per frame. Set TIMCMP[15:0] = (number of bits x 4) - 3.</td>
</tr>
<tr>
<td>TIMCFGn</td>
<td>0x0030_2400</td>
<td>Configure enable on pin rising edge (inverted frame sync) and disable on compare, initial clock state is logic 1 and decrement on trigger input (bit clock).</td>
</tr>
<tr>
<td>TIMCTLn</td>
<td>0x0440_0383</td>
<td>Configure 16-bit counter using inverted Pin 3 input (frame sync), with Pin 2 input (bit clock) as the trigger.</td>
</tr>
<tr>
<td>TIMCMP(n+1)</td>
<td>0x0000_003F</td>
<td>Configure 32-bit transfers. Set TIMCMP[15:0] = (number of bits x 2) - 1.</td>
</tr>
<tr>
<td>TIMCFG(n+1)</td>
<td>0x0020_3500</td>
<td>Configure enable on pin rising edge with trigger high and disable on compare with trigger low, initial clock state is logic 0 and decrement on pin input.</td>
</tr>
<tr>
<td>TIMCTL(n+1)</td>
<td>0x0340_0203</td>
<td>Configure 16-bit counter using Pin 2 input (bit clock), with Timer 0 output as the trigger.</td>
</tr>
<tr>
<td>SHIFTBUFn</td>
<td>Data to transmit</td>
<td>Transmit data can be written to SHIFTBUFBBBS, use the Shifter Status Flag to indicate when data can be written using interrupt or DMA request. Can support LSB first transfer by writing to SHIFTBUF register instead.</td>
</tr>
<tr>
<td>SHIFTBUF(n+1)</td>
<td>Data to receive</td>
<td>Received data can be read from SHIFTBUFBBBS, use the Shifter Status Flag to indicate when data can be read using interrupt or DMA request. Can support LSB first transfer by reading from SHIFTBUF register instead.</td>
</tr>
</tbody>
</table>
Chapter 38
General-Purpose Input/Output (GPIO)

38.1 Chip-specific GPIO information

38.1.1 GPIO instantiation information

The device includes a number of pins, PTB0, PTB1, PTD6, PTD7, PTC3, and PTC4 with high current drive capability. These pins can be used to drive LED or power MOSFET directly. The high drive capability applies to all functions which are multiplexed on these pins (LPUART, TPM, SPI, I2C, CLK_OUT...etc)

The drive capability of High current drive pins associated to I2C can be set in either I2C register or PCTRL register

38.1.1.1 Pull devices and directions

The pull devices are enabled out of POR only on RESET, NMI and respective SWD signals. Other pins can be enabled by writing to PORTx_PCRn[PE].

All the pins have controllable pull direction using the PORTx_PCRn[PS] field. All the pins default to pullup except for SWD_CLK, when enabled.

38.1.2 GPIO accessibility in the memory map

The GPIO is multi-ported and can be accessed directly by the core with zero wait states at base address 0xF800_0000. It can also be accessed by the core through the cross bar/AIPS interface at 0x400F_F000 and at an aliased slot (15) at address 0x4000_F000. All
BME operations to the GPIO space can be accomplished referencing the aliased slot (15) at address 0x4000_F000. Only some of the BME operations can be accomplished referencing GPIO at address 0x400F_F000.

### 38.2 Introduction

The GPIO registers support 8-bit, 16-bit or 32-bit accesses.

The GPIO data direction and output data registers control the direction and output data of each pin when the pin is configured for the GPIO function. The GPIO input data register displays the logic value on each pin when the pin is configured for any digital function, provided the corresponding Port Control and Interrupt module for that pin is enabled.

Efficient bit manipulation of the general-purpose outputs is supported through the addition of set, clear, and toggle write-only registers for each port output data register.

#### 38.2.1 Features

Features of the GPIO module include:
- Port Data Input register visible in all digital pin-multiplexing modes
- Port Data Output register with corresponding set/clear/toggle registers
- Port Data Direction register
- Zero wait state access to GPIO registers through IOPORT

**NOTE**

The GPIO module is clocked by system clock.

#### 38.2.2 Modes of operation

The following table depicts different modes of operation and the behavior of the GPIO module in these modes.

<table>
<thead>
<tr>
<th>Modes of operation</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Run</td>
<td>The GPIO module operates normally.</td>
</tr>
<tr>
<td>Wait</td>
<td>The GPIO module operates normally.</td>
</tr>
<tr>
<td>Stop</td>
<td>The GPIO module is disabled.</td>
</tr>
<tr>
<td>Debug</td>
<td>The GPIO module operates normally.</td>
</tr>
</tbody>
</table>

KL17 Sub-Family Reference Manual, Rev. 4.1, 07/2016

NXP Semiconductors
38.2.3  GPIO signal descriptions

Table 38-2. GPIO signal descriptions

<table>
<thead>
<tr>
<th>GPIO signal descriptions</th>
<th>Description</th>
<th>I/O</th>
</tr>
</thead>
<tbody>
<tr>
<td>PORTA31–PORTA0</td>
<td>General-purpose input/output</td>
<td>I/O</td>
</tr>
<tr>
<td>PORTB31–PORTB0</td>
<td>General-purpose input/output</td>
<td>I/O</td>
</tr>
<tr>
<td>PORTC31–PORTC0</td>
<td>General-purpose input/output</td>
<td>I/O</td>
</tr>
<tr>
<td>PORTD31–PORTD0</td>
<td>General-purpose input/output</td>
<td>I/O</td>
</tr>
<tr>
<td>PORTE31–PORTE0</td>
<td>General-purpose input/output</td>
<td>I/O</td>
</tr>
</tbody>
</table>

**NOTE**
Not all pins within each port are implemented on each device. See the chapter on signal multiplexing for the number of GPIO ports available in the device.

38.2.3.1 Detailed signal description

Table 38-3. GPIO interface-detailed signal descriptions

<table>
<thead>
<tr>
<th>Signal</th>
<th>I/O</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>PORTA31–PORTA0</td>
<td>I/O</td>
<td>General-purpose input/output</td>
</tr>
<tr>
<td>PORTB31–PORTB0</td>
<td>I/O</td>
<td>State meaning</td>
</tr>
<tr>
<td>PORTC31–PORTC0</td>
<td>I/O</td>
<td>Asserted: The pin is logic 1.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Deasserted: The pin is logic 0.</td>
</tr>
<tr>
<td>PORTD31–PORTD0</td>
<td>I/O</td>
<td>Timing</td>
</tr>
<tr>
<td>PORTE31–PORTE0</td>
<td>I/O</td>
<td>Assertion: When output, this signal occurs on the</td>
</tr>
<tr>
<td></td>
<td></td>
<td>rising-edge of the system clock. For input, it</td>
</tr>
<tr>
<td></td>
<td></td>
<td>may occur at any time and input may be asserted</td>
</tr>
<tr>
<td></td>
<td></td>
<td>asynchronously to the system clock.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Deassertion: When output, this signal occurs on</td>
</tr>
<tr>
<td></td>
<td></td>
<td>the rising-edge of the system clock. For input,</td>
</tr>
<tr>
<td></td>
<td></td>
<td>it may occur at any time and input may be</td>
</tr>
<tr>
<td></td>
<td></td>
<td>asserted asynchronously to the system clock.</td>
</tr>
</tbody>
</table>

**NOTE**
Not all pins within each port are implemented on each device. See the chapter on signal multiplexing for the number of GPIO ports available in the device.
### 38.3 Memory map and register definition

Any read or write access to the GPIO memory space that is outside the valid memory map results in a bus error.

#### GPIO memory map

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>400F_F000</td>
<td>Port Data Output Register (GPIOA_PDOR)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>38.3.1/735</td>
</tr>
<tr>
<td>400F_F004</td>
<td>Port Set Output Register (GPIOA_PSOR)</td>
<td>32</td>
<td>W</td>
<td>0000_0000h</td>
<td>38.3.2/736</td>
</tr>
<tr>
<td>400F_F008</td>
<td>Port Clear Output Register (GPIOA_PCOR)</td>
<td>32</td>
<td>W</td>
<td>0000_0000h</td>
<td>38.3.3/736</td>
</tr>
<tr>
<td>400F_F00C</td>
<td>Port Toggle Output Register (GPIOA_PTOR)</td>
<td>32</td>
<td>W</td>
<td>0000_0000h</td>
<td>38.3.4/737</td>
</tr>
<tr>
<td>400F_F010</td>
<td>Port Data Input Register (GPIOA_PDIR)</td>
<td>32</td>
<td>R</td>
<td>0000_0000h</td>
<td>38.3.5/737</td>
</tr>
<tr>
<td>400F_F014</td>
<td>Port Data Direction Register (GPIOA_PDDR)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>38.3.6/738</td>
</tr>
<tr>
<td>400F_F040</td>
<td>Port Data Output Register (GPIOB_PDOR)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>38.3.1/735</td>
</tr>
<tr>
<td>400F_F044</td>
<td>Port Set Output Register (GPIOB_PSOR)</td>
<td>32</td>
<td>W</td>
<td>0000_0000h</td>
<td>38.3.2/736</td>
</tr>
<tr>
<td>400F_F048</td>
<td>Port Clear Output Register (GPIOB_PCOR)</td>
<td>32</td>
<td>W</td>
<td>0000_0000h</td>
<td>38.3.3/736</td>
</tr>
<tr>
<td>400F_F04C</td>
<td>Port Toggle Output Register (GPIOB_PTOR)</td>
<td>32</td>
<td>W</td>
<td>0000_0000h</td>
<td>38.3.4/737</td>
</tr>
<tr>
<td>400F_F050</td>
<td>Port Data Input Register (GPIOB_PDIR)</td>
<td>32</td>
<td>R</td>
<td>0000_0000h</td>
<td>38.3.5/737</td>
</tr>
<tr>
<td>400F_F054</td>
<td>Port Data Direction Register (GPIOB_PDDR)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>38.3.6/738</td>
</tr>
<tr>
<td>400F_F080</td>
<td>Port Data Output Register (GPIOC_PDOR)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>38.3.1/735</td>
</tr>
<tr>
<td>400F_F084</td>
<td>Port Set Output Register (GPIOC_PSOR)</td>
<td>32</td>
<td>W</td>
<td>0000_0000h</td>
<td>38.3.2/736</td>
</tr>
<tr>
<td>400F_F088</td>
<td>Port Clear Output Register (GPIOC_PCOR)</td>
<td>32</td>
<td>W</td>
<td>0000_0000h</td>
<td>38.3.3/736</td>
</tr>
<tr>
<td>400F_F08C</td>
<td>Port Toggle Output Register (GPIOC_PTOR)</td>
<td>32</td>
<td>W</td>
<td>0000_0000h</td>
<td>38.3.4/737</td>
</tr>
<tr>
<td>400F_F090</td>
<td>Port Data Input Register (GPIOC_PDIR)</td>
<td>32</td>
<td>R</td>
<td>0000_0000h</td>
<td>38.3.5/737</td>
</tr>
<tr>
<td>400F_F094</td>
<td>Port Data Direction Register (GPIOC_PDDR)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>38.3.6/738</td>
</tr>
<tr>
<td>400F_F0C0</td>
<td>Port Data Output Register (GPIOD_PDOR)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>38.3.1/735</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
38.3.1 Port Data Output Register (GPIOx_PDOR)

This register configures the logic levels that are driven on each general-purpose output pins.

**NOTE**

Do not modify pin configuration registers associated with pins not available in your selected package. All unbonded pins not available in your package will default to DISABLE state for lowest power consumption.

---

**Address:** Base address + 0h offset

<table>
<thead>
<tr>
<th>Bit</th>
<th>R</th>
<th>W</th>
<th>PDO</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>30</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>29</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>28</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>27</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>26</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>25</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>24</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>23</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>22</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>21</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>20</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>19</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>18</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>17</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>16</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>15</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>14</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>13</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>12</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>11</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>10</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>9</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>8</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>7</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td></td>
<td></td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td></td>
<td></td>
<td>0</td>
</tr>
</tbody>
</table>

---

KL17 Sub-Family Reference Manual, Rev. 4.1, 07/2016

NXP Semiconductors
GPIOx_PDOR field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>PDO</td>
<td>Port Data Output</td>
</tr>
</tbody>
</table>

Register bits for unbonded pins return a undefined value when read.

0  Logic level 0 is driven on pin, provided pin is configured for general-purpose output.
1  Logic level 1 is driven on pin, provided pin is configured for general-purpose output.

38.3.2 Port Set Output Register (GPIOx_PSOR)

This register configures whether to set the fields of the PDOR.

Address: Base address + 4h offset

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
</tbody>
</table>

GPIOx_PSOR field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>PTSO</td>
<td>Port Set Output</td>
</tr>
</tbody>
</table>

Writing to this register will update the contents of the corresponding bit in the PDOR as follows:

0  Corresponding bit in PDORn does not change.
1  Corresponding bit in PDORn is set to logic 1.

38.3.3 Port Clear Output Register (GPIOx_PCOR)

This register configures whether to clear the fields of PDOR.

Address: Base address + 8h offset

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
</tbody>
</table>

GPIOx_PCOR field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>PTCO</td>
<td>Port Clear Output</td>
</tr>
</tbody>
</table>

KL17 Sub-Family Reference Manual, Rev. 4.1, 07/2016

736 NXP Semiconductors
38.3.4 Port Toggle Output Register (GPIOx_PTOR)

Address: Base address + Ch offset

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td>PTTO</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

GPIOx_PTOR field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>PTTO</td>
<td>Port Toggle Output</td>
</tr>
</tbody>
</table>

Writing to this register will update the contents of the corresponding bit in the PDOR as follows:

0  Corresponding bit in PDORn does not change.
1  Corresponding bit in PDORn is set to the inverse of its existing logic state.

38.3.5 Port Data Input Register (GPIOx_PDIR)

**NOTE**

Do not modify pin configuration registers associated with pins not available in your selected package. All unbonded pins not available in your package will default to DISABLE state for lowest power consumption.

Address: Base address + 10h offset

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>PDI</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

Chapter 38 General-Purpose Input/Output (GPIO)
### GPIOx_PDIR field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>PDI</td>
<td>Port Data Input</td>
</tr>
<tr>
<td></td>
<td>Reads 0 at the unimplemented pins for a particular device. Pins that are not configured for a digital function read 0. If the Port Control and Interrupt module is disabled, then the corresponding bit in PDIR does not update.</td>
</tr>
<tr>
<td>0</td>
<td>Pin logic level is logic 0, or is not configured for use by digital function.</td>
</tr>
<tr>
<td>1</td>
<td>Pin logic level is logic 1.</td>
</tr>
</tbody>
</table>

### 38.3.6 Port Data Direction Register (GPIOx_PDDR)

The PDDR configures the individual port pins for input or output.

**Address:** Base address + 14h offset

<table>
<thead>
<tr>
<th>Bit</th>
<th>R</th>
<th>W</th>
<th>PDD</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>30</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>29</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>28</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>27</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>26</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>25</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>24</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>23</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>22</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>21</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>20</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>19</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>18</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>17</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>16</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>15</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>14</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>13</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>12</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>11</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>10</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>9</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>8</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>7</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

### GPIOx_PDDR field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>PDD</td>
<td>Port Data Direction</td>
</tr>
<tr>
<td></td>
<td>Configures individual port pins for input or output.</td>
</tr>
<tr>
<td>0</td>
<td>Pin is configured as general-purpose input, for the GPIO function.</td>
</tr>
<tr>
<td>1</td>
<td>Pin is configured as general-purpose output, for the GPIO function.</td>
</tr>
</tbody>
</table>

### 38.4 FGPIO memory map and register definition

The GPIO registers are also aliased to the IOPORT interface on the Cortex-M0+ from address 0xF800_0000.

Accesses via the IOPORT interface occur in parallel with any instruction fetches and will therefore complete in a single cycle. This aliased Fast GPIO memory map is called FGPIO.

Any read or write access to the FGPIO memory space that is outside the valid memory map results in a bus error. All register accesses complete with zero wait states, except error accesses which complete with one wait state.
### FGPIO memory map

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>F800_0000</td>
<td>Port Data Output Register (FGPIOA_PDOR)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>38.4.1/740</td>
</tr>
<tr>
<td>F800_0004</td>
<td>Port Set Output Register (FGPIOA_PSOR)</td>
<td>32</td>
<td>W (always reads 0)</td>
<td>0000_0000h</td>
<td>38.4.2/741</td>
</tr>
<tr>
<td>F800_0008</td>
<td>Port Clear Output Register (FGPIOA_PCOR)</td>
<td>32</td>
<td>W (always reads 0)</td>
<td>0000_0000h</td>
<td>38.4.3/741</td>
</tr>
<tr>
<td>F800_000C</td>
<td>Port Toggle Output Register (FGPIOA_PTOR)</td>
<td>32</td>
<td>W (always reads 0)</td>
<td>0000_0000h</td>
<td>38.4.4/742</td>
</tr>
<tr>
<td>F800_0010</td>
<td>Port Data Input Register (FGPIOA_PDIR)</td>
<td>32</td>
<td>R</td>
<td>0000_0000h</td>
<td>38.4.5/742</td>
</tr>
<tr>
<td>F800_0014</td>
<td>Port Data Direction Register (FGPIOA_PDDR)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>38.4.6/743</td>
</tr>
<tr>
<td>F800_0040</td>
<td>Port Data Output Register (FGPIOB_PDOR)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>38.4.1/740</td>
</tr>
<tr>
<td>F800_0044</td>
<td>Port Set Output Register (FGPIOB_PSOR)</td>
<td>32</td>
<td>W (always reads 0)</td>
<td>0000_0000h</td>
<td>38.4.2/741</td>
</tr>
<tr>
<td>F800_0048</td>
<td>Port Clear Output Register (FGPIOB_PCOR)</td>
<td>32</td>
<td>W (always reads 0)</td>
<td>0000_0000h</td>
<td>38.4.3/741</td>
</tr>
<tr>
<td>F800_004C</td>
<td>Port Toggle Output Register (FGPIOB_PTOR)</td>
<td>32</td>
<td>W (always reads 0)</td>
<td>0000_0000h</td>
<td>38.4.4/742</td>
</tr>
<tr>
<td>F800_0050</td>
<td>Port Data Input Register (FGPIOB_PDIR)</td>
<td>32</td>
<td>R</td>
<td>0000_0000h</td>
<td>38.4.5/742</td>
</tr>
<tr>
<td>F800_0054</td>
<td>Port Data Direction Register (FGPIOB_PDDR)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>38.4.6/743</td>
</tr>
<tr>
<td>F800_0080</td>
<td>Port Data Output Register (FGPIOC_PDOR)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>38.4.1/740</td>
</tr>
<tr>
<td>F800_0084</td>
<td>Port Set Output Register (FGPIOC_PSOR)</td>
<td>32</td>
<td>W (always reads 0)</td>
<td>0000_0000h</td>
<td>38.4.2/741</td>
</tr>
<tr>
<td>F800_0088</td>
<td>Port Clear Output Register (FGPIOC_PCOR)</td>
<td>32</td>
<td>W (always reads 0)</td>
<td>0000_0000h</td>
<td>38.4.3/741</td>
</tr>
<tr>
<td>F800_008C</td>
<td>Port Toggle Output Register (FGPIOC_PTOR)</td>
<td>32</td>
<td>W (always reads 0)</td>
<td>0000_0000h</td>
<td>38.4.4/742</td>
</tr>
<tr>
<td>F800_0090</td>
<td>Port Data Input Register (FGPIOC_PDIR)</td>
<td>32</td>
<td>R</td>
<td>0000_0000h</td>
<td>38.4.5/742</td>
</tr>
<tr>
<td>F800_0094</td>
<td>Port Data Direction Register (FGPIOC_PDDR)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>38.4.6/743</td>
</tr>
<tr>
<td>F800_00C0</td>
<td>Port Data Output Register (FGPIOD_PDOR)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>38.4.1/740</td>
</tr>
<tr>
<td>F800_00C4</td>
<td>Port Set Output Register (FGPIOD_PSOR)</td>
<td>32</td>
<td>W (always reads 0)</td>
<td>0000_0000h</td>
<td>38.4.2/741</td>
</tr>
<tr>
<td>F800_00C8</td>
<td>Port Clear Output Register (FGPIOD_PCOR)</td>
<td>32</td>
<td>W (always reads 0)</td>
<td>0000_0000h</td>
<td>38.4.3/741</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
FGPIO memory map (continued)

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>F800_00CC</td>
<td>Port Toggle Output Register (FGPIOD_PTOR)</td>
<td>32</td>
<td>W</td>
<td>0000_0000h</td>
<td>38.4.4/742</td>
</tr>
<tr>
<td>F800_00D0</td>
<td>Port Data Input Register (FGPIOD_PDIR)</td>
<td>32</td>
<td>R</td>
<td>0000_0000h</td>
<td>38.4.5/742</td>
</tr>
<tr>
<td>F800_00D4</td>
<td>Port Data Direction Register (FGPIOD_PDDR)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>38.4.6/743</td>
</tr>
<tr>
<td>F800_0100</td>
<td>Port Data Output Register (FGPIOE_PDOR)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>38.4.1/740</td>
</tr>
<tr>
<td>F800_0104</td>
<td>Port Set Output Register (FGPIOE_PSOR)</td>
<td>32</td>
<td>W</td>
<td>0000_0000h</td>
<td>38.4.2/741</td>
</tr>
<tr>
<td>F800_0108</td>
<td>Port Clear Output Register (FGPIOE_PCOR)</td>
<td>32</td>
<td>W</td>
<td>0000_0000h</td>
<td>38.4.3/741</td>
</tr>
<tr>
<td>F800_010C</td>
<td>Port Toggle Output Register (FGPIOE_PTOR)</td>
<td>32</td>
<td>W</td>
<td>0000_0000h</td>
<td>38.4.4/742</td>
</tr>
<tr>
<td>F800_0110</td>
<td>Port Data Input Register (FGPIOE_PDIR)</td>
<td>32</td>
<td>R</td>
<td>0000_0000h</td>
<td>38.4.5/742</td>
</tr>
<tr>
<td>F800_0114</td>
<td>Port Data Direction Register (FGPIOE_PDDR)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>38.4.6/743</td>
</tr>
</tbody>
</table>

38.4.1 Port Data Output Register (FGPIOx_PDOR)

This register configures the logic levels that are driven on each general-purpose output pins.

Address: Base address + 0h offset

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>PDO</td>
</tr>
<tr>
<td>30</td>
<td>PDO</td>
</tr>
<tr>
<td>29</td>
<td>PDO</td>
</tr>
<tr>
<td>28</td>
<td>PDO</td>
</tr>
<tr>
<td>27</td>
<td>PDO</td>
</tr>
<tr>
<td>26</td>
<td>PDO</td>
</tr>
<tr>
<td>25</td>
<td>PDO</td>
</tr>
<tr>
<td>24</td>
<td>PDO</td>
</tr>
<tr>
<td>23</td>
<td>PDO</td>
</tr>
<tr>
<td>22</td>
<td>PDO</td>
</tr>
<tr>
<td>21</td>
<td>PDO</td>
</tr>
<tr>
<td>20</td>
<td>PDO</td>
</tr>
<tr>
<td>19</td>
<td>PDO</td>
</tr>
<tr>
<td>18</td>
<td>PDO</td>
</tr>
<tr>
<td>17</td>
<td>PDO</td>
</tr>
<tr>
<td>16</td>
<td>PDO</td>
</tr>
<tr>
<td>15</td>
<td>PDO</td>
</tr>
<tr>
<td>14</td>
<td>PDO</td>
</tr>
<tr>
<td>13</td>
<td>PDO</td>
</tr>
<tr>
<td>12</td>
<td>PDO</td>
</tr>
<tr>
<td>11</td>
<td>PDO</td>
</tr>
<tr>
<td>10</td>
<td>PDO</td>
</tr>
<tr>
<td>9</td>
<td>PDO</td>
</tr>
<tr>
<td>8</td>
<td>PDO</td>
</tr>
<tr>
<td>7</td>
<td>PDO</td>
</tr>
<tr>
<td>6</td>
<td>PDO</td>
</tr>
<tr>
<td>5</td>
<td>PDO</td>
</tr>
<tr>
<td>4</td>
<td>PDO</td>
</tr>
<tr>
<td>3</td>
<td>PDO</td>
</tr>
<tr>
<td>2</td>
<td>PDO</td>
</tr>
<tr>
<td>1</td>
<td>PDO</td>
</tr>
<tr>
<td>0</td>
<td>PDO</td>
</tr>
</tbody>
</table>

FGPIOx_PDOR field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>PDO</td>
<td>Port Data Output</td>
</tr>
<tr>
<td></td>
<td>Unimplemented pins for a particular device read as zero.</td>
</tr>
<tr>
<td>0</td>
<td>Logic level 0 is driven on pin, provided pin is configured for general-purpose output.</td>
</tr>
<tr>
<td>1</td>
<td>Logic level 1 is driven on pin, provided pin is configured for general-purpose output.</td>
</tr>
</tbody>
</table>
38.4.2 Port Set Output Register (FGPIOx_PSOR)

This register configures whether to set the fields of the PDOR.

Address: Base address + 4h offset

<table>
<thead>
<tr>
<th>Bit</th>
<th>R</th>
<th>W</th>
<th>PTSO</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>30</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>29</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>28</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>27</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>26</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>25</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>24</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>23</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>22</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>21</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>20</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>19</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>18</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>17</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>16</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>14</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>13</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>12</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>11</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>10</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>9</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>8</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>7</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>5</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>4</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>3</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

PTSO field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>PTSO</td>
<td>Port Set Output</td>
</tr>
</tbody>
</table>

Writing to this register will update the contents of the corresponding bit in the PDOR as follows:

0: Corresponding bit in PDORn does not change.
1: Corresponding bit in PDORn is set to logic 1.

38.4.3 Port Clear Output Register (FGPIOx_PCOR)

This register configures whether to clear the fields of PDOR.

Address: Base address + 8h offset

<table>
<thead>
<tr>
<th>Bit</th>
<th>R</th>
<th>W</th>
<th>PTCO</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>30</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>29</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>28</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>27</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>26</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>25</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>24</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>23</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>22</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>21</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>20</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>19</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>18</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>17</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>16</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>14</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>13</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>12</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>11</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>10</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>9</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>8</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>7</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>5</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>4</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>3</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

PTCO field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>PTCO</td>
<td>Port Clear Output</td>
</tr>
</tbody>
</table>

Writing to this register will update the contents of the corresponding bit in the Port Data Output Register (PDOR) as follows:

0: Corresponding bit in PDORn does not change.
1: Corresponding bit in PDORn is cleared to logic 0.
### 38.4.4 Port Toggle Output Register (FGPIOx_PTOR)

Address: Base address + Ch offset

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>R</td>
</tr>
<tr>
<td>30</td>
<td></td>
</tr>
<tr>
<td>29</td>
<td></td>
</tr>
<tr>
<td>28</td>
<td></td>
</tr>
<tr>
<td>27</td>
<td></td>
</tr>
<tr>
<td>26</td>
<td></td>
</tr>
<tr>
<td>25</td>
<td></td>
</tr>
<tr>
<td>24</td>
<td></td>
</tr>
<tr>
<td>23</td>
<td></td>
</tr>
<tr>
<td>22</td>
<td></td>
</tr>
<tr>
<td>21</td>
<td></td>
</tr>
<tr>
<td>20</td>
<td></td>
</tr>
<tr>
<td>19</td>
<td></td>
</tr>
<tr>
<td>18</td>
<td></td>
</tr>
<tr>
<td>17</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td></td>
</tr>
<tr>
<td>14</td>
<td></td>
</tr>
<tr>
<td>13</td>
<td></td>
</tr>
<tr>
<td>12</td>
<td></td>
</tr>
<tr>
<td>11</td>
<td></td>
</tr>
<tr>
<td>10</td>
<td></td>
</tr>
<tr>
<td>9</td>
<td></td>
</tr>
<tr>
<td>8</td>
<td></td>
</tr>
<tr>
<td>7</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>W</td>
</tr>
</tbody>
</table>

**PTTO**

Reset: 00000000000000000000000000000000

#### FGPIOx_PTOR field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| PTTO  | Port Toggle Output  
  Writing to this register will update the contents of the corresponding bit in the PDOR as follows:
  0  Corresponding bit in PDORn does not change.
  1  Corresponding bit in PDORn is set to the inverse of its existing logic state. |

### 38.4.5 Port Data Input Register (FGPIOx_PDIR)

Address: Base address + 10h offset

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>R</td>
</tr>
<tr>
<td>30</td>
<td></td>
</tr>
<tr>
<td>29</td>
<td></td>
</tr>
<tr>
<td>28</td>
<td></td>
</tr>
<tr>
<td>27</td>
<td></td>
</tr>
<tr>
<td>26</td>
<td></td>
</tr>
<tr>
<td>25</td>
<td></td>
</tr>
<tr>
<td>24</td>
<td></td>
</tr>
<tr>
<td>23</td>
<td></td>
</tr>
<tr>
<td>22</td>
<td></td>
</tr>
<tr>
<td>21</td>
<td></td>
</tr>
<tr>
<td>20</td>
<td></td>
</tr>
<tr>
<td>19</td>
<td></td>
</tr>
<tr>
<td>18</td>
<td></td>
</tr>
<tr>
<td>17</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td></td>
</tr>
<tr>
<td>14</td>
<td></td>
</tr>
<tr>
<td>13</td>
<td></td>
</tr>
<tr>
<td>12</td>
<td></td>
</tr>
<tr>
<td>11</td>
<td></td>
</tr>
<tr>
<td>10</td>
<td></td>
</tr>
<tr>
<td>9</td>
<td></td>
</tr>
<tr>
<td>8</td>
<td></td>
</tr>
<tr>
<td>7</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>W</td>
</tr>
</tbody>
</table>

**PDI**

Reset: 00000000000000000000000000000000

#### FGPIOx_PDIR field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| PDI   | Port Data Input  
  Reads 0 at the unimplemented pins for a particular device. Pins that are not configured for a digital function read 0. If the Port Control and Interrupt module is disabled, then the corresponding bit in PDIR does not update.
  0  Pin logic level is logic 0, or is not configured for use by digital function.
  1  Pin logic level is logic 1. |
38.4.6 Port Data Direction Register (FGPIOx_PDDR)

The PDDR configures the individual port pins for input or output.

Address: Base address + 14h offset

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>W</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

Reset: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

FGPIOx_PDDR field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>PDD</td>
<td>Port Data Direction</td>
</tr>
<tr>
<td></td>
<td>Configures individual port pins for input or output.</td>
</tr>
<tr>
<td>0</td>
<td>Pin is configured as general-purpose input, for the GPIO function.</td>
</tr>
<tr>
<td>1</td>
<td>Pin is configured as general-purpose output, for the GPIO function.</td>
</tr>
</tbody>
</table>

38.5 Functional description

38.5.1 General-purpose input

The logic state of each pin is available via the Port Data Input registers, provided the pin is configured for a digital function and the corresponding Port Control and Interrupt module is enabled.

38.5.2 General-purpose output

The logic state of each pin can be controlled via the port data output registers and port data direction registers, provided the pin is configured for the GPIO function. The following table depicts the conditions for a pin to be configured as input/output.

<table>
<thead>
<tr>
<th>If</th>
<th>Then</th>
</tr>
</thead>
<tbody>
<tr>
<td>A pin is configured for the GPIO function and the corresponding port data direction register bit is clear.</td>
<td>The pin is configured as an input.</td>
</tr>
<tr>
<td>A pin is configured for the GPIO function and the corresponding port data direction register bit is set.</td>
<td>The pin is configured as an output and and the logic state of the pin is equal to the corresponding port data output register.</td>
</tr>
</tbody>
</table>
To facilitate efficient bit manipulation on the general-purpose outputs, pin data set, pin data clear, and pin data toggle registers exist to allow one or more outputs within one port to be set, cleared, or toggled from a single register write.

The corresponding Port Control and Interrupt module does not need to be enabled to update the state of the port data direction registers and port data output registers including the set/clear/toggle registers.

38.5.3 IOPORT

The GPIO registers are also aliased to the IOPORT interface on the Cortex-M0+ from address 0xF800_0000. Accesses via the IOPORT interface occur in parallel with any instruction fetches and will therefore complete in a single cycle. If the DMA attempts to access the GPIO registers on the same cycle as an IOPORT access, then the DMA access will stall until any IOPORT accesses have completed.

During Compute Operation, the GPIO registers remain accessible via the IOPORT interface only. Since the clocks to the Port Control and Interrupt modules are disabled during Compute Operation, the Pin Data Input Registers do not update with the current state of the pins.
Chapter 39
Bit Manipulation Engine (BME)

39.1 Introduction

The Bit Manipulation Engine (BME) provides hardware support for atomic read-modify-write memory operations to the peripheral address space in Cortex-M0+ based microcontrollers.

This architectural capability is also known as "decorated storage" as it defines a mechanism for providing additional semantics for load and store operations to memory-mapped peripherals beyond just the reading and writing of data values to the addressed memory locations. In the BME definition, the "decoration", that is, the additional semantic information, is encoded into the peripheral address used to reference the memory.

By combining the basic load and store instructions of the ARM Cortex-M instruction set architecture (v6M, v7M) with the concept of decorated storage provided by the BME, the resulting implementation provides a robust and efficient read-modify-write capability to this class of ultra low-end microcontrollers. The resulting architectural capability defined by this core platform function is targeted at the manipulation of n-bit fields in peripheral registers and is consistent with I/O hardware addressing in the Embedded C standard. For most BME commands, a single core read or write bus cycle is converted into an atomic read-modify-write, that is, an indivisible "read followed by a write" bus sequence.

BME decorated references are only available on system bus transactions generated by the processor core and targeted at the standard 512 KB peripheral address space based at 0x4000_0000. The decoration semantic is embedded into address bits[28:19], creating a 448 MB space at addresses 0x4400_0000–0x5FFF_FFFF for AIPS; these bits are stripped out of the actual address sent to the peripheral bus controller and used by the BME to define and control its operation.

---

1. To be perfectly accurate, the peripheral address space occupies a 516 KB region: 512 KB based at 0x4000_0000 plus a 4 KB space based at 0x400F_F000 for GPIO accesses. This organization provides compatibility with the Kinetis K Family. Attempted accesses to the memory space located between 0x4008_0000 - 0x400F_EFFF are error terminated due to an illegal address.
39.1.1 Overview

The following figure is a generic block diagram of the processor core and platform for this class of ultra low-end microcontrollers.

![Cortex-M0+ core platform block diagram](image)

As shown in the block diagram, the BME module interfaces to a crossbar switch AHB slave port as its primary input and sources an AHB bus output to the Peripheral Bridge (PBRIDGE) controller. The BME hardware microarchitecture is a 2-stage pipeline design matching the protocol of the AMBA-AHB system bus interfaces. The PBRIDGE module converts the AHB system bus protocol into the IPS/APB protocol used by the attached slave peripherals.

39.1.2 Features

The key features of the BME include:
- Lightweight implementation of decorated storage for selected address spaces
• Additional access semantics encoded into the reference address
• Resides between a crossbar switch slave port and a peripheral bridge bus controller
• Two-stage pipeline design matching the AHB system bus protocol
• Combinatorially passes non-decorated accesses to peripheral bridge bus controller
• Conversion of decorated loads and stores from processor core into atomic read-modify-writes
• Decorated loads support unsigned bit field extracts, load-and-{set,clear} 1-bit operations
• Decorated stores support bit field inserts, logical AND, OR, and XOR operations
• Support for byte, halfword and word-sized decorated operations
• Supports minimum signal toggling on AHB output bus to reduce power dissipation

39.1.3 Modes of operation

The BME module does not support any special modes of operation. As a memory-mapped device located on a crossbar slave AHB system bus port, BME responds strictly on the basis of memory addresses for accesses to the peripheral bridge bus controller.

All functionality associated with the BME module resides in the core platform's clock domain; this includes its connections with the crossbar slave port and the PBRIDGE bus controller.

39.2 Memory map and register definition

The BME module provides a memory-mapped capability and does not include any programming model registers.

The exact set of functions supported by the BME are detailed in the Functional description.

The peripheral address space occupies a 516 KB region: 512 KB based at 0x4000_0000 plus a 4 KB space based at 0x400F_F000 for GPIO accesses; the decorated address space is mapped to the 448 MB region located at 0x4400_0000–0x5FFF_FFFF.

39.3 Functional description

Information found here details the specific functions supported by the BME.
Recall the combination of the basic load and store instructions of the Cortex-M instruction set architecture (v6M, v7M) plus the concept of decorated storage provided by the BME, the resulting implementation provides a robust and efficient read-modify-write capability to this class of ultra low-end microcontrollers. The resulting architectural capability defined by this core platform function is targeted at the manipulation of n-bit fields in peripheral registers and is consistent with I/O hardware addressing in the Embedded C standard. For most BME commands, a single core read or write bus cycle is converted into an atomic read-modify-write, that is, an indivisible "read followed by a write" bus sequence.

Consider decorated store operations first, then decorated loads.

### 39.3.1 BME decorated stores

The functions supported by the BME's decorated stores include three logical operators (AND, OR, XOR) plus a bit field insert.

For all these operations, BME converts a single decorated AHB store transaction into a 2-cycle atomic read-modify-write sequence, where the combined read-modify operation is performed in the first AHB data phase, and then the write is performed in the second AHB data phase.

A generic timing diagram of a decorated store showing a peripheral bit field insert operation is shown as follows:
All the decorated store operations follow the same execution template shown in Figure 39-2, a two-cycle read-modify-write operation:

1. Cycle x, 1st AHB address phase: Write from input bus is translated into a read operation on the output bus using the actual memory address (with the decoration removed) and then captured in a register.

2. Cycle x+1, 2nd AHB address phase: Write access with the registered (but actual) memory address is output.

3. Cycle x+1, 1st AHB data phase: Memory read data is modified using the input bus write data and the function defined by the decoration and captured in a data register; the input bus cycle is stalled.

4. Cycle x+2, 2nd AHB data phase: Registered write data is sourced onto the output write data bus.

**NOTE**

Any wait states inserted by the slave device are simply passed through the BME back to the master input bus, stalling the AHB transaction cycle for cycle.
39.3.1.1 Decorated store logical AND (AND)

This command performs an atomic read-modify-write of the referenced memory location.
1. First, the location is read;
2. It is then modified by performing a logical AND operation using the write data operand sourced for the system bus cycle
3. Finally, the result of the AND operation is written back into the referenced memory location.

The data size is specified by the write operation and can be byte (8-bit), halfword (16-bit) or word (32-bit). The core performs the required write data lane replication on byte and halfword transfers.

See Figure 39-3 where addr[30:29] = 10 for peripheral, addr[28:26] = 001 specifies the AND operation, and mem_addr[19:0] specifies the address offset into the space based at 0x4000_0000 for peripherals. The "-" indicates an address bit "don't care".

The decorated AND write operation is defined in the following pseudo-code as:

```plaintext
ioand<sz>(accessAddress, wdata)                 // decorated store AND
  tmp = mem[accessAddress & 0xE00FFFFF, size]  // memory read
  tmp = tmp & wdata                            // modify
  mem[accessAddress & 0xE00FFFFF, size] = tmp  // memory write
```

where the operand size <sz> is defined as b(yte, 8-bit), h(alfword, 16-bit) and w(ord, 32-bit). This notation is used throughout the document.

In the cycle definition tables, the notations AHB_ap and AHB_dp refer to the address and data phases of the BME AHB transaction. The cycle-by-cycle BME operations are detailed in the following table.

### Table 39-1. Cycle definitions of decorated store: logical AND

<table>
<thead>
<tr>
<th>Pipeline stage</th>
<th>Cycle</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>x</td>
</tr>
<tr>
<td>BME AHB_ap</td>
<td>Forward addr to memory; Decode decoration; Convert</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
Table 39-1. Cycle definitions of decorated store: logical AND (continued)

<table>
<thead>
<tr>
<th>Pipeline stage</th>
<th>Cycle</th>
<th>x+1</th>
<th>x+2</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>master_wt to slave_rd; Capture address, attributes</td>
<td></td>
<td></td>
</tr>
<tr>
<td>BME AHB_dp</td>
<td>&lt;previous&gt;</td>
<td></td>
<td>Perform memory read; Form (rdata &amp; wdata) and capture destination data in register</td>
</tr>
</tbody>
</table>

39.3.1.2 Decorated store logical OR (OR)

This command performs an atomic read-modify-write of the referenced memory location.
1. First, the location is read.
2. It is then modified by performing a logical OR operation using the write data operand sourced for the system bus cycle.
3. Finally, the result of the OR operation is written back into the referenced memory location.

The data size is specified by the write operation and can be byte (8-bit), halfword (16-bit) or word (32-bit). The core performs the required write data lane replication on byte and halfword transfers.

![Figure 39-4. Decorated address store: logical OR](image)

See Figure 39-4, where addr[30:29] = 10 for peripheral, addr[28:26] = 010 specifies the OR operation, and mem_addr[19:0] specifies the address offset into the space based at 0x4000_0000 for peripherals. The "-" indicates an address bit "don't care".

The decorated OR write operation is defined in the following pseudo-code as:

```
ioor<sz>(accessAddress, wdata)                  // decorated store OR
tmp   =  mem[accessAddress & 0xE00FFFFF, size]  // memory read
tmp   =  tmp | wdata                            // modify
mem[accessAddress & 0xE00FFFFF, size] = tmp    // memory write
```

The cycle-by-cycle BME operations are detailed in the following table.
### Table 39-2. Cycle definitions of decorated store: logical OR

<table>
<thead>
<tr>
<th>Pipeline stage</th>
<th>Cycle</th>
<th>x</th>
<th>x+1</th>
<th>x+2</th>
</tr>
</thead>
<tbody>
<tr>
<td>BME AHB_ap</td>
<td></td>
<td>x</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Forward addr to memory;</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Decode decoration; Convert</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>master_wt to slave_rd;</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Capture address, attributes</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Recirculate captured addr + attr to memory as slave_wt</td>
<td></td>
<td></td>
<td>&lt;next&gt;</td>
</tr>
<tr>
<td>BME AHB_dp</td>
<td>&lt;previous&gt;</td>
<td>Perform memory read; Form (rdata</td>
<td>wdata)</td>
<td>capture</td>
</tr>
<tr>
<td></td>
<td></td>
<td>destination data in register</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Perform write sending</td>
<td>registered data to memory</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

#### 39.3.1.3 Decorated store logical XOR (XOR)

This command performs an atomic read-modify-write of the referenced memory location.

1. First, the location is read.
2. It is then modified by performing a logical XOR (exclusive-OR) operation using the write data operand sourced for the system bus cycle.
3. Finally, the result of the XOR operation is written back into the referenced memory location.

The data size is specified by the write operation and can be byte (8-bit), halfword (16-bit) or word (32-bit). The core performs the required write data lane replication on byte and halfword transfers.

![Figure 39-5. Decorated address store: logical XOR](image)

See Figure 39-5, where addr[30:29] = 10 for peripheral, addr[28:26] = 011 specifies the XOR operation, and mem_addr[19:0] specifies the address offset into the peripheral space based at 0x4000_0000 for peripherals. The "-" indicates an address bit "don't care".

The decorated XOR write operation is defined in the following pseudo-code as:

```c
ioxor<sz>(accessAddress, wdata) // decorated store XOR

tmp = mem[accessAddress & 0xE00FFFFF, size] // memory read

tmp = tmp ^ wdata // modify

mem[accessAddress & 0xE00FFFFF, size] = tmp // memory write
```

The cycle-by-cycle BME operations are detailed in the following table.
Table 39-3. Cycle definitions of decorated store: logical XOR

<table>
<thead>
<tr>
<th>Pipeline Stage</th>
<th>Cycle</th>
</tr>
</thead>
<tbody>
<tr>
<td>x</td>
<td>x+1</td>
</tr>
<tr>
<td>BME AHB_ap</td>
<td>Forward addr to memory; Decode decoration; Convert master_wt to slave_rd; Capture address, attributes</td>
</tr>
<tr>
<td>BME AHB_dp</td>
<td>&lt;previous&gt;</td>
</tr>
</tbody>
</table>

39.3.1.4 Decorated store bit field insert (BFI)

This command inserts a bit field contained in the write data operand, defined by LSB position (b) and the bit field width (w+1), into the memory "container" defined by the access size associated with the store instruction using an atomic read-modify-write sequence.

The data size is specified by the write operation and can be byte (8-bit), halfword (16-bit) or word (32-bit).

**NOTE**

For the word sized operation, the maximum bit field width is 16 bits. The core performs the required write data lane replication on byte and halfword transfers.

The BFI operation can be used to insert a single bit into a peripheral. For this case, the w field is simply set to 0, indicating a bit field width of 1.

Figure 39-6. Decorated address store: bit field insert

where addr[30:29] =10 for peripheral,addr[28] = 1 signals a BFI operation, addr[27:23] is "b", the LSB identifier, addr[22:19] is "w", the bit field width minus 1 identifier, and addr[18:0] specifies the address offset into the peripheral space based at 0x4000_0000 for peripherals. The "-" indicates an address bit "don't care". Note, unlike the other decorated store operations, BFI uses addr[19] as the least significant bit in the "w" specifier and not as an address bit.
The decorated BFI write operation is defined in the following pseudo-code as:

```plaintext
iofbi<sz>(accessAddress, wdata)                 // decorated bit field insert
tmp   =  mem[accessAddress & 0xE007FFFF, size]  // memory read
mask  = ((1 << (w+1)) - 1) << b                 // generate bit mask
tmp   =  tmp   & ~mask                          // modify
    |  wdata & mask
mem[accessAddress & 0xE007FFFF, size] = tmp     // memory write
```

The write data operand (wdata) associated with the store instruction contains the bit field to be inserted. It must be properly aligned within a right-aligned container, that is, within the lower 8 bits for a byte operation, the lower 16 bits for a halfword, or the entire 32 bits for a word operation.

To illustrate, consider the following example of the insertion of the 3-bit field "xyz" into an 8-bit memory container, initially set to "abcd_efgh". For all cases, w is 2, signaling a bit field width of 3.

- If b = 0 and the decorated store (strb) Rt register[7:0] = ----_xyz-, then destination is "abcd_exyz"
- If b = 1 and the decorated store (strb) Rt register[7:0] = ----_xyz-, then destination is "abcd_xyzh"
- If b = 2 and the decorated store (strb) Rt register[7:0] = ----_xyz-, then destination is "abcd_yzgh"
- If b = 3 and the decorated store (strb) Rt register[7:0] = ----_xyz-, then destination is "abcd_zfgh"
- If b = 4 and the decorated store (strb) Rt register[7:0] = ----_xyz-, then destination is "abcd_efgh"
- If b = 5 and the decorated store (strb) Rt register[7:0] = ----_xyz-, then destination is "abcd_efgh"
- If b = 6 and the decorated store (strb) Rt register[7:0] = ----_xyz-, then destination is "abcd_efgh"
- If b = 7 and the decorated store (strb) Rt register[7:0] = ----_xyz-, then destination is "abcd_efgh"

Note from the example, when the starting bit position plus the field width exceeds the container size, only part of the source bit field is inserted into the destination memory location. Stated differently, if (b + w+1) > container_width, only the low-order "container_width - b" bits are actually inserted.

The cycle-by-cycle BME operations are detailed in the following table.

<table>
<thead>
<tr>
<th>Pipeline stage</th>
<th>Cycle</th>
<th>x</th>
<th>x+1</th>
<th>x+2</th>
</tr>
</thead>
<tbody>
<tr>
<td>BME AHB_ap</td>
<td>Forward addr to memory; Decode decoration; Convert master_wt to slave_rd; Capture address, attributes</td>
<td>Recirculate captured addr + attr to memory as slave_wt</td>
<td>&lt;next&gt;</td>
<td></td>
</tr>
<tr>
<td>BME AHB_dp</td>
<td>&lt;previous&gt;</td>
<td>Perform memory read; Form bit mask; Form bitwise ((mask) ? wdata : rdata)) and capture destination data in register</td>
<td>Perform write sending registered data to memory</td>
<td></td>
</tr>
</tbody>
</table>
39.3.2 BME decorated loads

The functions supported by the BME's decorated loads include two single-bit load-and-
{set, clear} operators plus unsigned bit field extracts.

For the two load-and-{set, clear} operations, BME converts a single decorated AHB load
transaction into a two-cycle atomic read-modify-write sequence, where the combined
read-modify operations are performed in the first AHB data phase, and then the write is
performed in the second AHB data phase as the original read data is returned to the
processor core. For an unsigned bit field extract, the decorated load transaction is stalled
for one cycle in the BME as the data field is extracted, then aligned and returned to the
processor in the second AHB data phase. This is the only decorated transaction that is not
an atomic read-modify-write, as it is a simple data read.

A generic timing diagram of a decorated load showing a peripheral load-and-set 1-bit
operation is shown as follows.
Decorated load-and-{set, clear} 1-bit operations follow the execution template shown in the above figure: a 2-cycle read-modify-write operation:

1. Cycle x, first AHB address phase: Read from input bus is translated into a read operation on the output bus with the actual memory address (with the decoration removed) and then captured in a register

2. Cycle x+1, second AHB address phase: Write access with the registered (but actual) memory address is output

3. Cycle x+1, first AHB data phase: The "original" 1-bit memory read data is captured in a register, while the 1-bit field is set or clear based on the function defined by the decoration with the modified data captured in a register; the input bus cycle is stalled

4. Cycle x+2, second AHB data phase: The selected original 1-bit is right-justified, zero-filled and then driven onto the input read data bus, while the registered write data is sourced onto the output write data bus

Figure 39-7. Decorated load: load-and-set 1-bit field insert timing diagram
NOTE
Any wait states inserted by the slave device are simply passed through the BME back to the master input bus, stalling the AHB transaction cycle for cycle.

A generic timing diagram of a decorated load showing an unsigned peripheral bit field operation is shown in the following figure.

Figure 39-8. Decorated load: unsigned bit field insert timing diagram

The decorated unsigned bit field extract follows the same execution template shown in the above figure, a 2-cycle read operation:

• Cycle x, 1st AHB address phase: Read from input bus is translated into a read operation on the output bus with the actual memory address (with the decoration removed) and then captured in a register
• Cycle x+1, 2nd AHB address phase: Idle cycle
Cycle x+1, 1st AHB data phase: A bit mask is generated based on the starting bit position and the field width; the mask is AND'ed with the memory read data to isolate the bit field; the resulting data is captured in a data register; the input bus cycle is stalled.

Cycle x+2, 2nd AHB data phase: Registered data is logically right-aligned for proper alignment and driven onto the input read data bus.

**NOTE**

Any wait states inserted by the slave device are simply passed through the BME back to the master input bus, stalling the AHB transaction cycle for cycle.

### 39.3.2.1 Decorated load: load-and-clear 1 bit (LAC1)

This command loads a 1-bit field defined by the LSB position (b) into the core's general purpose destination register (Rt) and zeroes the bit in the memory space after performing an atomic read-modify-write sequence.

The extracted 1-bit data field from the memory address is right-justified and zero-filled in the operand returned to the core.

The data size is specified by the read operation and can be byte (8-bit), halfword (16-bit) or word (32-bit).

<table>
<thead>
<tr>
<th>Address Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>addr[30:29]</td>
<td>10 peripheral</td>
</tr>
<tr>
<td>addr[28:26]</td>
<td>010 specifies the load-and-clear 1 bit operation</td>
</tr>
<tr>
<td>addr[25:21]</td>
<td>&quot;b&quot;, the bit identifier</td>
</tr>
<tr>
<td>mem_addr[19:0]</td>
<td>address offset into the space based at 0x4000_0000 for peripheral</td>
</tr>
</tbody>
</table>

```
<table>
<thead>
<tr>
<th>Operation</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>rdata</td>
<td>iolac1&lt;sz&gt;(accessAddress) // decorated load-and-clear 1</td>
</tr>
<tr>
<td>tmp</td>
<td>mem[accessAddress &amp; 0xE00FFFFFF, size] // memory read</td>
</tr>
<tr>
<td>mask</td>
<td>1 &lt;&lt; b // generate bit mask</td>
</tr>
<tr>
<td>rdata</td>
<td>(tmp &amp; ~mask) &gt;&gt; b // read data returned to core</td>
</tr>
<tr>
<td>tmp</td>
<td>tmp &amp; ~mask // modify</td>
</tr>
<tr>
<td>mem[accessAddress &amp; 0xE00FFFFFF, size] = tmp // memory write</td>
<td></td>
</tr>
</tbody>
</table>
```

**Figure 39-9. Decorated load address: load-and-clear 1 bit**

See Figure 39-9 where addr[30:29] = 10 for peripheral, addr[28:26] = 010 specifies the load-and-clear 1 bit operation, addr[25:21] is "b", the bit identifier, and mem_addr[19:0] specifies the address offset into the space based at 0x4000_0000 for peripheral. The "-" indicates an address bit "don't care".

The decorated load-and-clear 1-bit read operation is defined in the following pseudo-code as:

```
rdata = iolac1<sz>(accessAddress) // decorated load-and-clear 1

tmp = mem[accessAddress & 0xE00FFFFFF, size] // memory read
mask = 1 << b // generate bit mask
rdata = (tmp & ~mask) >> b // read data returned to core
tmp = tmp & ~mask // modify
mem[accessAddress & 0xE00FFFFFF, size] = tmp // memory write
```
The cycle-by-cycle BME operations are detailed in the following table.

### Table 39-5. Cycle definitions of decorated load: load-and-clear 1 bit

<table>
<thead>
<tr>
<th>Pipeline Stage</th>
<th>Cycle</th>
<th>x</th>
<th>x+1</th>
<th>x+2</th>
</tr>
</thead>
<tbody>
<tr>
<td>BME AHB_ap</td>
<td>Forward addr to memory; Decode decoration; Capture address, attributes</td>
<td>Recirculate captured addr + attr to memory as slave_wt</td>
<td>&lt;next&gt;</td>
<td></td>
</tr>
<tr>
<td>BME AHB_dp</td>
<td>&lt;previous&gt;</td>
<td>Perform memory read; Form bit mask; Extract bit from rdata; Form (rdata &amp; ~mask) and capture destination data in register</td>
<td>Return extracted bit to master; Perform write sending registered data to memory</td>
<td></td>
</tr>
</tbody>
</table>

#### 39.3.2.2 Decorated Load: Load-and-Set 1 Bit (LAS1)

This command loads a 1-bit field defined by the LSB position (b) into the core's general purpose destination register (Rt) and sets the bit in the memory space after performing an atomic read-modify-write sequence.

The extracted one bit data field from the memory address is right justified and zero filled in the operand returned to the core.

The data size is specified by the read operation and can be byte (8-bit), halfword (16-bit) or word (32-bit).

```
| iolaslb | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |
| iolash  | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |
| iolaslw | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |
```

**Figure 39-10. Decorated load address: load-and-set 1 bit**

where addr[30:29] = 10 for peripheral, addr[28:26] = 011 specifies the load-and-set 1 bit operation, addr[25:21] is "b", the bit identifier, and mem_addr[19:0] specifies the address offset into the space based at 0x4000_0000 for peripheral. The "-" indicates an address bit "don't care".

The decorated Load-and-Set 1 Bit read operation is defined in the following pseudo-code as:

```c
rdata = iolasl<sz>(accessAddress) // decorated load-and-set 1

tmp   = mem[accessAddress & 0xE00FFFFFF, size] // memory read
mask  = 1 << b // generate bit mask
rdata = (tmp & mask) >> b // read data returned to core
```
The cycle-by-cycle BME operations are detailed in the following table.

### Table 39-6. Cycle definitions of decorated load: load-and-set 1-bit

<table>
<thead>
<tr>
<th>Pipeline Stage</th>
<th>Cycle</th>
<th>x+2</th>
</tr>
</thead>
<tbody>
<tr>
<td>BME AHB_ap</td>
<td>Forward addr to memory; Decode decoration; Capture address, attributes</td>
<td>Recirculate captured addr + attr to memory as slave_wt</td>
</tr>
<tr>
<td>BME AHB_dp</td>
<td>&lt;previous&gt;</td>
<td>Perform memory read; Form bit mask; Extract bit from rdata; Form (rdata</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Function description</th>
</tr>
</thead>
<tbody>
<tr>
<td>tmp = tmp</td>
</tr>
</tbody>
</table>

### 39.3.2.3 Decorated load unsigned bit field extract (UBFX)

This command extracts a bit field defined by LSB position (b) and the bit field width (w +1) from the memory "container" defined by the access size associated with the load instruction using a two-cycle read sequence.

The extracted bit field from the memory address is right-justified and zero-filled in the operand returned to the core. Recall this is the only decorated operation that does not perform a memory write, that is, UBFX only performs a read.

The data size is specified by the write operation and can be byte (8-bit), halfword (16-bit) or word (32-bit). Note for the word sized operation, the maximum bit field width is 16 bits.

The use of a UBFX operation is recommended to extract a single bit. For this case, the w field is simply set to 0, indicating a bit field width of 1.

![Figure 39-11. Decorated load address: unsigned bit field extract](image-url)

See Figure 39-11, where addr[30:29] = 10 for peripheral, addr[28] = 1 specifies the unsigned bit field extract operation, addr[27:23] is "b", the LSB identifier, addr[22:19] is "w", the bit field width minus 1 identifier, and mem_addr[18:0] specifies the address.
offset into the space based at 0x4000_0000 for peripheral. The "-" indicates an address bit "don't care". Note, unlike the other decorated load operations, UBFX uses addr[19] as the least significant bit in the "w" specifier and not as an address bit.

The decorated unsigned bit field extract read operation is defined in the following pseudo-code as:

\[
\text{rdata} = \text{ioubfx<sz>(accessAddress)} \quad \text{// unsigned bit field extract}
\]
\[
\text{tmp} = \text{mem[accessAddress & 0xE007FFFF, size]} \quad \text{// memory read}
\]
\[
\text{mask} = ((1 << (w+1)) - 1) << b \quad \text{// generate bit mask}
\]
\[
\text{rdata} = (\text{tmp} \& \text{mask}) >> b \quad \text{// read data returned to core}
\]

Like the BFI operation, when the starting bit position plus the field width exceeds the container size, only part of the source bit field is extracted from the destination memory location. Stated differently, if \((b + w+1) > \text{container_width}\), only the low-order \("\text{container_width} - b"\) bits are actually extracted. The cycle-by-cycle BME operations are detailed in the following table.

**Table 39-7. Cycle definitions of decorated load: unsigned bit field extract**

<table>
<thead>
<tr>
<th>Pipeline Stage</th>
<th>Cycle</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>x</td>
</tr>
<tr>
<td>BME AHB_ap</td>
<td>Forward addr to memory; Decode decoration; Capture address, attributes</td>
</tr>
<tr>
<td>BME AHB_dp</td>
<td>&lt;previous&gt;</td>
</tr>
</tbody>
</table>

### 39.3.3 Additional details on decorated addresses and GPIO accesses

As previously noted, the peripheral address space occupies a 516 KB region: 512 KB based at 0x4000_0000 plus a 4 KB space based at 0x400F_F000 for GPIO accesses. This memory layout provides compatibility with the Kinetis K Family and provides 129 address "slots", each 4 KB in size.

The GPIO address space is multiply-mapped by the hardware: it appears at the "standard" system address 0x400F_F000 and is physically located in the address slot corresponding to address 0x4000_F000. Decorated loads and stores create a slight complication involving accesses to the GPIO. Recall the use of address[19] varies by decorated operation; for AND, OR, XOR, LAC1 and LAS1, this bit functions as a true address bit, while for BFI and UBFX, this bit defines the least significant bit of the "w" bit field specifier.
As a result, undecorated GPIO references and decorated AND, OR, XOR, LAC1 and LAS1 operations can use the standard 0x400F_F000 base address, while decorated BFI and UBFX operations must use the alternate 0x4000_F000 base address. Another implementation can simply use 0x400F_F000 as the base address for all undecorated GPIO accesses and 0x4000_F000 as the base address for all decorated accesses. Both implementations are supported by the hardware.

<table>
<thead>
<tr>
<th>Peripheral address space</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x4000_0000–0x4007_FFFF</td>
<td>Undecorated (normal) peripheral accesses</td>
</tr>
<tr>
<td>0x4008_0000–0x400F_EFFF</td>
<td>Illegal addresses; attempted references are aborted and error terminated</td>
</tr>
<tr>
<td>0x400F_F000–0x400F_FFFF</td>
<td>Undecorated (normal) GPIO accesses using standard address</td>
</tr>
<tr>
<td>0x4010_0000–0x43FF_FFFF</td>
<td>Illegal addresses; attempted references are aborted and error terminated</td>
</tr>
<tr>
<td>0x4400_0000–0x4FFF_FFFF</td>
<td>Decorated AND, OR, XOR, LAC1, LAS1 references to peripherals and GPIO based at either 0x4000_F000 or 0x400F_F000</td>
</tr>
<tr>
<td>0x5000_0000–0x5FFF_FFFF</td>
<td>Decorated BFI, UBFX references to peripherals and GPIO only based at 0x4000_F000</td>
</tr>
</tbody>
</table>

### 39.4 Application information

In this section, GNU assembler macros with C expression operands are presented as examples of the required instructions to perform decorated operations.

This section specifically presents a partial bme.h file defining the assembly language expressions for decorated logical stores: AND, OR, and XOR. Comparable functions for BFI and the decorated loads are more complex and available in the complete BME header file.

These macros use the same function names presented in Functional description.

```c
#define IOANDW(ADDR, WDATA)          
   __asm("ldr    r3, =(1<<26);
   "orr    r3, %[addr];
   "mov    r2, %[wdata];
   "str    r2, [r3];
   :: [addr] "r" (ADDR), [wdata] "r" (WDATA) : "r2", "r3");

#define IOANDH(ADDR, WDATA)          
   __asm("ldr    r3, =(1<<26);
   "orr    r3, %[addr];
   "mov    r2, %[wdata];
   "strh   r2, [r3];
   :: [addr] "r" (ADDR), [wdata] "r" (WDATA) : "r2", "r3");

#define IOANDB(ADDR, WDATA)          
   __asm("ldr    r3, =(1<<26);
   "orr    r3, %[addr];
   "mov    r2, %[wdata];
   "strb   r2, [r3];
   :: [addr] "r" (ADDR), [wdata] "r" (WDATA) : "r2", "r3");
```
```c
#define IOORW(ADDR, WDATA)          
   __asm("ldr    r3, =1<<27;"    
      "orr    r3, %[addr];"     
      "mov    r2, %[wdata];"    
      "str    r2, [r3];"        
      :: [addr] "r" (ADDR), [wdata] "r" (WDATA) : "r2", "r3");
#define IOORH(ADDR, WDATA)          
   __asm("ldr    r3, =1<<27;"    
      "orr    r3, %[addr];"     
      "mov    r2, %[wdata];"    
      "strh   r2, [r3];"        
      :: [addr] "r" (ADDR), [wdata] "r" (WDATA) : "r2", "r3");
#define IOORB(ADDR, WDATA)          
   __asm("ldr    r3, =1<<27;"    
      "orr    r3, %[addr];"     
      "mov    r2, %[wdata];"    
      "strb   r2, [r3];"        
      :: [addr] "r" (ADDR), [wdata] "r" (WDATA) : "r2", "r3");
#define IOXORW(ADDR, WDATA)          
   __asm("ldr    r3, =3<<26;"    
      "orr    r3, %[addr];"     
      "mov    r2, %[wdata];"    
      "str    r2, [r3];"        
      :: [addr] "r" (ADDR), [wdata] "r" (WDATA) : "r2", "r3");
#define IOXORH(ADDR, WDATA)          
   __asm("ldr    r3, =3<<26;"    
      "orr    r3, %[addr];"     
      "mov    r2, %[wdata];"    
      "strh   r2, [r3];"        
      :: [addr] "r" (ADDR), [wdata] "r" (WDATA) : "r2", "r3");
#define IOXORB(ADDR, WDATA)          
   __asm("ldr    r3, =3<<26;"    
      "orr    r3, %[addr];"     
      "mov    r2, %[wdata];"    
      "strb   r2, [r3];"        
      :: [addr] "r" (ADDR), [wdata] "r" (WDATA) : "r2", "r3");
```
Chapter 40
Micro Trace Buffer (MTB)

40.1 Introduction

Microcontrollers using the Cortex-M0+ processor core include support for a CoreSight Micro Trace Buffer to provide program trace capabilities.

The proper name for this function is the CoreSight Micro Trace Buffer for the Cortex-M0+ Processor; in this document, it is simply abbreviated as the MTB.

The simple program trace function creates instruction address change-of-flow data packets in a user-defined region of the system RAM. Accordingly, the system RAM controller manages requests from two sources:
- AMBA-AHB reads and writes from the system bus
- program trace packet writes from the processor

As part of the MTB functionality, there is a DWT (Data Watchpoint and Trace) module that allows the user to define watchpoint addresses, or optionally, an address and data value, that when triggered, can be used to start or stop the program trace recording.

This document details the functionality of both the MTB_RAM and MTB_DWT capabilities.

40.1.1 Overview

A generic block diagram of the processor core and platform for this class of ultra low-end microcontrollers is shown as follows:
As shown in the block diagram, the platform RAM (PRAM) controller connects to two input buses:

- the crossbar slave port for system bus accesses
- a "private execution MTB port" from the core

The logical paths from the crossbar master input ports to the PRAM controller are highlighted along with the private execution trace port from the processor core. The private MTB port signals the instruction address information needed for the 64-bit program trace packets written into the system RAM. The PRAM controller output interfaces to the attached RAM array. In this document, the PRAM controller is the MTB_RAM controller.

The following information is taken from the ARM CoreSight Micro Trace Buffer documentation.

"The execution trace packet consists of a pair of 32-bit words that the MTB generates when it detects the processor PC value changes non-sequentially. A non-sequential PC change can occur during branch instructions or during exception entry.

The processor can cause a trace packet to be generated for any instruction.
The following figure shows how the execution trace information is stored in memory as a sequence of packets.

![Figure 40-2. MTB execution trace storage format](image)

The first, lower addressed, word contains the source of the branch, the address it branched from. The value stored only records bits[31:1] of the source address, because Thumb instructions are at least halfword aligned. The least significant bit of the value is the A-bit. The A-bit indicates the atomic state of the processor at the time of the branch, and can differentiate whether the branch originated from an instruction in a program, an exception, or a PC update in Debug state. When it is zero the branch originated from an instruction, when it is one the branch originated from an exception or PC update in Debug state. This word is always stored at an even word location.

The second, higher addressed word contains the destination of the branch, the address it branched to. The value stored only records bits[31:1] of the branch address. The least significant bit of the value is the S-bit. The S-bit indicates where the trace started. An S-bit value of 1 indicates where the first packet after the trace started and a value of 0 is used for other packets. Because it is possible to start and stop tracing multiple times in a trace session, the memory might contain several packets with the S-bit set to 1. This word is always stored in the next higher word in memory, an odd word address.

When the A-bit is set to 1, the source address field contains the architecturally-preferred return address for the exception. For example, if an exception was caused by an SVC instruction, then the source address field contains the address of the following instruction. This is different from the case where the A-bit is set to 0. In this case, the source address contains the address of the branch instruction.

For an exception return operation, two packets are generated:
- The first packet has the:
  - Source address field set to the address of the instruction that causes the exception return, BX or POP.
• Destination address field set to bits[31:1] of the EXC_RETURN value. See the ARM v6-M Architecture Reference Manual.
• The A-bit set to 0.

• The second packet has the:
  • Source address field set to bits[31:1] of the EXC_RETURN value.
  • Destination address field set to the address of the instruction where execution commences.
  • A-bit set to 1."

Given the recorded change-of-flow trace packets in system RAM and the memory image of the application, a debugger can read out the data and create an instruction-by-instruction program trace. In keeping with the low area and power implementation cost design targets, the MTB trace format is less efficient than other CoreSight trace modules, for example, the ETM (Embedded Trace Macrocell). Since each branch packet is 8 bytes in size, a 1 KB block of system RAM can contain 128 branches. Using the Dhrystone 2.1 benchmark's dynamic runtime as an example, this corresponds to about 875 instructions per KB of trace RAM, or with a zero wait state memory, this corresponds to approximately 1600 processor cycles per KB. This metric is obviously very sensitive to the runtime characteristics of the user code.

The MTB_DWT function (not shown in the core platform block diagram) monitors the processor address and data buses so that configurable watchpoints can be detected to trigger the appropriate response in the MTB recording.

40.1.2 Features
The key features of the MTB_RAM and MTB_DWT include:
• Memory controller for system RAM and Micro Trace Buffer for program trace packets
• Read/write capabilities for system RAM accesses, write-only for program trace packets
• Supports zero wait state response to system bus accesses when no trace data is being written
• Can buffer two AHB address phases and one data write for system RAM accesses
• Supports 64-bit program trace packets including source and destination instruction addresses
• Program trace information in RAM available to MCU's application code or external debugger
• Program trace watchpoint configuration accessible by MCU's application code or debugger
• Location and size of RAM trace buffer is configured by software
• Two DWT comparators (addresses or address + data) provide programmable start/stop recording
• CoreSight compliant debug functionality

40.1.3 Modes of operation

The MTB_RAM and MTB_DWT functions do not support any special modes of operation. The MTB_RAM controller, as a memory-mapped device located on the platform's slave AHB system bus, responds strictly on the basis of memory addresses for accesses to its attached RAM array. The MTB private execution bus provides program trace packet write information to the RAM controller. Both the MTB_RAM and MTB_DWT modules are memory-mapped, so their programming models can be accessed.

All functionality associated with the MTB_RAM and MTB_DWT modules resides in the core platform's clock domain; this includes its connections with the RAM array.

40.2 External signal description

The MTB_RAM and MTB_DWT modules do not directly support any external interfaces.

The internal interface includes a standard AHB bus with a 32-bit datapath width from the appropriate crossbar slave port plus the private execution trace bus from the processor core. The signals in the private execution trace bus are detailed in the following table taken from the ARM CoreSight Micro Trace Buffer documentation. The signal direction is defined as viewed by the MTB_RAM controller.

<table>
<thead>
<tr>
<th>Signal</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>LOCKUP</td>
<td>Input</td>
<td>Indicates the processor is in the Lockup state. This signal is driven LOW for cycles when the processor is executing normally and driven HIGH for every cycle the processor is waiting in the Lockup state. This signal is valid on every cycle.</td>
</tr>
<tr>
<td>IAESEQ</td>
<td>Input</td>
<td>Indicates the next instruction address in execute, IAEX, is sequential, that is non-branching.</td>
</tr>
<tr>
<td>IAEXEN</td>
<td>Input</td>
<td>IAEX register enable.</td>
</tr>
<tr>
<td>IAEX[30:0]</td>
<td>Input</td>
<td>Registered address of the instruction in the execution stage, shifted right by one bit, that is, PC &gt;&gt; 1.</td>
</tr>
<tr>
<td>ATOMIC</td>
<td>Input</td>
<td>Indicates the processor is performing non-instruction related activities.</td>
</tr>
<tr>
<td>EDBGRQ</td>
<td>Output</td>
<td>Request for the processor to enter the Debug state, if enabled, and halt.</td>
</tr>
</tbody>
</table>
In addition, there are two signals formed by the MTB_DWT module and driven to the MTB_RAM controller: TSTART (trace start) and TSTOP (trace stop). These signals can be configured using the trace watchpoints to define programmable addresses and data values to affect the program trace recording state.

40.3 Memory map and register definition

The MTB_RAM and MTB_DWT modules each support a sparsely-populated 4 KB address space for their programming models. For each address space, there are a variety of control and configurable registers near the base address, followed by a large unused address space and finally a set of CoreSight registers to support dynamic determination of the debug configuration for the device.

Accesses to the programming model follow standard ARM conventions. Taken from the ARM CoreSight Micro Trace Buffer documentation, these are:

- Do not attempt to access reserved or unused address locations. Attempting to access these locations can result in UNPREDICTABLE behavior.
- The behavior of the MTB is UNPREDICTABLE if the registers with UNKNOWN reset values are not programmed prior to enabling trace.
- Unless otherwise stated in the accompanying text:
  - Do not modify reserved register bits
  - Ignore reserved register bits on reads
  - All register bits are reset to a logic 0 by a system or power-on reset
  - Use only word size, 32-bit, transactions to access all registers

40.3.1 MTB_RAM Memory Map

### MTB memory map

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>F000_0000</td>
<td>MTB Position Register (MTB_POSITION)</td>
<td>32</td>
<td>R/W</td>
<td>Undefined</td>
<td>40.3.1.1/772</td>
</tr>
<tr>
<td>F000_0004</td>
<td>MTB Master Register (MTB_MASTER)</td>
<td>32</td>
<td>R/W</td>
<td>See section</td>
<td>40.3.1.2/773</td>
</tr>
<tr>
<td>F000_0008</td>
<td>MTB Flow Register (MTB_FLOW)</td>
<td>32</td>
<td>R/W</td>
<td>Undefined</td>
<td>40.3.1.3/775</td>
</tr>
<tr>
<td>F000_000C</td>
<td>MTB Base Register (MTB_BASE)</td>
<td>32</td>
<td>R</td>
<td>Undefined</td>
<td>40.3.1.4/777</td>
</tr>
<tr>
<td>F000_0F00</td>
<td>Integration Mode Control Register (MTB_MODECTRL)</td>
<td>32</td>
<td>R</td>
<td>0000_0000h</td>
<td>40.3.1.5/777</td>
</tr>
</tbody>
</table>

Table continues on the next page...
## MTB memory map (continued)

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>F000_0FA0</td>
<td>Claim TAG Set Register (MTB_TAGSET)</td>
<td>32</td>
<td>R</td>
<td>0000_0000h</td>
<td>40.3.1.6/778</td>
</tr>
<tr>
<td>F000_0FA4</td>
<td>Claim TAG Clear Register (MTB_TAGCLEAR)</td>
<td>32</td>
<td>R</td>
<td>0000_0000h</td>
<td>40.3.1.7/778</td>
</tr>
<tr>
<td>F000_0FB0</td>
<td>Lock Access Register (MTB_LOCKACCESS)</td>
<td>32</td>
<td>R</td>
<td>0000_0000h</td>
<td>40.3.1.8/779</td>
</tr>
<tr>
<td>F000_0FB4</td>
<td>Lock Status Register (MTB_LOCKSTAT)</td>
<td>32</td>
<td>R</td>
<td>0000_0000h</td>
<td>40.3.1.9/779</td>
</tr>
<tr>
<td>F000_0FB8</td>
<td>Authentication Status Register (MTB_AUTHSTAT)</td>
<td>32</td>
<td>R</td>
<td>0000_0000h</td>
<td>40.3.1.10/779</td>
</tr>
<tr>
<td>F000_FBC</td>
<td>Device Architecture Register (MTB_DEVICEARCH)</td>
<td>32</td>
<td>R</td>
<td>4770_0A31h</td>
<td>40.3.1.11/780</td>
</tr>
<tr>
<td>F000_FC8</td>
<td>Device Configuration Register (MTB_DEVICECFG)</td>
<td>32</td>
<td>R</td>
<td>0000_0000h</td>
<td>40.3.1.12/781</td>
</tr>
<tr>
<td>F000_FC8</td>
<td>Device Type Identifier Register (MTB_DEVICETYPID)</td>
<td>32</td>
<td>R</td>
<td>0000_0031h</td>
<td>40.3.1.13/781</td>
</tr>
<tr>
<td>F000_FDO</td>
<td>Peripheral ID Register (MTB_PERIPHID4)</td>
<td>32</td>
<td>R</td>
<td>See section</td>
<td>40.3.1.14/782</td>
</tr>
<tr>
<td>F000_FD4</td>
<td>Peripheral ID Register (MTB_PERIPHID5)</td>
<td>32</td>
<td>R</td>
<td>See section</td>
<td>40.3.1.14/782</td>
</tr>
<tr>
<td>F000_FD8</td>
<td>Peripheral ID Register (MTB_PERIPHID6)</td>
<td>32</td>
<td>R</td>
<td>See section</td>
<td>40.3.1.14/782</td>
</tr>
<tr>
<td>F000_FDC</td>
<td>Peripheral ID Register (MTB_PERIPHID7)</td>
<td>32</td>
<td>R</td>
<td>See section</td>
<td>40.3.1.14/782</td>
</tr>
<tr>
<td>F000_FEO</td>
<td>Peripheral ID Register (MTB_PERIPHID0)</td>
<td>32</td>
<td>R</td>
<td>See section</td>
<td>40.3.1.14/782</td>
</tr>
<tr>
<td>F000_FE4</td>
<td>Peripheral ID Register (MTB_PERIPHID1)</td>
<td>32</td>
<td>R</td>
<td>See section</td>
<td>40.3.1.14/782</td>
</tr>
<tr>
<td>F000_FE8</td>
<td>Peripheral ID Register (MTB_PERIPHID2)</td>
<td>32</td>
<td>R</td>
<td>See section</td>
<td>40.3.1.14/782</td>
</tr>
<tr>
<td>F000_FEC</td>
<td>Peripheral ID Register (MTB_PERIPHID3)</td>
<td>32</td>
<td>R</td>
<td>See section</td>
<td>40.3.1.14/782</td>
</tr>
<tr>
<td>F000_FF0</td>
<td>Component ID Register (MTB_COMPID0)</td>
<td>32</td>
<td>R</td>
<td>See section</td>
<td>40.3.1.15/782</td>
</tr>
<tr>
<td>F000_FF4</td>
<td>Component ID Register (MTB_COMPID1)</td>
<td>32</td>
<td>R</td>
<td>See section</td>
<td>40.3.1.15/782</td>
</tr>
<tr>
<td>F000_FF8</td>
<td>Component ID Register (MTB_COMPID2)</td>
<td>32</td>
<td>R</td>
<td>See section</td>
<td>40.3.1.15/782</td>
</tr>
<tr>
<td>F000_FFC</td>
<td>Component ID Register (MTB_COMPID3)</td>
<td>32</td>
<td>R</td>
<td>See section</td>
<td>40.3.1.15/782</td>
</tr>
</tbody>
</table>
40.3.1.1 MTB Position Register (MTB_POSITION)

The MTB_POSITION register contains the Trace Write Address Pointer and Wrap fields. This register can be modified by the explicit programming model writes. It is also automatically updated by the MTB hardware when trace packets are being recorded.

The base address of the system RAM in the memory map dictates special consideration for the placement of the MTB. Consider the following guidelines:

For the standard configuration where the size of the MTB is ≤ 25% of the total RAM capacity, it is recommended the MTB be based at the address defined by the MTB_BASE register. The read-only MTB_BASE register is defined by the expression (0x2000_0000 - (RAM_Size/4)). For this configuration, the MTB_POSITION register is initialized to MTB_BASE & 0x0000_7FF8.

If the size of the MTB is more than 25% but less than or equal to 50% of the total RAM capacity, it is recommended the MTB be based at address 0x2000_0000. In this configuration, the MTB_POSITION register is initialized to (0x2000_0000 & 0x0000_7FF8) = 0x0000_0000.

Following these two suggested placements provides a full-featured circular memory buffer containing program trace packets.

In the unlikely event an even larger trace buffer is required, a write-once capacity of 75% of the total RAM capacity can be based at address 0x2000_0000. The MTB_POSITION register is initialized to (0x2000_0000 & 0x0000_7FF8) = 0x0000_0000. However, this configuration cannot support operation as a circular queue and instead requires the use of the MTB_FLOW[WATERMARK] capability to automatically disable tracing or halting the processor as the number of packet writes approach the buffer capacity. See the MTB_FLOW register description for more details.

Address: F000_0000h base + 0h offset = F000_0000h

| Bit |  31  |  30  |  29  |  28  |  27  |  26  |  25  |  24  |  23  |  22  |  21  |  20  |  19  |  18  |  17  |  16  |
|-----|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
| R   |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| W   |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| Reset | x*  | x*  | x*  | x*  | x*  | x*  | x*  | x*  | x*  | x*  | x*  | x*  | x*  | x*  | x*  | x*  |

<table>
<thead>
<tr>
<th>Bit</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Pointer</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

KL17 Sub-Family Reference Manual, Rev. 4.1, 07/2016
**MTB_POSITION field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–3 POINTER</td>
<td>Trace Packet Address Pointer[28:0]</td>
</tr>
<tr>
<td></td>
<td>Because a packet consists of two words, the POINTER field is the address of the first word of a packet. This field contains bits[31:3] of the RAM address where the next trace packet is written. Therefore, it points to an unused location and is automatically incremented. A debug agent can calculate the system memory map address for the current location in the MTB using the following &quot;generic&quot; equation: Given mtb_size = 1 &lt;&lt; (MTB_MASTER[MASK] + 4), systemAddress = MTB_BASE + (((MTB_POSITION &amp; 0xFFFF_FFF8) + (mtb_size - (MTB_BASE &amp; (mtb_size-1)))) &amp; 0x0000_7FF8); For this device, a simpler expression also applies. See the following pseudo-code: if ((MTB_POSITION &gt;&gt; 13) == 0x3) systemAddress = (0x1FFF &lt;&lt; 16) + (0x1 &lt;&lt; 15) + (MTB_POSITION &amp; 0x7FF8); else systemAddress = (0x2000 &lt;&lt; 16) + (0x0 &lt;&lt; 15) + (MTB_POSITION &amp; 0x7FF8); <strong>NOTE:</strong> The size of the RAM is parameterized and the most significant bits of the POINTER field are RAZ/WI. For these devices, POSITION[31:15] == POSITION[POINTER[28:12]] are RAZ/WI. Therefore, the active bits in this field are POSITION[14:3] == POSITION[POINTER[11:0]].</td>
</tr>
<tr>
<td>2 WRAP</td>
<td>WRAP</td>
</tr>
<tr>
<td></td>
<td>This field is set to 1 automatically when the POINTER value wraps as determined by the MTB_MASTER[MASK] field in the MASTER Trace Control Register. A debug agent might use the WRAP field to determine whether the trace information above and below the pointer address is valid.</td>
</tr>
<tr>
<td>Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>

**40.3.1.2 MTB Master Register (MTB_MASTER)**

The MTB_MASTER register contains the main program trace enable plus other trace controls. This register can be modified by the explicit programming model writes. MTB_MASTER[EN] and MTB_MASTER[HALTREQ] fields are also automatically updated by the MTB hardware.

Before MTB_MASTER[EN] or MTB_MASTER[TSTARTEN] are set to 1, the software must initialize the MTB_POSITION and MTB_FLOW registers.

If MTB_FLOW[WATERMARK] is used to stop tracing or to halt the processor, MTB_MASTER[MASK] must still be set to a value that prevents MTB_POSITION[POINTER] from wrapping before it reaches the MTB_FLOW[WATERMARK] value.
NOTE
The format of this mask field is different than MTBDWT_MASKn[MASK].

Address: F000_0000h base + 4h offset = F000_0004h

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>EN</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>HALTREQ</td>
<td>RAMPRIV</td>
<td>SFRWPRIV</td>
<td>TSTOPEN</td>
<td>TSTARTEN</td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
</tr>
</tbody>
</table>

* Notes:
  * x = Undefined at reset.

MTB_MASTER field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| 31 EN | Main Trace Enable
  When this field is 1, trace data is written into the RAM memory location addressed by MTB_POSITION[POINTER]. The MTB_POSITION[POINTER] value auto increments after the trace data packet is written.
  EN can be automatically set to 0 using the MTB_FLOW[WATERMARK] field and the MTB_FLOW[AUTOSTOP] bit.
  EN is automatically set to 1 if TSTARTEN is 1 and the TSTART signal is HIGH.
  EN is automatically set to 0 if TSTOPEN is 1 and the TSTOP signal is HIGH.
  NOTE: If EN is set to 0 because MTB_FLOW[WATERMARK] is set, then it is not automatically set to 1 if TSTARTEN is 1 and the TSTART input is HIGH. In this case, tracing can only be restarted if MTB_FLOW[WATERMARK] or MTB_POSITION[POINTER] value is changed by software. |
| 30–10 Reserved | This field is reserved. This read-only field is reserved and always has the value 0. |
| 9 HALTREQ | Halt Request
  This field is connected to the halt request signal of the trace logic, EDBGREQ. When HALTREQ is set to 1, the EDBGREQ is asserted if DBGEN (invasive debug enable, one of the debug authentication interface signals) is also HIGH. HALTREQ can be automatically set to 1 using MTB_FLOW[WATERMARK]. |
| 8 RAMPRIV | RAM Privilege
  If this field is 0, then user or privileged AHB read and write accesses to the RAM are permitted. If this field is 1, then only privileged AHB read and write accesses to the RAM are permitted and user accesses are RAZ/WI. The HPROT[1] signal determines if an access is a user or privileged mode reference. |

Table continues on the next page...
### MTB_MASTER field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>SFRWPRIV</td>
</tr>
<tr>
<td></td>
<td>Special Function Register Write Privilege</td>
</tr>
<tr>
<td></td>
<td>If this field is 0, then user or privileged AHB read and write accesses to the MTB_RAM Special Function Registers (programming model) are permitted. If this field is 1, then only privileged write accesses are permitted; user write accesses are ignored. The HPROT[1] signal determines if an access is user or privileged. Note MTB_RAM SFR read access are not controlled by this bit and are always permitted.</td>
</tr>
<tr>
<td>6</td>
<td>TSTOPEN</td>
</tr>
<tr>
<td></td>
<td>Trace Stop Input Enable</td>
</tr>
<tr>
<td></td>
<td>If this field is 1 and the TSTOP signal is HIGH, then EN is set to 0. If a trace packet is being written to memory, the write is completed before tracing is stopped.</td>
</tr>
<tr>
<td>5</td>
<td>TSTARTEN</td>
</tr>
<tr>
<td></td>
<td>Trace Start Input Enable</td>
</tr>
<tr>
<td></td>
<td>If this field is 1 and the TSTART signal is HIGH, then EN is set to 1. Tracing continues until a stop condition occurs.</td>
</tr>
<tr>
<td>MASK</td>
<td>Mask</td>
</tr>
<tr>
<td></td>
<td>This value determines the maximum size of the trace buffer in RAM. It specifies the most-significant bit of the MTB_POSITION[POINTER] field that can be updated by automatic increment. If the trace tries to advance past this power of 2, the MTB_POSITION[WRAP] bit is set to 1, the MTB_POSITION[MASK+3:3] == MTB_POSITION[POINTER[MASK:0]] bits are set to 0, and the MTB_POSITION[14:MASK+3] == MTB_POSITION[POINTER[11:MASK+1]] bits remain unchanged.</td>
</tr>
<tr>
<td></td>
<td>This field causes the trace packet information to be stored in a circular buffer of size 2^[MASK+4] bytes, that can be positioned in memory at multiples of this size. As detailed in the MTB_POSITION description, typical “upper limits” for the MTB size are RAM_Size/4 or RAM_Size/2. Values greater than the maximum have the same effect as the maximum.</td>
</tr>
</tbody>
</table>

### 40.3.1.3 MTB Flow Register (MTB_FLOW)

The MTB_FLOW register contains the watermark address and the autostop/autohalt control bits.

If tracing is stopped using the watermark autostop feature, it cannot be restarted until software clears the watermark autostop. This can be achieved in one of the following ways:

- Changing the MTB_POSITION[POINTER] field value to point to the beginning of the trace buffer, or
- Setting MTB_FLOW[AUTOSTOP] = 0.

A debug agent can use MTBFLOW[AUTOSTOP] to fill the trace buffer once only without halting the processor.

A debug agent can use MTB_FLOW[AUTOHALT] to fill the trace buffer once before causing the Cortex-M0+ processor to enter the Debug state. To enter Debug state, the Cortex-M0+ processor might have to perform additional branch type operations. Therefore, the MTB_FLOW[WATERMARK] field must be set below the final entry in the trace buffer region.
### MTB_FLOW field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–3</td>
<td>WATERMARK[28:0]</td>
</tr>
<tr>
<td></td>
<td>This field contains an address in the same format as the MTB_POSITION[POINTER] field. When MTB_POSITION[POINTER] matches the WATERMARK field value, actions defined by the AUTOHALT and AUTOSTOP bits are performed.</td>
</tr>
<tr>
<td>2</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>1</td>
<td>AUTOHALT</td>
</tr>
<tr>
<td></td>
<td>If this field is 1 and WATERMARK is equal to MTB_POSITION[POINTER], then MTB_MASTER[HALTREQ] is automatically set to 1. If the DBGEN signal is HIGH, the MTB asserts this halt request to the Cortex-M0+ processor by asserting the EDBGRQ signal.</td>
</tr>
<tr>
<td>0</td>
<td>AUTOSTOP</td>
</tr>
<tr>
<td></td>
<td>If this field is 1 and WATERMARK is equal to MTB_POSITION[POINTER], then MTB_MASTER[EN] is automatically set to 0. This stops tracing.</td>
</tr>
</tbody>
</table>
40.3.1.4 MTB Base Register (MTB_BASE)

The read-only MTB_BASE Register indicates where the RAM is located in the system memory map. This register is provided to enable auto discovery of the MTB RAM location, by a debug agent and is defined by a hardware design parameter. For this device, the base address is defined by the expression: MTB_BASE[BASEADDR] = 0x2000_0000 - (RAM_Size/4)

Address: F000_0000h base + Ch offset = F000_000Ch

| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| R   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| W   | BASEADDR |
| Reset | x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* x* |

* Notes:
• x = Undefined at reset.

MTB_BASE field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>BASEADDR</td>
<td>BASEADDR</td>
</tr>
<tr>
<td></td>
<td>This value is defined with a hardwired signal and the expression: 0x2000_0000 - (RAM_Size/4). For example, if the total RAM capacity is 16 KB, this field is 0x1FF_F000.</td>
</tr>
</tbody>
</table>

40.3.1.5 Integration Mode Control Register (MTB_MODECTRL)

This register enables the device to switch from a functional mode, or default behavior, into integration mode. It is hardwired to specific values used during the auto-discovery process by an external debug agent.

Address: F000_0000h base + F00h offset = F000_0F00h

| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| R   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| W   | MODECTRL |
| Reset | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |

MTB_MODECTRL field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>MODECTRL</td>
<td>MODECTRL</td>
</tr>
<tr>
<td></td>
<td>Hardwired to 0x0000_0000</td>
</tr>
</tbody>
</table>
40.3.1.6 Claim TAG Set Register (MTB_TAGSET)

The Claim Tag Set Register returns the number of bits that can be set on a read, and enables individual bits to be set on a write. It is hardwired to specific values used during the auto-discovery process by an external debug agent.

Address: F000_0000h base + FA0h offset = F000_0FA0h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>TAGSET</td>
</tr>
<tr>
<td>30</td>
<td></td>
</tr>
<tr>
<td>29</td>
<td></td>
</tr>
<tr>
<td>28</td>
<td></td>
</tr>
<tr>
<td>27</td>
<td></td>
</tr>
<tr>
<td>26</td>
<td></td>
</tr>
<tr>
<td>25</td>
<td></td>
</tr>
<tr>
<td>24</td>
<td></td>
</tr>
<tr>
<td>23</td>
<td></td>
</tr>
<tr>
<td>22</td>
<td></td>
</tr>
<tr>
<td>21</td>
<td></td>
</tr>
<tr>
<td>20</td>
<td></td>
</tr>
<tr>
<td>19</td>
<td></td>
</tr>
<tr>
<td>18</td>
<td></td>
</tr>
<tr>
<td>17</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td></td>
</tr>
<tr>
<td>14</td>
<td></td>
</tr>
<tr>
<td>13</td>
<td></td>
</tr>
<tr>
<td>12</td>
<td></td>
</tr>
<tr>
<td>11</td>
<td></td>
</tr>
<tr>
<td>10</td>
<td></td>
</tr>
<tr>
<td>9</td>
<td></td>
</tr>
<tr>
<td>8</td>
<td></td>
</tr>
<tr>
<td>7</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>Reset</td>
</tr>
</tbody>
</table>

MTB_TAGSET field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>TAGSET</td>
<td>TAGSET</td>
</tr>
<tr>
<td></td>
<td>Hardwired to 0x0000_0000</td>
</tr>
</tbody>
</table>

40.3.1.7 Claim TAG Clear Register (MTB_TAGCLEAR)

The read/write Claim Tag Clear Register is used to read the claim status on debug resources. A read indicates the claim tag status. Writing 1 to a specific bit clears the corresponding claim tag to 0. It is hardwired to specific values used during the auto-discovery process by an external debug agent.

Address: F000_0000h base + FA4h offset = F000_0FA4h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>TAGCLEAR</td>
</tr>
<tr>
<td>30</td>
<td></td>
</tr>
<tr>
<td>29</td>
<td></td>
</tr>
<tr>
<td>28</td>
<td></td>
</tr>
<tr>
<td>27</td>
<td></td>
</tr>
<tr>
<td>26</td>
<td></td>
</tr>
<tr>
<td>25</td>
<td></td>
</tr>
<tr>
<td>24</td>
<td></td>
</tr>
<tr>
<td>23</td>
<td></td>
</tr>
<tr>
<td>22</td>
<td></td>
</tr>
<tr>
<td>21</td>
<td></td>
</tr>
<tr>
<td>20</td>
<td></td>
</tr>
<tr>
<td>19</td>
<td></td>
</tr>
<tr>
<td>18</td>
<td></td>
</tr>
<tr>
<td>17</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td></td>
</tr>
<tr>
<td>14</td>
<td></td>
</tr>
<tr>
<td>13</td>
<td></td>
</tr>
<tr>
<td>12</td>
<td></td>
</tr>
<tr>
<td>11</td>
<td></td>
</tr>
<tr>
<td>10</td>
<td></td>
</tr>
<tr>
<td>9</td>
<td></td>
</tr>
<tr>
<td>8</td>
<td></td>
</tr>
<tr>
<td>7</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>Reset</td>
</tr>
</tbody>
</table>

MTB_TAGCLEAR field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>TAGCLEAR</td>
<td>TAGCLEAR</td>
</tr>
<tr>
<td></td>
<td>Hardwired to 0x0000_0000</td>
</tr>
</tbody>
</table>
40.3.1.8  Lock Access Register (MTB_LOCKACCESS)

The Lock Access Register enables a write access to component registers. It is hardwired to specific values used during the auto-discovery process by an external debug agent.

Address: F000_0000h base + FB0h offset = F000_0FB0h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>R</td>
</tr>
<tr>
<td>30</td>
<td>W</td>
</tr>
<tr>
<td>29</td>
<td></td>
</tr>
<tr>
<td>28</td>
<td></td>
</tr>
<tr>
<td>27</td>
<td></td>
</tr>
<tr>
<td>26</td>
<td></td>
</tr>
<tr>
<td>25</td>
<td></td>
</tr>
<tr>
<td>24</td>
<td></td>
</tr>
<tr>
<td>23</td>
<td></td>
</tr>
<tr>
<td>22</td>
<td></td>
</tr>
<tr>
<td>21</td>
<td></td>
</tr>
<tr>
<td>20</td>
<td></td>
</tr>
<tr>
<td>19</td>
<td></td>
</tr>
<tr>
<td>18</td>
<td></td>
</tr>
<tr>
<td>17</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td></td>
</tr>
<tr>
<td>14</td>
<td></td>
</tr>
<tr>
<td>13</td>
<td></td>
</tr>
<tr>
<td>12</td>
<td></td>
</tr>
<tr>
<td>11</td>
<td></td>
</tr>
<tr>
<td>10</td>
<td></td>
</tr>
<tr>
<td>9</td>
<td></td>
</tr>
<tr>
<td>8</td>
<td></td>
</tr>
<tr>
<td>7</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td></td>
</tr>
</tbody>
</table>

| Reset | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |

MTB_LOCKACCESS field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>LOCKACCESS</td>
<td>Hardwired to 0x0000_0000</td>
</tr>
</tbody>
</table>

40.3.1.9  Lock Status Register (MTB_LOCKSTAT)

The Lock Status Register indicates the status of the lock control mechanism. This register is used in conjunction with the Lock Access Register. It is hardwired to specific values used during the auto-discovery process by an external debug agent.

Address: F000_0000h base + FB4h offset = F000_0FB4h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>R</td>
</tr>
<tr>
<td>30</td>
<td>W</td>
</tr>
<tr>
<td>29</td>
<td></td>
</tr>
<tr>
<td>28</td>
<td></td>
</tr>
<tr>
<td>27</td>
<td></td>
</tr>
<tr>
<td>26</td>
<td></td>
</tr>
<tr>
<td>25</td>
<td></td>
</tr>
<tr>
<td>24</td>
<td></td>
</tr>
<tr>
<td>23</td>
<td></td>
</tr>
<tr>
<td>22</td>
<td></td>
</tr>
<tr>
<td>21</td>
<td></td>
</tr>
<tr>
<td>20</td>
<td></td>
</tr>
<tr>
<td>19</td>
<td></td>
</tr>
<tr>
<td>18</td>
<td></td>
</tr>
<tr>
<td>17</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td></td>
</tr>
<tr>
<td>14</td>
<td></td>
</tr>
<tr>
<td>13</td>
<td></td>
</tr>
<tr>
<td>12</td>
<td></td>
</tr>
<tr>
<td>11</td>
<td></td>
</tr>
<tr>
<td>10</td>
<td></td>
</tr>
<tr>
<td>9</td>
<td></td>
</tr>
<tr>
<td>8</td>
<td></td>
</tr>
<tr>
<td>7</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td></td>
</tr>
</tbody>
</table>

| Reset | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |

MTB_LOCKSTAT field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>LOCKSTAT</td>
<td>LOCKSTAT</td>
</tr>
<tr>
<td></td>
<td>Hardwired to 0x0000_0000</td>
</tr>
</tbody>
</table>

40.3.1.10 Authentication Status Register (MTB_AUTHSTAT)

The Authentication Status Register reports the required security level and current status of the security enable bit pairs. Where functionality changes on a given security level, this change must be reported in this register. It is connected to specific signals used during the auto-discovery process by an external debug agent.
MTB_AUTHSTAT[3:2] indicates if nonsecure, noninvasive debug is enabled or
disabled, while MTB_AUTHSTAT[1:0] indicates the enabled/disabled state of
nonsecure, invasive debug. For both 2-bit fields, 0b10 indicates the functionality is
disabled and 0b11 indicates it is enabled.

Address: F000_0000h base + FB8h offset = F000_0FB8h

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

MTB_AUTHSTAT field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–4</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>3</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>BIT3</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 1.</td>
</tr>
<tr>
<td>2</td>
<td>BIT2</td>
</tr>
<tr>
<td></td>
<td>Connected to NIDEN or DBGEN signal.</td>
</tr>
<tr>
<td>1</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>BIT1</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 1.</td>
</tr>
<tr>
<td>0</td>
<td>BIT0</td>
</tr>
<tr>
<td></td>
<td>Connected to DBGEN.</td>
</tr>
</tbody>
</table>

40.3.1.11 Device Architecture Register (MTB_DEVICEARCH)

This register indicates the device architecture. It is hardwired to specific values used
during the auto-discovery process by an external debug agent.

Address: F000_0000h base + FBCh offset = F000_0FBCh

| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| R   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| W   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 |

KL17 Sub-Family Reference Manual, Rev. 4.1, 07/2016
### 40.3.1.12 Device Configuration Register (MTB_DEVICECFG)

This register indicates the device configuration. It is hardwired to specific values used during the auto-discovery process by an external debug agent.

Address: F000_0000h base + FC8h offset = F000_0FC8h

| Bit | 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  | 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| R   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| W   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| Reset | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   |

### MTB_DEVICECFG field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DEVICECFG</td>
<td>DEVICECFG</td>
</tr>
<tr>
<td></td>
<td>Hardwired to 0x0000_0000.</td>
</tr>
</tbody>
</table>

### 40.3.1.13 Device Type Identifier Register (MTB_DEVICETYPID)

This register indicates the device type ID. It is hardwired to specific values used during the auto-discovery process by an external debug agent.

Address: F000_0000h base + FCCh offset = F000_0FCCh

| Bit | 31  | 30  | 29  | 28  | 27  | 26  | 25  | 24  | 23  | 22  | 21  | 20  | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| R   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 1   | 0   | 0   | 0   |
| W   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   |
| Reset | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   |

### MTB_DEVICETYPID field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DEVICETYPID</td>
<td>DEVICETYPID</td>
</tr>
<tr>
<td></td>
<td>Hardwired to 0x0000_0031.</td>
</tr>
</tbody>
</table>
40.3.1.14 Peripheral ID Register (MTB_PERIPHIDn)

These registers indicate the peripheral IDs. They are hardwired to specific values used during the auto-discovery process by an external debug agent.

Address: F000_0000h base + FD0h offset + (4d × i), where i=0d to 7d

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
</tr>
</tbody>
</table>

MTB_PERIPHIDn field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>PERIPHID</td>
<td>Peripheral ID4 is hardwired to 0x0000_0004; ID0 to 0x0000_0032; ID1 to 0x0000_00B9; ID2 to 0x0000_001B; and all the others to 0x0000_0000.</td>
</tr>
</tbody>
</table>

40.3.1.15 Component ID Register (MTB_COMPIDn)

These registers indicate the component IDs. They are hardwired to specific values used during the auto-discovery process by an external debug agent.

Address: F000_0000h base + FF0h offset + (4d × i), where i=0d to 3d

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
</tr>
</tbody>
</table>

MTB_COMPIDn field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>COMPID</td>
<td>Component ID</td>
</tr>
<tr>
<td></td>
<td>Component ID0 is hardwired to 0x0000_000D; ID1 to 0x0000_0090; ID2 to 0x0000_0005; ID3 to 0x0000_00B1.</td>
</tr>
</tbody>
</table>

40.3.2 MTB_DWT Memory Map

The MTB_DWT programming model supports a very simplified subset of the v7M debug architecture and follows the standard ARM DWT definition.
## MTBDWT memory map

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>F000_1000</td>
<td>MTB DWT Control Register (MTBDWT_CTRL)</td>
<td>32</td>
<td>R</td>
<td>2F00_0000h</td>
<td>40.3.2.1/784</td>
</tr>
<tr>
<td>F000_1020</td>
<td>MTB_DWT Comparator Register (MTBDWT_COMP0)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>40.3.2.2/785</td>
</tr>
<tr>
<td>F000_1024</td>
<td>MTB_DWT Comparator Mask Register (MTBDWT_MASK0)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>40.3.2.3/785</td>
</tr>
<tr>
<td>F000_1028</td>
<td>MTB_DWT Comparator Function Register 0 (MTBDWT_FCT0)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>40.3.2.4/786</td>
</tr>
<tr>
<td>F000_1030</td>
<td>MTB_DWT Comparator Register (MTBDWT_COMP1)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>40.3.2.2/785</td>
</tr>
<tr>
<td>F000_1034</td>
<td>MTB_DWT Comparator Mask Register (MTBDWT_MASK1)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>40.3.2.3/785</td>
</tr>
<tr>
<td>F000_1038</td>
<td>MTB_DWT Comparator Function Register 1 (MTBDWT_FCT1)</td>
<td>32</td>
<td>R/W</td>
<td>0000_0000h</td>
<td>40.3.2.5/788</td>
</tr>
<tr>
<td>F000_1200</td>
<td>MTB_DWT Trace Buffer Control Register (MTBDWT_TBCTRL)</td>
<td>32</td>
<td>R/W</td>
<td>2000_0000h</td>
<td>40.3.2.6/789</td>
</tr>
<tr>
<td>F000_1FC8</td>
<td>Device Configuration Register (MTBDWT_DEVICECFG)</td>
<td>32</td>
<td>R</td>
<td>0000_0000h</td>
<td>40.3.2.7/791</td>
</tr>
<tr>
<td>F000_1FCC</td>
<td>Device Type Identifier Register (MTBDWT_DEVICETYPID)</td>
<td>32</td>
<td>R</td>
<td>0000_0004h</td>
<td>40.3.2.8/791</td>
</tr>
<tr>
<td>F000_1FD0</td>
<td>Peripheral ID Register (MTBDWT_PERIPHID4)</td>
<td>32</td>
<td>R</td>
<td>See section</td>
<td>40.3.2.9/792</td>
</tr>
<tr>
<td>F000_1FD4</td>
<td>Peripheral ID Register (MTBDWT_PERIPHID5)</td>
<td>32</td>
<td>R</td>
<td>See section</td>
<td>40.3.2.9/792</td>
</tr>
<tr>
<td>F000_1FD8</td>
<td>Peripheral ID Register (MTBDWT_PERIPHID6)</td>
<td>32</td>
<td>R</td>
<td>See section</td>
<td>40.3.2.9/792</td>
</tr>
<tr>
<td>F000_1FDC</td>
<td>Peripheral ID Register (MTBDWT_PERIPHID7)</td>
<td>32</td>
<td>R</td>
<td>See section</td>
<td>40.3.2.9/792</td>
</tr>
<tr>
<td>F000_1FE0</td>
<td>Peripheral ID Register (MTBDWT_PERIPHID0)</td>
<td>32</td>
<td>R</td>
<td>See section</td>
<td>40.3.2.9/792</td>
</tr>
<tr>
<td>F000_1FE4</td>
<td>Peripheral ID Register (MTBDWT_PERIPHID1)</td>
<td>32</td>
<td>R</td>
<td>See section</td>
<td>40.3.2.9/792</td>
</tr>
<tr>
<td>F000_1FE8</td>
<td>Peripheral ID Register (MTBDWT_PERIPHID2)</td>
<td>32</td>
<td>R</td>
<td>See section</td>
<td>40.3.2.9/792</td>
</tr>
<tr>
<td>F000_1FEC</td>
<td>Peripheral ID Register (MTBDWT_PERIPHID3)</td>
<td>32</td>
<td>R</td>
<td>See section</td>
<td>40.3.2.9/792</td>
</tr>
<tr>
<td>F000_1FF0</td>
<td>Component ID Register (MTBDWT_COMPID0)</td>
<td>32</td>
<td>R</td>
<td>See section</td>
<td>40.3.2.10/792</td>
</tr>
<tr>
<td>F000_1FF4</td>
<td>Component ID Register (MTBDWT_COMPID1)</td>
<td>32</td>
<td>R</td>
<td>See section</td>
<td>40.3.2.10/792</td>
</tr>
<tr>
<td>F000_1FF8</td>
<td>Component ID Register (MTBDWT_COMPID2)</td>
<td>32</td>
<td>R</td>
<td>See section</td>
<td>40.3.2.10/792</td>
</tr>
<tr>
<td>F000_1FFC</td>
<td>Component ID Register (MTBDWT_COMPID3)</td>
<td>32</td>
<td>R</td>
<td>See section</td>
<td>40.3.2.10/792</td>
</tr>
</tbody>
</table>
40.3.2.1 MTB DWT Control Register (MTBDWT_CTRL)

The MTBDWT_CTRL register provides read-only information on the watchpoint configuration for the MTB_DWT.

Address: F000_1000h base + 0h offset = F000_1000h

<table>
<thead>
<tr>
<th>Bit</th>
<th>NUMCMP</th>
<th>DWTCFGCTRL</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>30</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>29</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>28</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>27</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>26</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>25</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>24</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>23</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>22</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>21</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>20</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>19</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>18</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>17</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>16</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>15</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>14</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>13</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>12</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>11</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>10</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>9</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>8</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>7</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

**MTBDWT_CTRL field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–28 NUMCMP</td>
<td>Number of comparators</td>
</tr>
<tr>
<td></td>
<td>The MTB_DWT implements two comparators.</td>
</tr>
<tr>
<td>DWTCFGCTRL</td>
<td>DWT configuration controls</td>
</tr>
<tr>
<td></td>
<td>This field is hardwired to 0xF00_0000, disabling all the remaining DWT functionality. The specific fields and their state are:</td>
</tr>
<tr>
<td></td>
<td>MTBDWT_CTRL[27] = NOTRCPKT = 1, trace sample and exception trace is not supported</td>
</tr>
<tr>
<td></td>
<td>MTBDWT_CTRL[26] = NOEXTRIG = 1, external match signals are not supported</td>
</tr>
<tr>
<td></td>
<td>MTBDWT_CTRL[25] = NOCYCCNT = 1, cycle counter is not supported</td>
</tr>
<tr>
<td></td>
<td>MTBDWT_CTRL[24] = NOPRFCNT = 1, profiling counters are not supported</td>
</tr>
<tr>
<td></td>
<td>MTBDWT_CTRL[22] = CYCEBTENA = 0, no POSTCNT underflow packets generated</td>
</tr>
<tr>
<td></td>
<td>MTBDWT_CTRL[21] = FOLDEVTENA = 0, no folded instruction counter overflow events</td>
</tr>
<tr>
<td></td>
<td>MTBDWT_CTRL[20] = LSUEVTENA = 0, no LSU counter overflow events</td>
</tr>
<tr>
<td></td>
<td>MTBDWT_CTRL[19] = SLEEPEVTENA = 0, no sleep counter overflow events</td>
</tr>
<tr>
<td></td>
<td>MTBDWT_CTRL[18] = EXCEVTENA = 0, no exception overhead counter events</td>
</tr>
<tr>
<td></td>
<td>MTBDWT_CTRL[17] = CPIEVTENA = 0, no CPI counter overflow events</td>
</tr>
<tr>
<td></td>
<td>MTBDWT_CTRL[16] = EXCTRCENA = 0, generation of exception trace disabled</td>
</tr>
<tr>
<td></td>
<td>MTBDWT_CTRL[12] = PCSAMPLENA = 0, no periodic PC sample packets generated</td>
</tr>
<tr>
<td></td>
<td>MTBDWT_CTRL[11:10] = SYNCTAP = 0, no synchronization packets</td>
</tr>
<tr>
<td></td>
<td>MTBDWT_CTRL[9] = CYCTAP = 0, cycle counter is not supported</td>
</tr>
<tr>
<td></td>
<td>MTBDWT_CTRL[8:5] = POSTINIT = 0, cycle counter is not supported</td>
</tr>
<tr>
<td></td>
<td>MTBDWT_CTRL[4:1] = POSTRESET = 0, cycle counter is not supported</td>
</tr>
<tr>
<td></td>
<td>MTBDWT_CTRL[0] = CYCCNTENA = 0, cycle counter is not supported</td>
</tr>
</tbody>
</table>
40.3.2.2  MTB_DWT Comparator Register (MTBDWT_COMPn)

The MTBDWT_COMPn registers provide the reference value for comparator n.

Address: F000_1000h base + 20h offset + (16d × i), where i=0d to 1d

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-0</td>
<td>COMP</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>COMP</td>
<td>Reference value for comparison</td>
</tr>
</tbody>
</table>

If MTBDWT_COMP0 is used for a data value comparator and the access size is byte or halfword, the data value must be replicated across all appropriate byte lanes of this register. For example, if the data is a byte-sized "x" value, then COMP[31:24] = COMP[23:16] = COMP[15:8] = COMP[7:0] = "x". Likewise, if the data is a halfword-size "y" value, then COMP[31:16] = COMP[15:0] = "y".

40.3.2.3  MTB_DWT Comparator Mask Register (MTBDWT_MASKn)

The MTBDWT_MASKn registers define the size of the ignore mask applied to the reference address for address range matching by comparator n. Note the format of this mask field is different than the MTB_MASTER[MASK].

Address: F000_1000h base + 24h offset + (16d × i), where i=0d to 1d

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-0</td>
<td>MASK</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–5</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>MASK</td>
<td>MASK</td>
</tr>
</tbody>
</table>

The value of the ignore mask, 0-31 bits, is applied to address range matching. MASK = 0 is used to include all bits of the address in the comparison, except if MASK = 0 and the comparator is configured to watch instruction fetch addresses, address bit [0] is ignored by the hardware since all fetches must be at least halfword aligned. For MASK != 0 and regardless of watch type, address bits [x-1:0] are ignored in the address comparison.

Using a mask means the comparator matches on a range of addresses, defined by the unmasked most significant bits of the address, bits [31:x]. The maximum MASK value is 24, producing a 16 Mbyte mask. An attempted write of a MASK value > 24 is limited by the MTBDWT hardware to 24.

Table continues on the next page...
MTBDWT\_MASK\textsubscript{n} field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>If MTBDWT_COMP\textsubscript{0} is used as a data value comparator, then MTBDWT_MASK\textsubscript{0} should be programmed to zero.</td>
<td></td>
</tr>
</tbody>
</table>

### 40.3.2.4 MTB\_DWT Comparator Function Register 0 (MTBDWT\_FCT0)

The MTBDWT\_FCT\textsubscript{n} registers control the operation of comparator \textsubscript{n}.

Address: F000\_1000h base + 28h offset = F000\_1028h

#### MTBDWT\_FCT0 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–25</td>
<td>Reserved</td>
</tr>
<tr>
<td>Reserved</td>
<td>This field is reserved.</td>
</tr>
<tr>
<td>Reserved</td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>24 MATCHED</td>
<td>Comparator match</td>
</tr>
<tr>
<td></td>
<td>If this read-only flag is asserted, it indicates the operation defined by the FUNCTION field occurred since the last read of the register. Reading the register clears this bit.</td>
</tr>
<tr>
<td>0</td>
<td>No match.</td>
</tr>
<tr>
<td>1</td>
<td>Match occurred.</td>
</tr>
<tr>
<td>23–20 Reserved</td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>19–16 Reserved</td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>15–12 DATAVADDR0</td>
<td>Data Value Address 0</td>
</tr>
<tr>
<td></td>
<td>Since the MTB_DWT implements two comparators, the DATAVADDR0 field is restricted to values {0,1}. When the DATAVMATCH bit is asserted, this field defines the comparator number to use for linked address comparison.</td>
</tr>
<tr>
<td></td>
<td>If MTBDWT_COMP0 is used as a data watchpoint and MTBDWT_COMP1 as an address watchpoint, DATAVADDR0 must be set.</td>
</tr>
<tr>
<td>11–10 DATAVSIZE</td>
<td>Data Value Size</td>
</tr>
<tr>
<td></td>
<td>For data value matching, this field defines the size of the required data comparison.</td>
</tr>
<tr>
<td>00</td>
<td>Byte.</td>
</tr>
<tr>
<td>01</td>
<td>Halfword.</td>
</tr>
<tr>
<td>10</td>
<td>Word.</td>
</tr>
<tr>
<td>11</td>
<td>Reserved. Any attempts to use this value results in UNPREDICTABLE behavior.</td>
</tr>
<tr>
<td>9 Reserved</td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>8 DATAVMATCH</td>
<td>Data Value Match</td>
</tr>
<tr>
<td></td>
<td>When this field is 1, it enables data value comparison. For this implementation, MTBDWT_COMP0 supports address or data value comparisons; MTBDWT_COMP1 only supports address comparisons.</td>
</tr>
<tr>
<td>0</td>
<td>Perform address comparison.</td>
</tr>
<tr>
<td>1</td>
<td>Perform data value comparison.</td>
</tr>
<tr>
<td>7–4 Reserved</td>
<td>This field is reserved.</td>
</tr>
<tr>
<td></td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>FUNCTION</td>
<td>Function</td>
</tr>
<tr>
<td></td>
<td>Selects the action taken on a comparator match. If MTBDWT_COMP0 is used for a data value and MTBDWT_COMP1 for an address value, then MTBDWT_FCT1[FUNCTION] must be set to zero. For this configuration, MTBDWT_MASK1 can be set to a non-zero value, so the combined comparators match on a range of addresses.</td>
</tr>
<tr>
<td>0000</td>
<td>Disabled.</td>
</tr>
<tr>
<td>0100</td>
<td>Instruction fetch.</td>
</tr>
<tr>
<td>0101</td>
<td>Data operand read.</td>
</tr>
<tr>
<td>0110</td>
<td>Data operand write.</td>
</tr>
<tr>
<td>0111</td>
<td>Data operand (read + write).</td>
</tr>
<tr>
<td>others</td>
<td>Reserved. Any attempts to use this value results in UNPREDICTABLE behavior.</td>
</tr>
</tbody>
</table>
40.3.2.5 MTB_DWT Comparator Function Register 1 (MTBDWT_FCT1)

The MTBDWT_FCTn registers control the operation of comparator n. Since the MTB_DWT only supports data value comparisons on comparator 0, there are several fields in the MTBDWT_FCT1 register that are RAZ/WI (bits 12, 11:10, 8).

Address: F000_1000h base + 38h offset = F000_1038h

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>17</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bit</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>12</th>
<th>11</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>R</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

MTBDWT_FCT1 field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–25</td>
<td>Reserved</td>
</tr>
<tr>
<td>Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>24 MATCHED</td>
<td>Comparator match</td>
</tr>
<tr>
<td></td>
<td>If this read-only flag is asserted, it indicates the operation defined by the FUNCTION field occurred since the last read of the register. Reading the register clears this bit.</td>
</tr>
</tbody>
</table>

Table continues on the next page...
### MTBDWT_FCT1 field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>No match.</td>
</tr>
<tr>
<td>1</td>
<td>Match occurred.</td>
</tr>
<tr>
<td>23–4</td>
<td>Reserved</td>
</tr>
</tbody>
</table>

This field is reserved.
This read-only field is reserved and always has the value 0.

<table>
<thead>
<tr>
<th>FUNCTION</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Selects the action taken on a comparator match. If MTBDWT_COMP0 is used for a data value and MTBDWT_COMP1 for an address value, then MTBDWT_FCT1[FUNCTION] must be set to zero. For this configuration, MTBDWT_MASK1 can be set to a non-zero value, so the combined comparators match on a range of addresses.</td>
</tr>
<tr>
<td>0000</td>
<td>Disabled.</td>
</tr>
<tr>
<td>0100</td>
<td>Instruction fetch.</td>
</tr>
<tr>
<td>0101</td>
<td>Data operand read.</td>
</tr>
<tr>
<td>0110</td>
<td>Data operand write.</td>
</tr>
<tr>
<td>0111</td>
<td>Data operand (read + write).</td>
</tr>
<tr>
<td>others</td>
<td>Reserved. Any attempts to use this value results in UNPREDICTABLE behavior.</td>
</tr>
</tbody>
</table>

### 40.3.2.6 MTB_DWT Trace Buffer Control Register (MTBDWT_TBCtrl)

The MTBDWT_TBCtrl register defines how the watchpoint comparisons control the actual trace buffer operation.

Recall the MTB supports starting and stopping the program trace based on the watchpoint comparisons signaled via TSTART and TSTOP. The watchpoint comparison signals are enabled in the MTB's control logic by setting the appropriate enable bits, MTB_MASTER[TSTARTEN, TSTOPEN]. In the event of simultaneous assertion of both TSTART and TSTOP, TSTART takes priority.

Address: F000_1000h base + 200h offset = F000_1200h
MTBDWT_TBCTRL field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31–28 NUMCOMP</td>
<td>Number of Comparators</td>
</tr>
<tr>
<td></td>
<td>This read-only field specifies the number of comparators in the MTB_DWT. This implementation includes two registers.</td>
</tr>
<tr>
<td>27–2 Reserved</td>
<td>This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>1 ACOMP1</td>
<td>Action based on Comparator 1 match</td>
</tr>
<tr>
<td></td>
<td>When the MTBDWT_FCT1[MATCHED] is set, it indicates MTBDWT_COMP1 address compare has triggered and the trace buffer's recording state is changed.</td>
</tr>
<tr>
<td></td>
<td>0 Trigger TSTOP based on the assertion of MTBDWT_FCT1[MATCHED].</td>
</tr>
<tr>
<td></td>
<td>1 Trigger TSTART based on the assertion of MTBDWT_FCT1[MATCHED].</td>
</tr>
<tr>
<td>0 ACOMP0</td>
<td>Action based on Comparator 0 match</td>
</tr>
<tr>
<td></td>
<td>When the MTBDWT_FCT0[MATCHED] is set, it indicates MTBDWT_COMP0 address compare has triggered and the trace buffer's recording state is changed. The assertion of MTBDWT_FCT0[MATCHED] is caused by the following conditions:</td>
</tr>
<tr>
<td></td>
<td>• Address match in MTBDWT_COMP0 when MTBDWT_FCT0[DATAVMATCH] = 0</td>
</tr>
<tr>
<td></td>
<td>• Data match in MTBDWT_COMP0 when MTBDWT_FCT0[DATAVMATCH, DATAVADDR0] = {1,0}</td>
</tr>
<tr>
<td></td>
<td>• Data match in MTBDWT_COMP0 and address match in MTBDWT_COMP1 when MTBDWT_FCT0[DATAVMATCH, DATAVADDR0] = {1,1}</td>
</tr>
<tr>
<td></td>
<td>0 Trigger TSTOP based on the assertion of MTBDWT_FCT0[MATCHED].</td>
</tr>
<tr>
<td></td>
<td>1 Trigger TSTART based on the assertion of MTBDWT_FCT0[MATCHED].</td>
</tr>
</tbody>
</table>
40.3.2.7  Device Configuration Register (MTBDWT_DEVICECFG)

This register indicates the device configuration. It is hardwired to specific values used during the auto-discovery process by an external debug agent.

Address: F000_1000h base + FC8h offset = F000_1FC8h

| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| R   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| W   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

**MTBDWTDEVICECFG field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DEVICECFG</td>
<td>DEVICECFG</td>
</tr>
<tr>
<td></td>
<td>Hardwired to 0x0000_0000.</td>
</tr>
</tbody>
</table>

40.3.2.8  Device Type Identifier Register (MTBDWT_DEVICETYPID)

This register indicates the device type ID. It is hardwired to specific values used during the auto-discovery process by an external debug agent.

Address: F000_1000h base + FCCh offset = F000_1FCCh

| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| R   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| W   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

**MTBDWT_DEVICETYPID field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DEVICETYPID</td>
<td>DEVICETYPID</td>
</tr>
<tr>
<td></td>
<td>Hardwired to 0x0000_0004.</td>
</tr>
</tbody>
</table>
40.3.2.9 Peripheral ID Register (MTBDWT_PERIPHIDn)

These registers indicate the peripheral IDs. They are hardwired to specific values used during the auto-discovery process by an external debug agent.

Address: F000_1000h base + FD0h offset + (4d × i), where i=0d to 7d

Bit 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
R W
Reset x*  x*  x*  x*  x*  x*  x*  x*  x*  x*  x*  x*  x*  x*  x*  x*  x*  x*  x*  x*  x*  x*  x*  x*  x*  x*  x*  x*

MTBDWT_PERIPHIDn field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>PERIPHID</td>
<td>PERIPHID</td>
</tr>
<tr>
<td></td>
<td>Peripheral ID1 is hardwired to 0x0000_00E0; ID2 to 0x0000_0008; and all the others to 0x0000_0000.</td>
</tr>
</tbody>
</table>

40.3.2.10 Component ID Register (MTBDWT_COMPIDn)

These registers indicate the component IDs. They are hardwired to specific values used during the auto-discovery process by an external debug agent.

Address: F000_1000h base + FF0h offset + (4d × i), where i=0d to 3d

Bit 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
R W
Reset x*  x*  x*  x*  x*  x*  x*  x*  x*  x*  x*  x*  x*  x*  x*  x*  x*  x*  x*  x*  x*  x*  x*  x*  x*  x*  x*  x*

MTBDWT_COMPIDn field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>COMPID</td>
<td>Component ID</td>
</tr>
<tr>
<td></td>
<td>Component ID0 is hardwired to 0x0000_000D; ID1 to 0x0000_0090; ID2 to 0x0000_0005; ID3 to 0x0000_00B1.</td>
</tr>
</tbody>
</table>

40.3.3 System ROM Memory Map

The System ROM Table registers are also mapped into a sparsely-populated 4 KB address space.
For core configurations like that supported by Cortex-M0+, ARM recommends that a debugger identifies and connects to the debug components using the CoreSight debug infrastructure.

ARM recommends that a debugger follows the flow as shown in the following figure to discover the components in the CoreSight debug infrastructure. In this case, a debugger reads the peripheral and component ID registers for each CoreSight component in the CoreSight system.

![CoreSight discovery process diagram](image)

**Figure 40-3. CoreSight discovery process**

**ROM memory map**

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/ page</th>
</tr>
</thead>
<tbody>
<tr>
<td>F000_2000</td>
<td>Entry (ROM_ENTRY0)</td>
<td>32</td>
<td>R</td>
<td>See section</td>
<td>40.3.3.1/794</td>
</tr>
<tr>
<td>F000_2004</td>
<td>Entry (ROM_ENTRY1)</td>
<td>32</td>
<td>R</td>
<td>See section</td>
<td>40.3.3.1/794</td>
</tr>
<tr>
<td>F000_2008</td>
<td>Entry (ROM_ENTRY2)</td>
<td>32</td>
<td>R</td>
<td>See section</td>
<td>40.3.3.1/794</td>
</tr>
<tr>
<td>F000_200C</td>
<td>End of Table Marker Register (ROM_TABLEMARK)</td>
<td>32</td>
<td>R</td>
<td>0000_0000h</td>
<td>40.3.3.2/795</td>
</tr>
<tr>
<td>F000_2FCC</td>
<td>System Access Register (ROM_SYSACCESS)</td>
<td>32</td>
<td>R</td>
<td>0000_0001h</td>
<td>40.3.3.3/795</td>
</tr>
<tr>
<td>F000_2FD0</td>
<td>Peripheral ID Register (ROM_PERIPHID4)</td>
<td>32</td>
<td>R</td>
<td>See section</td>
<td>40.3.3.4/796</td>
</tr>
</tbody>
</table>

Table continues on the next page...
## ROM memory map (continued)

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>F000_2FD4</td>
<td>Peripheral ID Register (ROM_PERIPHID5)</td>
<td>32</td>
<td>R</td>
<td>See section 40.3.3.4/796</td>
<td></td>
</tr>
<tr>
<td>F000_2FD8</td>
<td>Peripheral ID Register (ROM_PERIPHID6)</td>
<td>32</td>
<td>R</td>
<td>See section 40.3.3.4/796</td>
<td></td>
</tr>
<tr>
<td>F000_2FDC</td>
<td>Peripheral ID Register (ROM_PERIPHID7)</td>
<td>32</td>
<td>R</td>
<td>See section 40.3.3.4/796</td>
<td></td>
</tr>
<tr>
<td>F000_2FE0</td>
<td>Peripheral ID Register (ROM_PERIPHID0)</td>
<td>32</td>
<td>R</td>
<td>See section 40.3.3.4/796</td>
<td></td>
</tr>
<tr>
<td>F000_2FE4</td>
<td>Peripheral ID Register (ROM_PERIPHID1)</td>
<td>32</td>
<td>R</td>
<td>See section 40.3.3.4/796</td>
<td></td>
</tr>
<tr>
<td>F000_2FE8</td>
<td>Peripheral ID Register (ROM_PERIPHID2)</td>
<td>32</td>
<td>R</td>
<td>See section 40.3.3.4/796</td>
<td></td>
</tr>
<tr>
<td>F000_2FEC</td>
<td>Peripheral ID Register (ROM_PERIPHID3)</td>
<td>32</td>
<td>R</td>
<td>See section 40.3.3.4/796</td>
<td></td>
</tr>
<tr>
<td>F000_2FF0</td>
<td>Component ID Register (ROM_COMPID0)</td>
<td>32</td>
<td>R</td>
<td>See section 40.3.3.5/796</td>
<td></td>
</tr>
<tr>
<td>F000_2FF4</td>
<td>Component ID Register (ROM_COMPID1)</td>
<td>32</td>
<td>R</td>
<td>See section 40.3.3.5/796</td>
<td></td>
</tr>
<tr>
<td>F000_2FF8</td>
<td>Component ID Register (ROM_COMPID2)</td>
<td>32</td>
<td>R</td>
<td>See section 40.3.3.5/796</td>
<td></td>
</tr>
<tr>
<td>F000_2FFC</td>
<td>Component ID Register (ROM_COMPID3)</td>
<td>32</td>
<td>R</td>
<td>See section 40.3.3.5/796</td>
<td></td>
</tr>
</tbody>
</table>

### 40.3.3.1 Entry (ROM_ENTRYn)

The System ROM Table begins with "n" relative 32-bit addresses, one for each debug component present in the device and terminating with an all-zero value signaling the end of the table at the "n+1"-th value.

It is hardwired to specific values used during the auto-discovery process by an external debug agent.

Address: F000_2000h base + 0h offset + (4d × i), where i=0d to 2d

| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| R   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| W   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |

#### ROM_ENTRYn field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>ENTRY</td>
<td>ENTRY</td>
</tr>
</tbody>
</table>

KL17 Sub-Family Reference Manual, Rev. 4.1, 07/2016
ROM_ENTRYn field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Entry 0 (MTB) is hardwired to 0xFFFF_E003; Entry 1 (MTBDWT) to 0xFFFF_F003; Entry 2 (CM0+ ROM Table) to 0xF00F_D003.</td>
</tr>
</tbody>
</table>

40.3.3.2 End of Table Marker Register (ROM_TABLEMARK)

This register indicates end of table marker. It is hardwired to specific values used during the auto-discovery process by an external debug agent.

Address: F000_2000h base + Ch offset = F000_200Ch

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-0</td>
<td>MARK</td>
<td>Hardwired to 0x0000_0000</td>
</tr>
</tbody>
</table>

ROM_TABLEMARK field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>MARK</td>
<td>MARK</td>
</tr>
<tr>
<td></td>
<td>Hardwired to 0x0000_0000</td>
</tr>
</tbody>
</table>

40.3.3.3 System Access Register (ROM_SYSACCESS)

This register indicates system access. It is hardwired to specific values used during the auto-discovery process by an external debug agent.

Address: F000_2000h base + FCCh offset = F000_2FCCh

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-0</td>
<td>SYSACCESS</td>
<td>SYSACCESS</td>
</tr>
<tr>
<td></td>
<td>Hardwired to 0x0000_0001</td>
<td></td>
</tr>
</tbody>
</table>

ROM_SYSACCESS field descriptions
40.3.3.4 Peripheral ID Register (ROM_PERIPHIDn)

These registers indicate the peripheral IDs. They are hardwired to specific values used during the auto-discovery process by an external debug agent.

Address: F000_2000h base + FD0h offset + (4d × i), where i=0d to 7d

| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| R   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| W   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* |

**ROM_PERIPHIDn field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>PERIPHID</td>
<td>PERIPHID</td>
</tr>
<tr>
<td>Peripheral ID1 is hardwired to 0x0000_00E0; ID2 to 0x0000_0008; and all the others to 0x0000_0000.</td>
<td></td>
</tr>
</tbody>
</table>

40.3.3.5 Component ID Register (ROM_COMPIDn)

These registers indicate the component IDs. They are hardwired to specific values used during the auto-discovery process by an external debug agent.

Address: F000_2000h base + FF0h offset + (4d × i), where i=0d to 3d

| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| R   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| W   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| Reset | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* | x* |

**ROM_COMPIDn field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>COMPID</td>
<td>Component ID</td>
</tr>
<tr>
<td>Component ID0 is hardwired to 0x0000_000D; ID1 to 0x0000_0010; ID2 to 0x0000_0005; ID3 to 0x0000_00B1.</td>
<td></td>
</tr>
</tbody>
</table>
Chapter 41
Flash Memory Module (FTFA)

41.1 Introduction

The flash memory module includes the following accessible memory regions:

- Program flash memory for vector space and code store

Flash memory is ideal for single-supply applications, permitting in-the-field erase and reprogramming operations without the need for any external high voltage power sources.

The flash memory module includes a memory controller that executes commands to modify flash memory contents. An erased bit reads '1' and a programmed bit reads '0'. The programming operation is unidirectional; it can only move bits from the '1' state (erased) to the '0' state (programmed). Only the erase operation restores bits from '0' to '1'; bits cannot be programmed from a '0' to a '1'.

CAUTION

A flash memory location must be in the erased state before being programmed. Cumulative programming of bits (back-to-back program operations without an intervening erase) within a flash memory location is not allowed. Re-programming of existing 0s to 0 is not allowed as this overstresses the device.

The standard shipping condition for flash memory is erased with security disabled. Data loss over time may occur due to degradation of the erased ('1') states and/or programmed ('0') states. Therefore, it is recommended that each flash block or sector be re-erased immediately prior to factory programming to ensure that the full data retention capability is achieved.
41.1.1 Features

The flash memory module includes the following features.

**NOTE**
See the device's Chip Configuration details for the exact amount of flash memory available on your device.

41.1.1.1 Program Flash Memory Features
- Sector size of 1 KB
- Program flash protection scheme prevents accidental program or erase of stored data
- Automated, built-in, program and erase algorithms with verify

41.1.1.2 Other Flash Memory Module Features
- Internal high-voltage supply generator for flash memory program and erase operations
- Optional interrupt generation upon flash command completion
- Supports MCU security mechanisms which prevent unauthorized access to the flash memory contents

41.1.2 Block Diagram

The block diagram of the flash memory module is shown in the following figure.
41.1.3 Glossary

Command write sequence — A series of MCU writes to the flash FCCOB register group that initiates and controls the execution of flash algorithms that are built into the flash memory module.

Endurance — The number of times that a flash memory location can be erased and reprogrammed.

FCCOB (Flash Common Command Object) — A group of flash registers that are used to pass command, address, data, and any associated parameters to the memory controller in the flash memory module.

Flash block — A macro within the flash memory module which provides the nonvolatile memory storage.

Flash Memory Module — All flash blocks plus a flash management unit providing high-level control and an interface to MCU buses.

IFR — Nonvolatile information register found in each flash block, separate from the main memory array.

Longword — 32 bits of data with an aligned longword having byte-address[1:0] = 00.

NVM — Nonvolatile memory. A memory technology that maintains stored data during power-off. The flash array is an NVM using NOR-type flash memory technology.

NVM Normal Mode — An NVM mode that provides basic user access to flash memory module resources. The CPU or other bus masters initiate flash program and erase operations (or other flash commands) using writes to the FCCOB register group in the flash memory module.

NVM Special Mode — An NVM mode enabling external, off-chip access to the memory resources in the flash memory module. A reduced flash command set is available when the MCU is secured. See the Chip Configuration details for information on when this mode is used.

Program flash — The program flash memory provides nonvolatile storage for vectors and code store.

Program flash Sector — The smallest portion of the program flash memory (consecutive addresses) that can be erased.
Retention — The length of time that data can be kept in the NVM without experiencing errors upon readout. Since erased (1) states are subject to degradation just like programmed (0) states, the data retention limit may be reached from the last erase operation (not from the programming time).

RWW — Read-While-Write. The ability to simultaneously read from one memory resource while commanded operations are active in another memory resource.

Secure — An MCU state conveyed to the flash memory module as described in the Chip Configuration details for this device. In the secure state, reading and changing NVM contents is restricted.

Word — 16 bits of data with an aligned word having byte-address[0] = 0.

41.2 External Signal Description

The flash memory module contains no signals that connect off-chip.

41.3 Memory Map and Registers

This section describes the memory map and registers for the flash memory module.

Data read from unimplemented memory space in the flash memory module is undefined. Writes to unimplemented or reserved memory space (registers) in the flash memory module are ignored.

41.3.1 Flash Configuration Field Description

The program flash memory contains a 16-byte flash configuration field that stores default protection settings (loaded on reset) and security information that allows the MCU to restrict access to the flash memory module.

<table>
<thead>
<tr>
<th>Flash Configuration Field Byte Address</th>
<th>Size (Bytes)</th>
<th>Field Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0_0400–0x0_0407</td>
<td>8</td>
<td>Backdoor Comparison Key. Refer to Verify Backdoor Access Key Command and Unsecuring the Chip Using Backdoor Key Access.</td>
</tr>
<tr>
<td>0x0_0408–0x0_040B</td>
<td>4</td>
<td>Program flash protection bytes. Refer to the description of the Program Flash Protection Registers (FPROT0-3).</td>
</tr>
</tbody>
</table>

Table continues on the next page...
### Flash Configuration Field Byte

<table>
<thead>
<tr>
<th>Address</th>
<th>Size (Bytes)</th>
<th>Field Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0_040F</td>
<td>1</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x0_040E</td>
<td>1</td>
<td>Reserved</td>
</tr>
<tr>
<td>0x0_040D</td>
<td>1</td>
<td>Flash nonvolatile option byte. Refer to the description of the Flash Option Register (FOPT).</td>
</tr>
<tr>
<td>0x0_040C</td>
<td>1</td>
<td>Flash security byte. Refer to the description of the Flash Security Register (FSEC).</td>
</tr>
</tbody>
</table>

### 41.3.2 Program Flash IFR Map

The program flash IFR is nonvolatile information memory that can be read freely, but the user has no erase and limited program capabilities (see the Read Once, Program Once, and Read Resource commands in Read Once Command, Program Once Command and Read Resource Command).

The contents of the program flash IFR are summarized in the table found here and further described in the subsequent paragraphs.

The program flash IFR is located within the program flash 0 memory block.

### Address Range

<table>
<thead>
<tr>
<th>Address Range</th>
<th>Size (Bytes)</th>
<th>Field Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00 – 0xBF</td>
<td>192</td>
<td>Reserved</td>
</tr>
<tr>
<td>0xC0 – 0xFF</td>
<td>64</td>
<td>Program Once Field</td>
</tr>
</tbody>
</table>

### 41.3.2.1 Program Once Field

The Program Once Field in the program flash IFR provides 64 bytes of user data storage separate from the program flash main array. The user can program the Program Once Field one time only as there is no program flash IFR erase mechanism available to the user. The Program Once Field can be read any number of times. This section of the program flash IFR is accessed in 4-byte records using the Read Once and Program Once commands (see Read Once Command and Program Once Command).

### 41.3.3 Register Descriptions

The flash memory module contains a set of memory-mapped control and status registers.
The FCCOB register group uses a big endian addressing convention. These registers can be accessed as individual bytes, aligned 16-bit half-words or aligned 32-bit words. While accessing these registers as half-words or words in a little endian system, ensure that the correct order of the individual FCCOB registers is achieved.

**NOTE**

While a command is running (FSTAT[CCIF]=0), register writes are not accepted to any register except FCNFG and FSTAT. The no-write rule is relaxed during the start-up reset sequence, prior to the initial rise of CCIF. During this initialization period the user may write any register. All register writes are also disabled (except for registers FCNFG and FSTAT) whenever an erase suspend request is active (FCNFG[ERSSUSP]=1).

### FTFA memory map

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4002_0000</td>
<td>Flash Status Register (FTFA_FSTAT)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>41.3.3.1/803</td>
</tr>
<tr>
<td>4002_0001</td>
<td>Flash Configuration Register (FTFA_FCNFG)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>41.3.3.2/804</td>
</tr>
<tr>
<td>4002_0002</td>
<td>Flash Security Register (FTFA_FSEC)</td>
<td>8</td>
<td>R</td>
<td>Undefined</td>
<td>41.3.3.3/806</td>
</tr>
<tr>
<td>4002_0003</td>
<td>Flash Option Register (FTFA_FOPT)</td>
<td>8</td>
<td>R</td>
<td>Undefined</td>
<td>41.3.3.4/807</td>
</tr>
<tr>
<td>4002_0004</td>
<td>Flash Common Command Object Registers (FTFA_FCCOB3)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>41.3.3.5/808</td>
</tr>
<tr>
<td>4002_0005</td>
<td>Flash Common Command Object Registers (FTFA_FCCOB2)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>41.3.3.5/808</td>
</tr>
<tr>
<td>4002_0006</td>
<td>Flash Common Command Object Registers (FTFA_FCCOB1)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>41.3.3.5/808</td>
</tr>
<tr>
<td>4002_0007</td>
<td>Flash Common Command Object Registers (FTFA_FCCOB0)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>41.3.3.5/808</td>
</tr>
<tr>
<td>4002_0008</td>
<td>Flash Common Command Object Registers (FTFA_FCCOB7)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>41.3.3.5/808</td>
</tr>
<tr>
<td>4002_0009</td>
<td>Flash Common Command Object Registers (FTFA_FCCOB6)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>41.3.3.5/808</td>
</tr>
<tr>
<td>4002_000A</td>
<td>Flash Common Command Object Registers (FTFA_FCCOB5)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>41.3.3.5/808</td>
</tr>
<tr>
<td>4002_000B</td>
<td>Flash Common Command Object Registers (FTFA_FCCOB4)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>41.3.3.5/808</td>
</tr>
<tr>
<td>4002_000C</td>
<td>Flash Common Command Object Registers (FTFA_FCCOBB)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>41.3.3.5/808</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
FTFA memory map (continued)

<table>
<thead>
<tr>
<th>Absolute address (hex)</th>
<th>Register name</th>
<th>Width (in bits)</th>
<th>Access</th>
<th>Reset value</th>
<th>Section/page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4002_000D</td>
<td>Flash Common Command Object Registers (FTFA_FCCOBA)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>41.3.3.5/808</td>
</tr>
<tr>
<td>4002_000E</td>
<td>Flash Common Command Object Registers (FTFA_FCCOB9)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>41.3.3.5/808</td>
</tr>
<tr>
<td>4002_000F</td>
<td>Flash Common Command Object Registers (FTFA_FCCOB8)</td>
<td>8</td>
<td>R/W</td>
<td>00h</td>
<td>41.3.3.5/808</td>
</tr>
<tr>
<td>4002_0010</td>
<td>Program Flash Protection Registers (FTFA_FPROT3)</td>
<td>8</td>
<td>R/W</td>
<td>Undefined</td>
<td>41.3.3.6/809</td>
</tr>
<tr>
<td>4002_0011</td>
<td>Program Flash Protection Registers (FTFA_FPROT2)</td>
<td>8</td>
<td>R/W</td>
<td>Undefined</td>
<td>41.3.3.6/809</td>
</tr>
<tr>
<td>4002_0012</td>
<td>Program Flash Protection Registers (FTFA_FPROT1)</td>
<td>8</td>
<td>R/W</td>
<td>Undefined</td>
<td>41.3.3.6/809</td>
</tr>
<tr>
<td>4002_0013</td>
<td>Program Flash Protection Registers (FTFA_FPROT0)</td>
<td>8</td>
<td>R/W</td>
<td>Undefined</td>
<td>41.3.3.6/809</td>
</tr>
</tbody>
</table>

41.3.3.1 Flash Status Register (FTFA_FSTAT)

The FSTAT register reports the operational status of the flash memory module.

The CCIF, RDCOLERR, ACCERR, and FPVIOL bits are readable and writable. The MGSTAT0 bit is read only. The unassigned bits read 0 and are not writable.

**NOTE**

When set, the Access Error (ACCERR) and Flash Protection Violation (FPVIOL) bits in this register prevent the launch of any more commands until the flag is cleared (by writing a one to it).

Address: 4002_0000h base + 0h offset = 4002_0000h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>CCIF</td>
<td>w1c</td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td>RDCOLERR</td>
<td>w1c</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>ACCERR</td>
<td>w1c</td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>FPVIOL</td>
<td>w1c</td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>MGSTAT0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

FTFA_FSTAT field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>Command Complete Interrupt Flag</td>
</tr>
<tr>
<td>CCIF</td>
<td>Indicates that a flash command has completed. The CCIF flag is cleared by writing a 1 to CCIF to launch a command, and CCIF stays low until command completion or command violation.</td>
</tr>
</tbody>
</table>

Table continues on the next page...
### FTFA_FSTAT field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>CCIF</td>
<td>CCIF is reset to 0 but is set to 1 by the memory controller at the end of the reset initialization sequence. Depending on how quickly the read occurs after reset release, the user may or may not see the 0 hardware reset value.</td>
</tr>
<tr>
<td>0</td>
<td>Flash command in progress</td>
</tr>
<tr>
<td>1</td>
<td>Flash command has completed</td>
</tr>
<tr>
<td>6</td>
<td>RDCOLERR Flash Read Collision Error Flag</td>
</tr>
<tr>
<td></td>
<td>Indicates that the MCU attempted a read from a flash memory resource that was being manipulated by a flash command (CCIF=0). Any simultaneous access is detected as a collision error by the block arbitration logic. The read data in this case cannot be guaranteed. The RDCOLERR bit is cleared by writing a 1 to it. Writing a 0 to RDCOLERR has no effect.</td>
</tr>
<tr>
<td>0</td>
<td>No collision error detected</td>
</tr>
<tr>
<td>1</td>
<td>Collision error detected</td>
</tr>
<tr>
<td>5</td>
<td>ACCERR Flash Access Error Flag</td>
</tr>
<tr>
<td></td>
<td>Indicates an illegal access has occurred to a flash memory resource caused by a violation of the command write sequence or issuing an illegal flash command. While ACCERR is set, the CCIF flag cannot be cleared to launch a command. The ACCERR bit is cleared by writing a 1 to ACCERR while CCIF is set. Writing a 0 to the ACCERR bit has no effect.</td>
</tr>
<tr>
<td>0</td>
<td>No access error detected</td>
</tr>
<tr>
<td>1</td>
<td>Access error detected</td>
</tr>
<tr>
<td>4</td>
<td>FPVIOL Flash Protection Violation Flag</td>
</tr>
<tr>
<td></td>
<td>Indicates an attempt was made to program or erase an address in a protected area of program flash memory during a command write sequence. While FPVIOL is set, the CCIF flag cannot be cleared to launch a command. The FPVIOL bit is cleared by writing a 1 to FPVIOL while CCIF is set. Writing a 0 to the FPVIOL bit has no effect.</td>
</tr>
<tr>
<td>0</td>
<td>No protection violation detected</td>
</tr>
<tr>
<td>1</td>
<td>Protection violation detected</td>
</tr>
<tr>
<td>3–1</td>
<td>Reserved This field is reserved. This read-only field is reserved and always has the value 0.</td>
</tr>
<tr>
<td>0</td>
<td>MGSTAT0 Memory Controller Command Completion Status Flag</td>
</tr>
<tr>
<td></td>
<td>The MGSTAT0 status flag is set if an error is detected during execution of a flash command or during the flash reset sequence. As a status flag, this field cannot (and need not) be cleared by the user like the other error flags in this register. The value of the MGSTAT0 bit for &quot;command-N&quot; is valid only at the end of the &quot;command-N&quot; execution when CCIF=1 and before the next command has been launched. At some point during the execution of &quot;command-N+1,&quot; the previous result is discarded and any previous error is cleared.</td>
</tr>
</tbody>
</table>

### 41.3.3.2 Flash Configuration Register (FTFA_FCNFG)

This register provides information on the current functional state of the flash memory module.
The erase control bits (ERSAREQ and ERSSUSP) have write restrictions. The unassigned bits read as noted and are not writable.

Address: 4002_0000h base + 1h offset = 4002_0001h

<table>
<thead>
<tr>
<th>Bit</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read</td>
<td>CCIE</td>
<td>RDCOLLIE</td>
<td>ERSAREQ</td>
<td>ERSSUSP</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Write</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

**FTFA_FCNFG field descriptions**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| 7 CCIE | Command Complete Interrupt Enable  
Controls interrupt generation when a flash command completes.  
0 Command complete interrupt disabled  
1 Command complete interrupt enabled. An interrupt request is generated whenever the FSTAT[CCIF] flag is set. |
| 6 RDCOLLIE | Read Collision Error Interrupt Enable  
Controls interrupt generation when a flash memory read collision error occurs.  
0 Read collision error interrupt disabled  
1 Read collision error interrupt enabled. An interrupt request is generated whenever a flash memory read collision error is detected (see the description of FSTAT[RDCOLERR]). |
| 5 ERSAREQ | Erase All Request  
Issues a request to the memory controller to execute the Erase All Blocks command and release security. ERSAREQ is not directly writable but is under indirect user control. Refer to the device's Chip Configuration details on how to request this command.  
ERSAREQ sets when an erase all request is triggered external to the flash memory module and CCIF is set (no command is currently being executed). ERSAREQ is cleared by the flash memory module when the operation completes.  
0 No request or request complete  
1 Request to:  
1. run the Erase All Blocks command,  
2. verify the erased state,  
3. program the security byte in the Flash Configuration Field to the unsecure state, and  
4. release MCU security by setting the FSEC[SEC] field to the unsecure state. |
| 4 ERSSUSP | Erase Suspend  
Allows the user to suspend (interrupt) the Erase Flash Sector command while it is executing.  
0 No suspend requested  
1 Suspend the current Erase Flash Sector command execution. |
| 3 Reserved | This field is reserved.  
This read-only field is reserved and always has the value 0. |
| 2 Reserved | This field is reserved.  
This read-only field is reserved and always has the value 0. |
| 1 Reserved | This field is reserved.  
This read-only field is reserved and always has the value 0. |

*Table continues on the next page...*
### FTFA_FCNFG field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Reserved This field is reserved.</td>
</tr>
<tr>
<td>Reserved</td>
<td>This read-only field is reserved and always has the value 0.</td>
</tr>
</tbody>
</table>

### 41.3.3.3 Flash Security Register (FTFA_FSEC)

This read-only register holds all bits associated with the security of the MCU and flash memory module.

During the reset sequence, the register is loaded with the contents of the flash security byte in the Flash Configuration Field located in program flash memory. The flash basis for the values is signified by X in the reset value.

Address: 4002_0000h base + 2h offset = 4002_0002h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>KEYEN</td>
<td></td>
<td>x*</td>
</tr>
<tr>
<td>6</td>
<td>MEEN</td>
<td></td>
<td>x*</td>
</tr>
<tr>
<td>5</td>
<td>FSLACC</td>
<td></td>
<td>x*</td>
</tr>
<tr>
<td>4</td>
<td>SEC</td>
<td></td>
<td>x*</td>
</tr>
<tr>
<td>3</td>
<td></td>
<td></td>
<td>x*</td>
</tr>
<tr>
<td>2</td>
<td></td>
<td></td>
<td>x*</td>
</tr>
<tr>
<td>1</td>
<td></td>
<td></td>
<td>x*</td>
</tr>
<tr>
<td>0</td>
<td></td>
<td></td>
<td>x*</td>
</tr>
</tbody>
</table>

* Notes:
  - x = Undefined at reset.

### FTFA_FSEC field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7–6 KEKEN</td>
<td>Backdoor Key Security Enable</td>
</tr>
<tr>
<td>00</td>
<td>Backdoor key access disabled</td>
</tr>
<tr>
<td>01</td>
<td>Backdoor key access disabled (preferred KEYEN state to disable backdoor key access)</td>
</tr>
<tr>
<td>10</td>
<td>Backdoor key access enabled</td>
</tr>
<tr>
<td>11</td>
<td>Backdoor key access disabled</td>
</tr>
<tr>
<td>5–4 MEEN</td>
<td>Mass Erase Enable</td>
</tr>
<tr>
<td>00</td>
<td>Mass erase is enabled</td>
</tr>
<tr>
<td>01</td>
<td>Mass erase is enabled</td>
</tr>
<tr>
<td>10</td>
<td>Mass erase is disabled</td>
</tr>
<tr>
<td>11</td>
<td>Mass erase is enabled</td>
</tr>
<tr>
<td>3–2 FSLACC</td>
<td>Freescale Failure Analysis Access Code</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
### FTFA_FSEC field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Enables or disables access to the flash memory contents during returned part failure analysis at Freescale. When SEC is secure and FSLACC is denied, access to the program flash contents is denied and any failure analysis performed by Freescale factory test must begin with a full erase to unsecure the part. When access is granted (SEC is unsecure, or SEC is secure and FSLACC is granted), Freescale factory testing has visibility of the current flash contents. The state of the FSLACC bits is only relevant when SEC is set to secure. When SEC is set to unsecure, the FSLACC setting does not matter.</td>
<td></td>
</tr>
<tr>
<td>00</td>
<td>Freescale factory access granted</td>
</tr>
<tr>
<td>01</td>
<td>Freescale factory access denied</td>
</tr>
<tr>
<td>10</td>
<td>Freescale factory access denied</td>
</tr>
<tr>
<td>11</td>
<td>Freescale factory access granted</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>SEC</th>
<th>Flash Security</th>
</tr>
</thead>
<tbody>
<tr>
<td>Defines the security state of the MCU. In the secure state, the MCU limits access to flash memory module resources. The limitations are defined per device and are detailed in the Chip Configuration details. If the flash memory module is unsecured using backdoor key access, SEC is forced to 10b.</td>
<td></td>
</tr>
<tr>
<td>00</td>
<td>MCU security status is secure.</td>
</tr>
<tr>
<td>01</td>
<td>MCU security status is secure.</td>
</tr>
<tr>
<td>10</td>
<td>MCU security status is unsecure. (The standard shipping condition of the flash memory module is unsecure.)</td>
</tr>
<tr>
<td>11</td>
<td>MCU security status is secure.</td>
</tr>
</tbody>
</table>

### 41.3.3.4 Flash Option Register (FTFA_FOPT)

The flash option register allows the MCU to customize its operations by examining the state of these read-only bits, which are loaded from NVM at reset. The function of the bits is defined in the device's Chip Configuration details.

All bits in the register are read-only.

During the reset sequence, the register is loaded from the flash nonvolatile option byte in the Flash Configuration Field located in program flash memory. The flash basis for the values is signified by X in the reset value. However, the register is written to 0xFF if the contents of the flash nonvolatile option byte are 0x00.

Address: 4002_0000h base + 3h offset = 4002_0003h

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>OPT</td>
<td>x*</td>
<td>x*</td>
</tr>
<tr>
<td>6</td>
<td></td>
<td>x*</td>
<td>x*</td>
</tr>
<tr>
<td>5</td>
<td></td>
<td>x*</td>
<td>x*</td>
</tr>
<tr>
<td>4</td>
<td></td>
<td>x*</td>
<td>x*</td>
</tr>
<tr>
<td>3</td>
<td></td>
<td>x*</td>
<td>x*</td>
</tr>
<tr>
<td>2</td>
<td></td>
<td>x*</td>
<td>x*</td>
</tr>
<tr>
<td>1</td>
<td></td>
<td>x*</td>
<td>x*</td>
</tr>
<tr>
<td>0</td>
<td></td>
<td>x*</td>
<td>x*</td>
</tr>
</tbody>
</table>

* Notes:
  - x = Undefined at reset.
FTFA_FOPT field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| OPT   | Nonvolatile Option  
These bits are loaded from flash to this register at reset. Refer to the device's Chip Configuration details for the definition and use of these bits. |

41.3.3.5 Flash Common Command Object Registers (FTFA_FCCOBN)

The FCCOB register group provides 12 bytes for command codes and parameters. The individual bytes within the set append a 0-B hex identifier to the FCCOB register name: FCCOB0, FCCOB1, ..., FCCOBB.

Address: 4002_0000h base + 4h offset + (1d × i), where i=0d to 11d

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>6</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>4</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

FTFA_FCCOBN field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| CCOBN | The FCCOB register provides a command code and relevant parameters to the memory controller. The individual registers that compose the FCCOB data set can be written in any order, but you must provide all needed values, which vary from command to command. First, set up all required FCCOB fields and then initiate the command’s execution by writing a 1 to the FSTAT[CCIF] bit. This clears the CCIF bit, which locks all FCCOB parameter fields and they cannot be changed by the user until the command completes (CCIF returns to 1). No command buffering or queueing is provided; the next command can be loaded only after the current command completes.

Some commands return information to the FCCOB registers. Any values returned to FCCOB are available for reading after the FSTAT[CCIF] flag returns to 1 by the memory controller.

The following table shows a generic flash command format. The first FCCOB register, FCCOB0, always contains the command code. This 8-bit value defines the command to be executed. The command code is followed by the parameters required for this specific flash command, typically an address and/or data values.

**NOTE:** The command parameter table is written in terms of FCCOB Number (which is equivalent to the byte number). This number is a reference to the FCCOB register name and is not the register address.

<table>
<thead>
<tr>
<th>FCCOB Number</th>
<th>Typical Command Parameter Contents [7:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>FCMD (a code that defines the flash command)</td>
</tr>
<tr>
<td>1</td>
<td>Flash address [23:16]</td>
</tr>
<tr>
<td>2</td>
<td>Flash address [15:8]</td>
</tr>
<tr>
<td>3</td>
<td>Flash address [7:0]</td>
</tr>
<tr>
<td>4</td>
<td>Data Byte 0</td>
</tr>
</tbody>
</table>
FTFA_FCCOBn field descriptions (continued)

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>FCCOB Number</td>
<td>Typical Command Parameter Contents [7:0]</td>
</tr>
<tr>
<td>5</td>
<td>Data Byte 1</td>
</tr>
<tr>
<td>6</td>
<td>Data Byte 2</td>
</tr>
<tr>
<td>7</td>
<td>Data Byte 3</td>
</tr>
<tr>
<td>8</td>
<td>Data Byte 4</td>
</tr>
<tr>
<td>9</td>
<td>Data Byte 5</td>
</tr>
<tr>
<td>A</td>
<td>Data Byte 6</td>
</tr>
<tr>
<td>B</td>
<td>Data Byte 7</td>
</tr>
</tbody>
</table>

**FCCOB Endianness and Multi-Byte Access**

The FCCOB register group uses a big endian addressing convention. For all command parameter fields larger than 1 byte, the most significant data resides in the lowest FCCOB register number. The FCCOB register group may be read and written as individual bytes, aligned words (2 bytes) or aligned longwords (4 bytes).

---

### 41.3.3.6 Program Flash Protection Registers (FTFA_FPROTn)

The FPROT registers define which program flash regions are protected from program and erase operations. Protected flash regions cannot have their content changed; that is, these regions cannot be programmed and cannot be erased by any flash command. Unprotected regions can be changed by program and erase operations.

The four FPROT registers allow up to 32 protectable regions. Each bit protects a 1/32 region of the program flash memory except for memory configurations with less than 32 KB of program flash where each assigned bit protects 1 KB. For configurations with 24 KB of program flash memory or less, FPROT0 is not used. For configurations with 16 KB of program flash memory or less, FPROT1 is not used. For configurations with 8 KB of program flash memory, FPROT2 is not used. The bitfields are defined in each register as follows:

<table>
<thead>
<tr>
<th>Program flash protection register</th>
<th>Program flash protection bits</th>
</tr>
</thead>
<tbody>
<tr>
<td>FPROT0</td>
<td>PROT[31:24]</td>
</tr>
<tr>
<td>FPROT1</td>
<td>PROT[23:16]</td>
</tr>
<tr>
<td>FPROT2</td>
<td>PROT[15:8]</td>
</tr>
<tr>
<td>FPROT3</td>
<td>PROT[7:0]</td>
</tr>
</tbody>
</table>

During the reset sequence, the FPROT registers are loaded with the contents of the program flash protection bytes in the Flash Configuration Field as indicated in the following table.

---

NXP Semiconductors

KL17 Sub-Family Reference Manual, Rev. 4.1, 07/2016
## Functional Description

<table>
<thead>
<tr>
<th>Program flash protection register</th>
<th>Flash Configuration Field offset address</th>
</tr>
</thead>
<tbody>
<tr>
<td>FPROT0</td>
<td>0x000B</td>
</tr>
<tr>
<td>FPROT1</td>
<td>0x000A</td>
</tr>
<tr>
<td>FPROT2</td>
<td>0x0009</td>
</tr>
<tr>
<td>FPROT3</td>
<td>0x0008</td>
</tr>
</tbody>
</table>

To change the program flash protection that is loaded during the reset sequence, unprotect the sector of program flash memory that contains the Flash Configuration Field. Then, reprogram the program flash protection byte.

Address: 4002_0000h base + 10h offset + (1d × i), where i=0d to 3d

<table>
<thead>
<tr>
<th>Bit</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
</tr>
<tr>
<td>6</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
</tr>
<tr>
<td>5</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
</tr>
<tr>
<td>4</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
</tr>
<tr>
<td>3</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
</tr>
<tr>
<td>2</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
</tr>
<tr>
<td>1</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
</tr>
<tr>
<td>0</td>
<td>x*</td>
<td>x*</td>
<td>x*</td>
</tr>
</tbody>
</table>

* Notes:
  - x = Undefined at reset.

### FTFA_FPROTn field descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>PROT</td>
<td>Program Flash Region Protect</td>
</tr>
</tbody>
</table>

Each program flash region can be protected from program and erase operations by setting the associated PROT bit.

**In NVM Normal mode**: The protection can only be increased, meaning that currently unprotected memory can be protected, but currently protected memory cannot be unprotected. Since unprotected regions are marked with a 1 and protected regions use a 0, only writes changing 1s to 0s are accepted. This 1-to-0 transition check is performed on a bit-by-bit basis. Those FPROT bits with 1-to-0 transitions are accepted while all bits with 0-to-1 transitions are ignored.

**In NVM Special mode**: All bits of FPROT are writable without restriction. Unprotected areas can be protected and protected areas can be unprotected.

**Restriction**: The user must never write to any FPROT register while a command is running (CCIF=0).

Trying to alter data in any protected area in the program flash memory results in a protection violation error and sets the FSTAT[FPVIOL] bit. A full block erase of a program flash block is not possible if it contains any protected region.

Each bit in the 32-bit protection register represents 1/32 of the total program flash except for configurations where program flash memory is less than 32 KB. For configurations with less than 32 KB of program flash memory, each assigned bit represents 1 KB.

0  Program flash region is protected.
1  Program flash region is not protected

### 41.4 Functional Description

The information found here describes functional details of the flash memory module.
41.4.1 Flash Protection

Individual regions within the flash memory can be protected from program and erase operations.

Protection is controlled by the following registers:

- \( \text{FPROT}_n \) —
  - For \( 2^n \) program flash sizes, four registers typically protect 32 regions of the program flash memory as shown in the following figure.

![Program flash protection diagram](image)

**Figure 41-2. Program flash protection**

**NOTE**

Flash protection features are discussed further in AN4507: *Using the Kinetis Security and Flash Protection Features*. Not all features described in the application note are available on this device.

41.4.2 Interrupts

The flash memory module can generate interrupt requests to the MCU upon the occurrence of various flash events.
These interrupt events and their associated status and control bits are shown in the following table.

<table>
<thead>
<tr>
<th>Flash Event</th>
<th>Readable Status Bit</th>
<th>Interrupt Enable Bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Flash Command Complete</td>
<td>FSTAT[CCIF]</td>
<td>FCNFG[CCIE]</td>
</tr>
<tr>
<td>Flash Read Collision Error</td>
<td>FSTAT[RDCOLERR]</td>
<td>FCNFG[RDCOLLIE]</td>
</tr>
</tbody>
</table>

**Note**

Vector addresses and their relative interrupt priority are determined at the MCU level.

Some devices also generate a bus error response as a result of a Read Collision Error event. See the chip configuration information to determine if a bus error response is also supported.

### 41.4.3 Flash Operation in Low-Power Modes

#### 41.4.3.1 Wait Mode

When the MCU enters wait mode, the flash memory module is not affected. The flash memory module can recover the MCU from wait via the command complete interrupt (see **Interrupts**).

#### 41.4.3.2 Stop Mode

When the MCU requests stop mode, if a flash command is active (CCIF = 0) the command execution completes before the MCU is allowed to enter stop mode.

**CAUTION**

The MCU should never enter stop mode while any flash command is running (CCIF = 0).

**NOTE**

While the MCU is in very-low-power modes (VLPR, VLPW, VLPS), the flash memory module does not accept flash commands.
41.4.4 Functional Modes of Operation

The flash memory module has two operating modes: NVM Normal and NVM Special. The operating mode affects the command set availability (see Table 41-2). Refer to the Chip Configuration details of this device for how to activate each mode.

41.4.5 Flash Reads and Ignored Writes

The flash memory module requires only the flash address to execute a flash memory read.

The MCU must not read from the flash memory while commands are running (as evidenced by CCIF=0) on that block. Read data cannot be guaranteed from a flash block while any command is processing within that block. The block arbitration logic detects any simultaneous access and reports this as a read collision error (see the FSTAT[RDCOLERR] bit).

41.4.6 Read While Write (RWW)

The following simultaneous accesses are not allowed:

- Reading from program flash memory space while a flash command is active (CCIF=0).

41.4.7 Flash Program and Erase

All flash functions except read require the user to setup and launch a flash command through a series of peripheral bus writes.

The user cannot initiate any further flash commands until notified that the current command has completed. The flash command structure and operation are detailed in Flash Command Operations.

41.4.8 Flash Command Operations

Flash command operations are typically used to modify flash memory contents.

The next sections describe:
• The command write sequence used to set flash command parameters and launch execution
• A description of all flash commands available

41.4.8.1 Command Write Sequence

Flash commands are specified using a command write sequence illustrated in Figure 41-3. The flash memory module performs various checks on the command (FCCOB) content and continues with command execution if all requirements are fulfilled.

Before launching a command, the ACCERR and FPVIOL bits in the FSTAT register must be zero and the CCIF flag must read 1 to verify that any previous command has completed. If CCIF is zero, the previous command execution is still active, a new command write sequence cannot be started, and all writes to the FCCOB registers are ignored.

Attempts to launch a flash command in VLP mode will be ignored.

41.4.8.1.1 Load the FCCOB Registers

The user must load the FCCOB registers with all parameters required by the desired flash command. The individual registers that make up the FCCOB data set can be written in any order.

41.4.8.1.2 Launch the Command by Clearing CCIF

Once all relevant command parameters have been loaded, the user launches the command by clearing FSTAT[CCIF] by writing a '1' to it. FSTAT[CCIF] remains 0 until the flash command completes.

The FSTAT register contains a blocking mechanism that prevents a new command from launching (can't clear FSTAT[CCIF]) if the previous command resulted in an access error (FSTAT[ACCERR]=1) or a protection violation (FSTAT[FPVIOL]=1). In error scenarios, two writes to FSTAT are required to initiate the next command: the first write clears the error flags, the second write clears CCIF.

41.4.8.1.3 Command Execution and Error Reporting

The command processing has several steps:
1. The flash memory module reads the command code and performs a series of parameter checks and protection checks, if applicable, which are unique to each command.

If the parameter check fails, the FSTAT[ACCERR] (access error) flag is set. FSTAT[ACCERR] reports invalid instruction codes and out-of-bounds addresses. Usually, access errors suggest that the command was not set-up with valid parameters in the FCCOB register group.

Program and erase commands also check the address to determine if the operation is requested to execute on protected areas. If the protection check fails, FSTAT[FPVIOL] (protection error) flag is set.

Command processing never proceeds to execution when the parameter or protection step fails. Instead, command processing is terminated after setting FSTAT[CCIF].

2. If the parameter and protection checks pass, the command proceeds to execution. Run-time errors, such as failure to erase verify, may occur during the execution phase. Run-time errors are reported in FSTAT[MGSTAT0]. A command may have access errors, protection errors, and run-time errors, but the run-time errors are not seen until all access and protection errors have been corrected.

3. Command execution results, if applicable, are reported back to the user via the FCCOB and FSTAT registers.

4. The flash memory module sets FSTAT[CCIF] signifying that the command has completed.

The flow for a generic command write sequence is illustrated in the following figure.
41.4.8.2 Flash Commands

The following table summarizes the function of all flash commands.

<table>
<thead>
<tr>
<th>FCMD</th>
<th>Command</th>
<th>Program flash</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x01</td>
<td>Read 1s Section</td>
<td>×</td>
<td>Verify that a given number of program flash locations from a starting address are erased.</td>
</tr>
<tr>
<td>0x02</td>
<td>Program Check</td>
<td>×</td>
<td>Tests previously-programmed locations at margin programmed read levels.</td>
</tr>
<tr>
<td>0x03</td>
<td>Read Resource</td>
<td>IFR, ID</td>
<td>Read 4 bytes from program flash IFR or version ID.</td>
</tr>
<tr>
<td>0x06</td>
<td>Program Longword</td>
<td>×</td>
<td>Program 4 bytes in a program flash block.</td>
</tr>
</tbody>
</table>

Table continues on the next page...
<table>
<thead>
<tr>
<th>FCMD</th>
<th>Command</th>
<th>Program flash</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x09</td>
<td>Erase Flash Sector</td>
<td>×</td>
<td>Erase all bytes in a program flash sector.</td>
</tr>
<tr>
<td>0x40</td>
<td>Read 1s All Blocks</td>
<td>×</td>
<td>Verify that the program flash block is erased then release MCU security.</td>
</tr>
<tr>
<td>0x41</td>
<td>Read Once</td>
<td>IFR</td>
<td>Read 4 bytes of a dedicated 64-byte field in the program flash 0 IFR.</td>
</tr>
<tr>
<td>0x43</td>
<td>Program Once</td>
<td>IFR</td>
<td>One-time program of 4 bytes of a dedicated 64-byte field in the program flash 0 IFR.</td>
</tr>
<tr>
<td>0x44</td>
<td>Erase All Blocks</td>
<td>×</td>
<td>Erase the program flash block, verify-erase and release MCU security.</td>
</tr>
<tr>
<td></td>
<td>NOTE: An erase is only possible when all memory locations are unprotected.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x45</td>
<td>Verify Backdoor Access Key</td>
<td>×</td>
<td>Release MCU security after comparing a set of user-supplied security keys to those stored in the program flash.</td>
</tr>
<tr>
<td>0x49</td>
<td>Erase All Blocks Unsecure</td>
<td>×</td>
<td>Erase the program flash block, verify-erase, program security byte to unsecure state, release MCU security.</td>
</tr>
</tbody>
</table>

### 41.4.8.3 Flash Commands by Mode

The following table shows the flash commands that can be executed in each flash operating mode.

**Table 41-2. Flash Commands by Mode**

<table>
<thead>
<tr>
<th>FCMD</th>
<th>Command</th>
<th>NVM Normal</th>
<th>NVM Special</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>Unsecure</td>
<td>Secure</td>
</tr>
<tr>
<td>0x00</td>
<td>Read 1s Section</td>
<td>×</td>
<td>×</td>
</tr>
<tr>
<td>0x02</td>
<td>Program Check</td>
<td>×</td>
<td>×</td>
</tr>
<tr>
<td>0x03</td>
<td>Read Resource</td>
<td>×</td>
<td>×</td>
</tr>
<tr>
<td>0x06</td>
<td>Program Longword</td>
<td>×</td>
<td>×</td>
</tr>
<tr>
<td>0x09</td>
<td>Erase Flash Sector</td>
<td>×</td>
<td>×</td>
</tr>
<tr>
<td>0x40</td>
<td>Read 1s All Blocks</td>
<td>×</td>
<td>×</td>
</tr>
<tr>
<td>0x41</td>
<td>Read Once</td>
<td>×</td>
<td>×</td>
</tr>
<tr>
<td>0x43</td>
<td>Program Once</td>
<td>×</td>
<td>×</td>
</tr>
<tr>
<td>0x44</td>
<td>Erase All Blocks</td>
<td>×</td>
<td>×</td>
</tr>
</tbody>
</table>

*Table continues on the next page...*
41.4.9 Margin Read Commands

The Read-1s commands (Read 1s All Blocks and Read 1s Section) and the Program Check command have a margin choice parameter that allows the user to apply non-standard read reference levels to the program flash array reads performed by these commands. Using the preset 'user' and 'factory' margin levels, these commands perform their associated read operations at tighter tolerances than a 'normal' read. These non-standard read levels are applied only during the command execution. All simple (uncommanded) flash array reads to the MCU always use the standard, un-margined, read reference level.

Only the 'normal' read level should be employed during normal flash usage. The non-standard, 'user' and 'factory' margin levels should be employed only in special cases. They can be used during special diagnostic routines to gain confidence that the device is not suffering from the end-of-life data loss customary of flash memory devices.

Erased ('1') and programmed ('0') bit states can degrade due to elapsed time and data cycling (number of times a bit is erased and re-programmed). The lifetime of the erased states is relative to the last erase operation. The lifetime of the programmed states is measured from the last program time.

The 'user' and 'factory' levels become, in effect, a minimum safety margin; i.e. if the reads pass at the tighter tolerances of the 'user' and 'factory' margins, then the 'normal' reads have at least this much safety margin before they experience data loss.

The 'user' margin is a small delta to the normal read reference level. 'User' margin levels can be employed to check that flash memory contents have adequate margin for normal level read operations. If unexpected read results are encountered when checking flash memory contents at the 'user' margin levels, loss of information might soon occur during 'normal' readout.

The 'factory' margin is a bigger deviation from the norm, a more stringent read criteria that should only be attempted immediately (or very soon) after completion of an erase or program command, early in the cycling life. 'Factory' margin levels can be used to check that flash memory contents have adequate margin for long-term data retention at the
normal level setting. If unexpected results are encountered when checking flash memory contents at 'factory' margin levels, the flash memory contents should be erased and reprogrammed.

CAUTION

Factory margin levels must only be used during verify of the initial factory programming.

41.4.10 Flash Command Description

This section describes all flash commands that can be launched by a command write sequence.

The flash memory module sets the FSTAT[ACCERR] bit and aborts the command execution if any of the following illegal conditions occur:

- There is an unrecognized command code in the FCCOB FCMD field.
- There is an error in a FCCOB field for the specific commands. Refer to the error handling table provided for each command.

Ensure that FSTAT[ACCERR] and FSTAT[FPVIOL] are cleared prior to starting the command write sequence. As described in Launch the Command by Clearing CCIF, a new command cannot be launched while these error flags are set.

Do not attempt to read a flash block while the flash memory module is running a command (FSTAT[CCIF] = 0) on that same block. The flash memory module may return invalid data to the MCU with the collision error flag (FSTAT[RDCOLERR]) set.

CAUTION

Flash data must be in the erased state before being programmed. Cumulative programming of bits (adding more zeros) is not allowed.

41.4.10.1 Read 1s Section Command

The Read 1s Section command checks if a section of program flash memory is erased to the specified read margin level. The Read 1s Section command defines the starting address and the number of longwords to be verified.
Table 41-3. Read 1s Section Command FCCOB Requirements

<table>
<thead>
<tr>
<th>FCCOB Number</th>
<th>FCCOB Contents [7:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0x01 (RD1SEC)</td>
</tr>
<tr>
<td>1</td>
<td>Flash address [23:16] of the first longword to be verified</td>
</tr>
<tr>
<td>2</td>
<td>Flash address [15:8] of the first longword to be verified</td>
</tr>
<tr>
<td>3</td>
<td>Flash address [7:0] of the first longword to be verified</td>
</tr>
<tr>
<td>4</td>
<td>Number of longwords to be verified [15:8]</td>
</tr>
<tr>
<td>5</td>
<td>Number of longwords to be verified [7:0]</td>
</tr>
<tr>
<td>6</td>
<td>Read-1 Margin Choice</td>
</tr>
</tbody>
</table>

1. Must be longword aligned (Flash address [1:0] = 00).

Upon clearing CCIF to launch the Read 1s Section command, the flash memory module sets the read margin for 1s according to Table 41-4 and then reads all locations within the specified section of flash memory. If the flash memory module fails to read all 1s (that is, the flash section is not erased), FSTAT[MGSTAT0] is set. FSTAT[CCIF] sets after the Read 1s Section operation completes.

Table 41-4. Margin Level Choices for Read 1s Section

<table>
<thead>
<tr>
<th>Read Margin Choice</th>
<th>Margin Level Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>Use the ‘normal’ read level for 1s</td>
</tr>
<tr>
<td>0x01</td>
<td>Apply the ‘User’ margin to the normal read-1 level</td>
</tr>
<tr>
<td>0x02</td>
<td>Apply the ‘Factory’ margin to the normal read-1 level</td>
</tr>
</tbody>
</table>

Table 41-5. Read 1s Section Command Error Handling

<table>
<thead>
<tr>
<th>Error condition</th>
<th>Error bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Command not available in current mode/security</td>
<td>FSTAT[ACCERR]</td>
</tr>
<tr>
<td>An invalid margin code is supplied.</td>
<td>FSTAT[ACCERR]</td>
</tr>
<tr>
<td>An invalid flash address is supplied.</td>
<td>FSTAT[ACCERR]</td>
</tr>
<tr>
<td>Flash address is not longword aligned.</td>
<td>FSTAT[ACCERR]</td>
</tr>
<tr>
<td>The requested section crosses a Flash block boundary.</td>
<td>FSTAT[ACCERR]</td>
</tr>
<tr>
<td>The requested number of longwords is 0.</td>
<td>FSTAT[ACCERR]</td>
</tr>
<tr>
<td>Read-1s fails.</td>
<td>FSTAT[MGSTAT0]</td>
</tr>
</tbody>
</table>

41.4.10.2 Program Check Command

The Program Check command tests a previously programmed program flash longword to see if it reads correctly at the specified margin level.
Table 41-6. Program Check Command FCCOB Requirements

<table>
<thead>
<tr>
<th>FCCOB Number</th>
<th>FCCOB Contents [7:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0x02 (PGMCHK)</td>
</tr>
<tr>
<td>1</td>
<td>Flash address [23:16]</td>
</tr>
<tr>
<td>2</td>
<td>Flash address [15:8]</td>
</tr>
<tr>
<td>3</td>
<td>Flash address [7:0]</td>
</tr>
<tr>
<td>4</td>
<td>Margin Choice</td>
</tr>
<tr>
<td>8</td>
<td>Byte 0 expected data</td>
</tr>
<tr>
<td>9</td>
<td>Byte 1 expected data</td>
</tr>
<tr>
<td>A</td>
<td>Byte 2 expected data</td>
</tr>
<tr>
<td>B</td>
<td>Byte 3 expected data</td>
</tr>
</tbody>
</table>

1. Must be longword aligned (Flash address [1:0] = 00).

Upon clearing CCIF to launch the Program Check command, the flash memory module
sets the read margin for 1s according to Table 41-7, reads the specified longword, and
compares the actual read data to the expected data provided by the FCCOB. If the
comparison at margin-1 fails, FSTAT[MGSTAT0] is set.

The flash memory module then sets the read margin for 0s, re-reads, and compares again. If the
comparison at margin-0 fails, FSTAT[MGSTAT0] is set. FSTAT[CCIF] is set after
the Program Check operation completes.

The supplied address must be longword aligned (the lowest two bits of the byte address
must be 00):
- Byte 3 data is written to the supplied byte address ('start'),
- Byte 2 data is programmed to byte address start+0b01,
- Byte 1 data is programmed to byte address start+0b10,
- Byte 0 data is programmed to byte address start+0b11.

**NOTE**

See the description of margin reads, Margin Read Commands

Table 41-7. Margin Level Choices for Program Check

<table>
<thead>
<tr>
<th>Read Margin Choice</th>
<th>Margin Level Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x01</td>
<td>Read at ‘User’ margin-1 and ‘User’ margin-0</td>
</tr>
<tr>
<td>0x02</td>
<td>Read at ‘Factory’ margin-1 and ‘Factory’ margin-0</td>
</tr>
</tbody>
</table>

Table 41-8. Program Check Command Error Handling

<table>
<thead>
<tr>
<th>Error Condition</th>
<th>Error Bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Command not available in current mode/security</td>
<td>FSTAT[ACCERR]</td>
</tr>
<tr>
<td>An invalid flash address is supplied</td>
<td>FSTAT[ACCERR]</td>
</tr>
</tbody>
</table>

Table continues on the next page...
Table 41-8. Program Check Command Error Handling (continued)

<table>
<thead>
<tr>
<th>Error Condition</th>
<th>Error Bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Flash address is not longword aligned</td>
<td>FSTAT[ACCERR]</td>
</tr>
<tr>
<td>An invalid margin choice is supplied</td>
<td>FSTAT[ACCERR]</td>
</tr>
<tr>
<td>Either of the margin reads does not match the expected data</td>
<td>FSTAT[MGSTAT0]</td>
</tr>
</tbody>
</table>

41.4.10.3 Read Resource Command

The Read Resource command allows the user to read data from special-purpose memory resources located within the flash memory module. The special-purpose memory resources available include program flash IFR space and the Version ID field. Each resource is assigned a select code as shown in Table 41-10.

Table 41-9. Read Resource Command FCCOB Requirements

<table>
<thead>
<tr>
<th>FCCOB Number</th>
<th>FCCOB Contents [7:0]</th>
<th>Returned Values</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0x03 (RDRSRC)</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>Flash address [23:16]</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>Flash address [15:8]</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>Flash address [7:0] ¹</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>Read Data [31:24]</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>Read Data [23:16]</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>Read Data [15:8]</td>
<td></td>
</tr>
<tr>
<td>7</td>
<td>Read Data [7:0]</td>
<td></td>
</tr>
<tr>
<td>8</td>
<td>Resource Select Code (see Table 41-10)</td>
<td></td>
</tr>
</tbody>
</table>

1. Must be longword aligned (Flash address [1:0] = 00).

Table 41-10. Read Resource Select Codes

<table>
<thead>
<tr>
<th>Resource Select Code</th>
<th>Description</th>
<th>Resource Size</th>
<th>Local Address Range</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>Program Flash 0 IFR</td>
<td>256 Bytes</td>
<td>0x00_0000–0x00_00FF</td>
</tr>
<tr>
<td>0x01 ¹</td>
<td>Version ID</td>
<td>8 Bytes</td>
<td>0x00_0000–0x00_0007</td>
</tr>
</tbody>
</table>

1. Located in program flash 0 reserved space.
After clearing CCIF to launch the Read Resource command, four consecutive bytes are read from the selected resource at the provided relative address and stored in the FCCOB register. The CCIF flag sets after the Read Resource operation completes. The Read Resource command exits with an access error if an invalid resource code is provided or if the address for the applicable area is out-of-range.

### Table 41-11. Read Resource Command Error Handling

<table>
<thead>
<tr>
<th>Error Condition</th>
<th>Error Bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Command not available in current mode/security</td>
<td>FSTAT[ACCERR]</td>
</tr>
<tr>
<td>An invalid resource code is entered</td>
<td>FSTAT[ACCERR]</td>
</tr>
<tr>
<td>Flash address is out-of-range for the targeted resource.</td>
<td>FSTAT[ACCERR]</td>
</tr>
<tr>
<td>Flash address is not longword aligned</td>
<td>FSTAT[ACCERR]</td>
</tr>
</tbody>
</table>

#### 41.4.10.4 Program Longword Command

The Program Longword command programs four previously-erased bytes in the program flash memory using an embedded algorithm.

**CAUTION**

A flash memory location must be in the erased state before being programmed. Cumulative programming of bits (back-to-back program operations without an intervening erase) within a flash memory location is not allowed. Re-programming of existing 0s to 0 is not allowed as this overstresses the device.

### Table 41-12. Program Longword Command FCCOB Requirements

<table>
<thead>
<tr>
<th>FCCOB Number</th>
<th>FCCOB Contents [7:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0x06 (PGM4)</td>
</tr>
<tr>
<td>1</td>
<td>Flash address [23:16]</td>
</tr>
<tr>
<td>2</td>
<td>Flash address [15:8]</td>
</tr>
<tr>
<td>3</td>
<td>Flash address [7:0]¹</td>
</tr>
<tr>
<td>4</td>
<td>Byte 0 program value</td>
</tr>
<tr>
<td>5</td>
<td>Byte 1 program value</td>
</tr>
<tr>
<td>6</td>
<td>Byte 2 program value</td>
</tr>
<tr>
<td>7</td>
<td>Byte 3 program value</td>
</tr>
</tbody>
</table>

¹ Must be longword aligned (Flash address [1:0] = 00).
Upon clearing CCIF to launch the Program Longword command, the flash memory module programs the data bytes into the flash using the supplied address. The targeted flash locations must be currently unprotected (see the description of the FPROT registers) to permit execution of the Program Longword operation.

The programming operation is unidirectional. It can only move NVM bits from the erased state ('1') to the programmed state ('0'). Erased bits that fail to program to the '0' state are flagged as errors in FSTAT[MGSTAT0]. The CCIF flag is set after the Program Longword operation completes.

The supplied address must be longword aligned (flash address [1:0] = 00):

- Byte 3 data is written to the supplied byte address ('start'),
- Byte 2 data is programmed to byte address start+0b01,
- Byte 1 data is programmed to byte address start+0b10, and
- Byte 0 data is programmed to byte address start+0b11.

<table>
<thead>
<tr>
<th>Error Condition</th>
<th>Error Bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Command not available in current mode/security</td>
<td>FSTAT[ACCERR]</td>
</tr>
<tr>
<td>An invalid flash address is supplied</td>
<td>FSTAT[ACCERR]</td>
</tr>
<tr>
<td>Flash address is not longword aligned</td>
<td>FSTAT[ACCERR]</td>
</tr>
<tr>
<td>Flash address points to a protected area</td>
<td>FSTAT[FPVIOL]</td>
</tr>
<tr>
<td>Any errors have been encountered during the verify operation</td>
<td>FSTAT[MGSTAT0]</td>
</tr>
</tbody>
</table>

Table 41-13. Program Longword Command Error Handling

41.4.10.5 Erase Flash Sector Command

The Erase Flash Sector operation erases all addresses in a flash sector.

<table>
<thead>
<tr>
<th>FCCOB Number</th>
<th>FCCOB Contents [7:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0x09 (ERSSCR)</td>
</tr>
<tr>
<td>1</td>
<td>Flash address [23:16] in the flash sector to be erased</td>
</tr>
<tr>
<td>2</td>
<td>Flash address [15:8] in the flash sector to be erased</td>
</tr>
</tbody>
</table>
| 3            | Flash address [7:0]¹ in the flash sector to be erased    | ¹. Must be longword aligned (flash address [1:0] = 00).

After clearing CCIF to launch the Erase Flash Sector command, the flash memory module erases the selected program flash sector and then verifies that it is erased. The Erase Flash Sector command aborts if the selected sector is protected (see the description
of the FPROT registers). If the erase-verify fails the FSTAT[MGSTAT0] bit is set. The CCIF flag is set after the Erase Flash Sector operation completes. The Erase Flash Sector command is suspendable (see the FCNFG[ERSSUSP] bit and Figure 41-4).

Table 41-15. Erase Flash Sector Command Error Handling

<table>
<thead>
<tr>
<th>Error Condition</th>
<th>Error Bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Command not available in current mode/security</td>
<td>FSTAT[ACCERR]</td>
</tr>
<tr>
<td>An invalid Flash address is supplied</td>
<td>FSTAT[ACCERR]</td>
</tr>
<tr>
<td>Flash address is not longword aligned</td>
<td>FSTAT[ACCERR]</td>
</tr>
<tr>
<td>The selected program flash sector is protected</td>
<td>FSTAT[FPVIOL]</td>
</tr>
<tr>
<td>Any errors have been encountered during the verify operation¹</td>
<td>FSTAT[MGSTAT0]</td>
</tr>
</tbody>
</table>

¹ User margin read may be run using the Read 1s Section command to verify all bits are erased.

41.4.10.5.1 Suspending an Erase Flash Sector Operation

To suspend an Erase Flash Sector operation set the FCNFG[ERSSUSP] bit (see Flash Configuration Field Description) when CCIF is clear and the CCOB command field holds the code for the Erase Flash Sector command. During the Erase Flash Sector operation (see Erase Flash Sector Command), the flash memory module samples the state of the ERSSUSP bit at convenient points. If the flash memory module detects that the ERSSUSP bit is set, the Erase Flash Sector operation is suspended and the flash memory module sets CCIF. While ERSSUSP is set, all writes to flash registers are ignored except for writes to the FSTAT and FCNFG registers.

If an Erase Flash Sector operation effectively completes before the flash memory module detects that a suspend request has been made, the flash memory module clears the ERSSUSP bit prior to setting CCIF. When an Erase Flash Sector operation has been successfully suspended, the flash memory module sets CCIF and leaves the ERSSUSP bit set. While CCIF is set, the ERSSUSP bit can only be cleared to prevent the withdrawal of a suspend request before the flash memory module has acknowledged it.

41.4.10.5.2 Resuming a Suspended Erase Flash Sector Operation

If the ERSSUSP bit is still set when CCIF is cleared to launch the next command, the previous Erase Flash Sector operation resumes. The flash memory module acknowledges the request to resume a suspended operation by clearing the ERSSUSP bit. A new suspend request can then be made by setting ERSSUSP. A single Erase Flash Sector operation can be suspended and resumed multiple times.

There is a minimum elapsed time limit between the request to resume the Erase Flash Sector operation (CCIF is cleared) and the request to suspend the operation again (ERSSUSP is set). This minimum time period is required to ensure that the Erase Flash
Sector operation will eventually complete. If the minimum period is continually violated, i.e. the suspend requests come repeatedly and too quickly, no forward progress is made by the Erase Flash Sector algorithm. The resume/suspend sequence runs indefinitely without completing the erase.

41.4.10.5.3 Aborting a Suspended Erase Flash Sector Operation

The user may choose to abort a suspended Erase Flash Sector operation by clearing the ERSSUSP bit prior to clearing CCIF for the next command launch. When a suspended operation is aborted, the flash memory module starts the new command using the new FCCOB contents.

Note

Abort the erase leaves the bitcells in an indeterminate, partially-erased state. Data in this sector is not reliable until a new erase command fully completes.

The following figure shows how to suspend and resume the Erase Flash Sector operation.
Figure 41-4. Suspend and Resume of Erase Flash Sector Operation
41.4.10.6  Read 1s All Blocks Command

The Read 1s All Blocks command checks if the program flash blocks have been erased to the specified read margin level, if applicable, and releases security if the readout passes, i.e. all data reads as '1'.

Table 41-16. Read 1s All Blocks Command FCCOB Requirements

<table>
<thead>
<tr>
<th>FCCOB Number</th>
<th>FCCOB Contents [7:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0x40 (RD1ALL)</td>
</tr>
<tr>
<td>1</td>
<td>Read-1 Margin Choice</td>
</tr>
</tbody>
</table>

After clearing CCIF to launch the Read 1s All Blocks command, the flash memory module:

- sets the read margin for 1s according to Table 41-17,
- checks the contents of the program flash are in the erased state.

If the flash memory module confirms that these memory resources are erased, security is released by setting the FSEC[SEC] field to the unsecure state. The security byte in the flash configuration field (see Flash Configuration Field Description) remains unaffected by the Read 1s All Blocks command. If the read fails, i.e. all memory resources are not in the fully erased state, the FSTAT[MGSTAT0] bit is set.

The CCIF flag sets after the Read 1s All Blocks operation has completed.

Table 41-17. Margin Level Choices for Read 1s All Blocks

<table>
<thead>
<tr>
<th>Read Margin Choice</th>
<th>Margin Level Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>Use the 'normal' read level for 1s</td>
</tr>
<tr>
<td>0x01</td>
<td>Apply the 'User' margin to the normal read-1 level</td>
</tr>
<tr>
<td>0x02</td>
<td>Apply the 'Factory' margin to the normal read-1 level</td>
</tr>
</tbody>
</table>

Table 41-18. Read 1s All Blocks Command Error Handling

<table>
<thead>
<tr>
<th>Error Condition</th>
<th>Error Bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>An invalid margin choice is specified</td>
<td>FSTAT[ACCERR]</td>
</tr>
<tr>
<td>Read-1s fails</td>
<td>FSTAT[MGSTAT0]</td>
</tr>
</tbody>
</table>
41.4.10.7 Read Once Command

The Read Once command provides read access to special 64-byte fields located in the program flash 0 IFR (see Program Flash IFR Map and Program Once Field). Access to the Program Once field is via 16 records (index values 0x00 - 0x0F), each 4 bytes long. These fields are programmed using the Program Once command described in Program Once Command.

<table>
<thead>
<tr>
<th>FCCOB Number</th>
<th>FCCOB Contents [7:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0x41 (RDONCE)</td>
</tr>
<tr>
<td>1</td>
<td>Program Once record index (0x00 - 0x0F)</td>
</tr>
<tr>
<td>2</td>
<td>Not used</td>
</tr>
<tr>
<td>3</td>
<td>Not used</td>
</tr>
<tr>
<td>Returned Values</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>Program Once byte 0 value</td>
</tr>
<tr>
<td>5</td>
<td>Program Once byte 1 value</td>
</tr>
<tr>
<td>6</td>
<td>Program Once byte 2 value</td>
</tr>
<tr>
<td>7</td>
<td>Program Once byte 3 value</td>
</tr>
</tbody>
</table>

After clearing CCIF to launch the Read Once command, a 4-byte Program Once record is read and stored in the FCCOB register. The CCIF flag is set after the Read Once operation completes. Valid record index values for the Read Once command range from 0x00 - 0x0F. During execution of the Read Once command, any attempt to read addresses within the program flash block containing the selected record index returns invalid data. The Read Once command can be executed any number of times.

<table>
<thead>
<tr>
<th>Error Condition</th>
<th>Error Bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Command not available in current mode/security</td>
<td>FSTAT[ACCERR]</td>
</tr>
<tr>
<td>An invalid record index is supplied</td>
<td>FSTAT[ACCERR]</td>
</tr>
</tbody>
</table>

41.4.10.8 Program Once Command

The Program Once command enables programming to special 64-byte fields in the program flash 0 IFR (see Program Flash IFR Map and Program Once Field). Access to the Program Once field is via 16 records (index values 0x00 - 0x0F), each 4 bytes long. These records can be read using the Read Once command (see Read Once Command) or using the Read Resource command (see Read Resource Command). These records can be programmed only once since the program flash 0 IFR cannot be erased.
Table 41-21. Program Once Command FCCOB Requirements

<table>
<thead>
<tr>
<th>FCCOB Number</th>
<th>FCCOB Contents [7:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0x43 (PGMONCE)</td>
</tr>
<tr>
<td>1</td>
<td>Program Once record index (0x00 - 0x0F)</td>
</tr>
<tr>
<td>2</td>
<td>Not Used</td>
</tr>
<tr>
<td>3</td>
<td>Not Used</td>
</tr>
<tr>
<td>4</td>
<td>Program Once byte 0 value</td>
</tr>
<tr>
<td>5</td>
<td>Program Once byte 1 value</td>
</tr>
<tr>
<td>6</td>
<td>Program Once byte 2 value</td>
</tr>
<tr>
<td>7</td>
<td>Program Once byte 3 value</td>
</tr>
</tbody>
</table>

After clearing CCIF to launch the Program Once command, the flash memory module first verifies that the selected record is erased. If erased, then the selected record is programmed using the values provided. The Program Once command also verifies that the programmed values read back correctly. The CCIF flag is set after the Program Once operation has completed.

Any attempt to program one of these records when the existing value is not Fs (erased) is not allowed. Valid record index values for the Program Once command range from 0x00 - 0x0F. During execution of the Program Once command, any attempt to read addresses within the program flash block containing the selected record index returns invalid data.

Table 41-22. Program Once Command Error Handling

<table>
<thead>
<tr>
<th>Error Condition</th>
<th>Error Bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Command not available in current mode/security</td>
<td>FSTAT[ACCERR]</td>
</tr>
<tr>
<td>An invalid record index is supplied</td>
<td>FSTAT[ACCERR]</td>
</tr>
<tr>
<td>The requested record has already been programmed to a non-FFFF value&lt;sup&gt;1&lt;/sup&gt;</td>
<td>FSTAT[ACCERR]</td>
</tr>
<tr>
<td>Any errors have been encountered during the verify operation</td>
<td>FSTAT[MGSTAT0]</td>
</tr>
</tbody>
</table>

1. If a Program Once record is initially programmed to 0xFFFF_FFFF, the Program Once command is allowed to execute again on that same record.

41.4.10.9 Erase All Blocks Command

The Erase All Blocks operation erases all flash memory, verifies all memory contents, and releases MCU security.

Table 41-23. Erase All Blocks Command FCCOB Requirements

<table>
<thead>
<tr>
<th>FCCOB Number</th>
<th>FCCOB Contents [7:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0x44 (ERSALL)</td>
</tr>
</tbody>
</table>
After clearing CCIF to launch the Erase All Blocks command, the flash memory module erases all program flash memory, then verifies that all are erased.

If the flash memory module verifies that all flash memories were properly erased, security is released by setting the FSEC[SEC] field to the unsecure state. The Erase All Blocks command aborts if any flash region is protected. The security byte and all other contents of the flash configuration field (see Flash Configuration Field Description) are erased by the Erase All Blocks command. If the erase-verify fails, the FSTAT[MGSTAT0] bit is set. The CCIF flag is set after the Erase All Blocks operation completes.

### Table 41-24. Erase All Blocks Command Error Handling

<table>
<thead>
<tr>
<th>Error Condition</th>
<th>Error Bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Command not available in current mode/security</td>
<td>FSTAT[ACCERR]</td>
</tr>
<tr>
<td>Any region of the program flash memory is protected</td>
<td>FSTAT[FPVIOL]</td>
</tr>
<tr>
<td>Any errors have been encountered during the verify operation¹</td>
<td>FSTAT[MGSTAT0]</td>
</tr>
</tbody>
</table>

1. User margin read may be run using the Read 1s All Blocks command to verify all bits are erased.

#### 41.4.10.9.1 Triggering an Erase All External to the Flash Memory Module

The functionality of the Erase All Blocks/Erase All Blocks Unsecure command is also available in an uncommanded fashion outside of the flash memory. Refer to the device's Chip Configuration details for information on this functionality.

Before invoking the external erase all function, the FSTAT[ACCERR and PVIOL] flags must be cleared and the FCCOB0 register must not contain 0x44. When invoked, the erase-all function erases all program flash memory regardless of the protection settings. If the post-erase verify passes, the routine then releases security by setting the FSEC[SEC] field register to the unsecure state. The security byte in the Flash Configuration Field is also programmed to the unsecure state. The status of the erase-all request is reflected in the FCNFG[ERSAREQ] bit. The FCNFG[ERSAREQ] bit is cleared once the operation completes and the normal FSTAT error reporting is available as described in Erase All Blocks Command.

#### 41.4.10.10 Verify Backdoor Access Key Command

The Verify Backdoor Access Key command only executes if the mode and security conditions are satisfied (see Flash Commands by Mode). Execution of the Verify Backdoor Access Key command is further qualified by the FSEC[KEYEN] bits. The Verify Backdoor Access Key command releases security if user-supplied keys in the FCCOB match those stored in the Backdoor Comparison Key bytes of the Flash
Configuration Field (see Flash Configuration Field Description). The column labelled Flash Configuration Field offset address shows the location of the matching byte in the Flash Configuration Field.

### Table 41-25. Verify Backdoor Access Key Command FCCOB Requirements

<table>
<thead>
<tr>
<th>FCCOB Number</th>
<th>FCCOB Contents [7:0]</th>
<th>Flash Configuration Field Offset Address</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0x45 (VFYKEY)</td>
<td></td>
</tr>
<tr>
<td>1-3</td>
<td>Not Used</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>Key Byte 0</td>
<td>0x0_0003</td>
</tr>
<tr>
<td>5</td>
<td>Key Byte 1</td>
<td>0x0_0002</td>
</tr>
<tr>
<td>6</td>
<td>Key Byte 2</td>
<td>0x0_0001</td>
</tr>
<tr>
<td>7</td>
<td>Key Byte 3</td>
<td>0x0_0000</td>
</tr>
<tr>
<td>8</td>
<td>Key Byte 4</td>
<td>0x0_0007</td>
</tr>
<tr>
<td>9</td>
<td>Key Byte 5</td>
<td>0x0_0006</td>
</tr>
<tr>
<td>A</td>
<td>Key Byte 6</td>
<td>0x0_0005</td>
</tr>
<tr>
<td>B</td>
<td>Key Byte 7</td>
<td>0x0_0004</td>
</tr>
</tbody>
</table>

After clearing CCIF to launch the Verify Backdoor Access Key command, the flash memory module checks the FSEC[KEYEN] bits to verify that this command is enabled. If not enabled, the flash memory module sets the FSTAT[ACCERR] bit and terminates. If the command is enabled, the flash memory module compares the key provided in FCCOB to the backdoor comparison key in the Flash Configuration Field. If the backdoor keys match, the FSEC[SEC] field is changed to the unsecure state and security is released. If the backdoor keys do not match, security is not released and all future attempts to execute the Verify Backdoor Access Key command are immediately aborted and the FSTAT[ACCERR] bit is (again) set to 1 until a reset of the flash memory module occurs. If the entire 8-byte key is all zeros or all ones, the Verify Backdoor Access Key command fails with an access error. The CCIF flag is set after the Verify Backdoor Access Key operation completes.

### Table 41-26. Verify Backdoor Access Key Command Error Handling

<table>
<thead>
<tr>
<th>Error Condition</th>
<th>Error Bit</th>
</tr>
</thead>
<tbody>
<tr>
<td>The supplied key is all-0s or all-1s</td>
<td>FSTAT[ACCERR]</td>
</tr>
<tr>
<td>An incorrect backdoor key is supplied</td>
<td>FSTAT[ACCERR]</td>
</tr>
<tr>
<td>Backdoor key access has not been enabled (see the description of the FSEC register)</td>
<td>FSTAT[ACCERR]</td>
</tr>
<tr>
<td>This command is launched and the backdoor key has mismatched since the last power down reset</td>
<td>FSTAT[ACCERR]</td>
</tr>
</tbody>
</table>
41.4.10.11 Erase All Blocks Unsecure Command

The Erase All Blocks Unsecure operation erases all flash memory, verifies all memory contents, programs the security byte in the Flash Configuration Field to the unsecure state, and releases MCU security.

<table>
<thead>
<tr>
<th>FCCOB Number</th>
<th>FCCOB Contents [7:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0x49 (ERSALLU)</td>
</tr>
</tbody>
</table>

After clearing CCIF to launch the Erase All Blocks Unsecure command, the flash memory module erases all program flash memory, then verifies that all are erased.

If the flash memory module verifies that all program flash memory was properly erased, security is released by setting the FSEC[SEC] field to the unsecure state, and the security byte (see Flash Configuration Field Description) is programmed to the unsecure state by the Erase All Blocks Unsecure command. If the erase or program verify fails, the FSTAT[MGSTAT0] bit is set. The CCIF flag is set after the Erase All Blocks Unsecure operation completes.

41.4.11 Security

The flash memory module provides security information to the MCU based on contents of the FSEC security register.

The MCU then limits access to flash memory resources as defined in the device's Chip Configuration details. During reset, the flash memory module initializes the FSEC register using data read from the security byte of the Flash Configuration Field (see Flash Configuration Field Description).

The following fields are available in the FSEC register. The settings are described in the Flash Security Register (FTFA_FSEC) details.

Flash security features are discussed further in AN4507: Using the Kinetis Security and Flash Protection Features. Note that not all features described in the application note are available on this device.
### Table 41-29. FSEC register fields

<table>
<thead>
<tr>
<th>FSEC field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>KEYEN</td>
<td>Backdoor Key Access</td>
</tr>
<tr>
<td>MEEN</td>
<td>Mass Erase Capability</td>
</tr>
<tr>
<td>FSLACC</td>
<td>Freescale Factory Access</td>
</tr>
<tr>
<td>SEC</td>
<td>MCU security</td>
</tr>
</tbody>
</table>

### 41.4.11.1 Flash Memory Access by Mode and Security

The following table summarizes how access to the flash memory module is affected by security and operating mode.

#### Table 41-30. Flash Memory Access Summary

<table>
<thead>
<tr>
<th>Operating Mode</th>
<th>Chip Security State</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Unsecure</td>
</tr>
<tr>
<td>NVM Normal</td>
<td>Full command set</td>
</tr>
<tr>
<td>NVM Special</td>
<td>Full command set</td>
</tr>
<tr>
<td></td>
<td>Only the Erase All Blocks, Erase All Blocks Unsecure and Read 1s All Blocks commands.</td>
</tr>
</tbody>
</table>

### 41.4.11.2 Changing the Security State

The security state out of reset can be permanently changed by programming the security byte of the flash configuration field. This assumes that you are starting from a mode where the necessary program flash erase and program commands are available and that the region of the program flash containing the flash configuration field is unprotected. If the flash security byte is successfully programmed, its new value takes affect after the next chip reset.

#### 41.4.11.2.1 Unsecuring the Chip Using Backdoor Key Access

The chip can be unsecured by using the backdoor key access feature, which requires knowledge of the contents of the 8-byte backdoor key value stored in the Flash Configuration Field (see Flash Configuration Field Description). If the FSEC[KEYEN] bits are in the enabled state, the Verify Backdoor Access Key command (see Verify Backdoor Access Key Command) can be run; it allows the user to present prospective keys for comparison to the stored keys. If the keys match, the FSEC[SEC] bits are changed to unsecure the chip. The entire 8-byte key cannot be all 0s or all 1s; that is,
0000_0000_0000_0000h and FFFF_FFFF_FFFF_FFFFh are not accepted by the Verify Backdoor Access Key command as valid comparison values. While the Verify Backdoor Access Key command is active, program flash memory is not available for read access and returns invalid data.

The user code stored in the program flash memory must have a method of receiving the backdoor keys from an external stimulus. This external stimulus would typically be through one of the on-chip serial ports.

If the KEYEN bits are in the enabled state, the chip can be unsecured by the following backdoor key access sequence:

1. Follow the command sequence for the Verify Backdoor Access Key command as explained in Verify Backdoor Access Key Command

2. If the Verify Backdoor Access Key command is successful, the chip is unsecured and the FSEC[SEC] bits are forced to the unsecure state

An illegal key provided to the Verify Backdoor Access Key command prohibits further use of the Verify Backdoor Access Key command. A reset of the chip is the only method to re-enable the Verify Backdoor Access Key command when a comparison fails.

After the backdoor keys have been correctly matched, the chip is unsecured by changing the FSEC[SEC] bits. A successful execution of the Verify Backdoor Access Key command changes the security in the FSEC register only. It does not alter the security byte or the keys stored in the Flash Configuration Field (Flash Configuration Field Description). After the next reset of the chip, the security state of the flash memory module reverts back to the flash security byte in the Flash Configuration Field. The Verify Backdoor Access Key command sequence has no effect on the program and erase protections defined in the program flash protection registers.

If the backdoor keys successfully match, the unsecured chip has full control of the contents of the Flash Configuration Field. The chip may erase the sector containing the Flash Configuration Field and reprogram the flash security byte to the unsecure state and change the backdoor keys to any desired value.

### 41.4.12 Reset Sequence

On each system reset the flash memory module executes a sequence which establishes initial values for the flash block configuration parameters, FPROT, FOPT, and FSEC registers.
FSTAT[CCIF] is cleared throughout the reset sequence. The flash memory module holds off CPU access during the reset sequence. Flash reads are possible when the hold is removed. Completion of the reset sequence is marked by setting CCIF which enables flash user commands.

If a reset occurs while any flash command is in progress, that command is immediately aborted. The state of the word being programmed or the sector/block being erased is not guaranteed. Commands and operations do not automatically resume after exiting reset.
Chapter 42
Flash Memory Controller (FMC)

42.1 Introduction
The Flash Memory Controller (FMC) is a memory acceleration unit. A list of features provided by the FMC can be found here.

- an interface between bus masters and the 32-bit program flash memory.
- a buffer and a cache that can accelerate program flash memory data transfers.

42.1.1 Overview
The Flash Memory Controller manages the interface between bus masters and the 32-bit program flash memory. The FMC receives status information detailing the configuration of the flash memory and uses this information to ensure a proper interface. The FMC supports 8-bit, 16-bit, and 32-bit read operations from the program flash memory. A write operation to program flash memory results in a bus error.

In addition, the FMC provides two separate mechanisms for accelerating the interface between bus masters and program flash memory. A 32-bit speculation buffer can prefetch the next 32-bit flash memory location, and a 4-way, 4-set program flash memory cache can store previously accessed program flash memory data for quick access times.

42.1.2 Features
The features of FMC module include:
- Interface between bus masters and the 32-bit program flash memory:
  - 8-bit, 16-bit, and 32-bit read operations to nonvolatile flash memory.
  - Acceleration of data transfer from the program flash memory to the device:
Modes of operation

- 32-bit prefetch speculation buffer for program flash accesses with controls for instruction/data access
- 4-way, 4-set, 32-bit line size program flash memory cache for a total of sixteen 32-bit entries with invalidation control

42.2 Modes of operation

The FMC operates only when a bus master accesses the program flash memory.

In terms of chip power modes:
- The FMC operates only in Run and Wait modes, including VLPR and VLPW modes.
- For any power mode where the program flash memory cannot be accessed, the FMC is disabled.

42.3 External signal description

The FMC has no external (off-chip) signals.

42.4 Memory map and register descriptions

The MCM's programming model provides control and configuration of the FMC's features.

For details, see the description of the MCM's Platform Control Register (PLACR).

42.5 Functional description

The FMC is a flash acceleration unit with flexible buffers for user configuration.

Besides managing the interface between bus masters and the program flash memory, the FMC can be used to customize the program flash memory cache and buffer to provide single-cycle system clock data access times. Whenever a hit occurs for the prefetch speculation buffer or the cache (when enabled), the requested data is transferred within a single system clock.

Upon system reset, the FMC is configured as follows:
- Flash cache is enabled.
- Instruction speculation and caching are enabled.
• Data speculation is disabled.
• Data caching is enabled.

Though the default configuration provides flash acceleration, advanced users may desire to customize the FMC buffer configurations to maximize throughput for their use cases. For example, the user may adjust the controls to enable buffering per access type (data or instruction).

**NOTE**

When reconfiguring the FMC, do not program the control and configuration inputs to the FMC while the program flash memory is being accessed. Instead, change them with a routine executing from RAM in supervisor mode.
Appendix A  
Release Notes for Revision 4.1

A.1 General changes throughout

- Added support of FGPIO.
Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. “Typical” parameters that may be provided in NXPe data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including “typicals,” must be validated for each customer application by customer’s technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp.com/SalesTermsAndConditions.

NXP, the NXP logo, NXP SECURE CONNECTIONS FOR A SMARTER WORLD, Freescale, the Freescale logo, the Energy Efficient Solutions logo, and Kinetis are trademarks of NXP B.V. All other product or service names are the property of their respective owners. ARM, the ARM powered logo, and Cortex are registered trademarks of ARM Limited (or its subsidiaries) in the EU and/or elsewhere. All rights reserved.

© 2014-2016 NXP B.V.